# E·XFL

### NXP USA Inc. - MPC8343EZQAGD Datasheet



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                              |
|---------------------------------|-----------------------------------------------------------------------|
| Core Processor                  | PowerPC e300                                                          |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                        |
| Speed                           | 400MHz                                                                |
| Co-Processors/DSP               | Security; SEC                                                         |
| RAM Controllers                 | DDR, DDR2                                                             |
| Graphics Acceleration           | No                                                                    |
| Display & Interface Controllers | - ·                                                                   |
| Ethernet                        | 10/100/1000Mbps (3)                                                   |
| SATA                            | -                                                                     |
| USB                             | USB 2.0 + PHY (2)                                                     |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                                      |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                      |
| Security Features               | Cryptography, Random Number Generator                                 |
| Package / Case                  | 620-BBGA Exposed Pad                                                  |
| Supplier Device Package         | 620-HBGA (29x29)                                                      |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc8343ezqagd |
|                                 |                                                                       |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Overview

- Address translation units for address mapping between host and peripheral
- Dual address cycle for target
- Internal configuration registers accessible from PCI
- Security engine is optimized to handle all the algorithms associated with IPSec, SSL/TLS, SRTP, IEEE Std. 802.11i<sup>®</sup>, iSCSI, and IKE processing. The security engine contains four crypto-channels, a controller, and a set of crypto execution units (EUs):
  - Public key execution unit (PKEU) :
    - RSA and Diffie-Hellman algorithms
    - Programmable field size up to 2048 bits
    - Elliptic curve cryptography
    - F2m and F(p) modes
    - Programmable field size up to 511 bits
  - Data encryption standard (DES) execution unit (DEU)
    - DES and 3DES algorithms
    - Two key (K1, K2) or three key (K1, K2, K3) for 3DES
    - ECB and CBC modes for both DES and 3DES
  - Advanced encryption standard unit (AESU)
    - Implements the Rijndael symmetric-key cipher
    - Key lengths of 128, 192, and 256 bits
    - ECB, CBC, CCM, and counter (CTR) modes
  - XOR parity generation accelerator for RAID applications
  - ARC four execution unit (AFEU)
    - Stream cipher compatible with the RC4 algorithm
    - 40- to 128-bit programmable key
  - Message digest execution unit (MDEU)
    - SHA with 160-, 224-, or 256-bit message digest
    - MD5 with 128-bit message digest
    - HMAC with either algorithm
  - Random number generator (RNG)
  - Four crypto-channels, each supporting multi-command descriptor chains
    - Static and/or dynamic assignment of crypto-execution units through an integrated controller
    - Buffer size of 256 bytes for each execution unit, with flow control for large data sizes
- Universal serial bus (USB) dual role controller
  - USB on-the-go mode with both device and host functionality
  - Complies with USB specification Rev. 2.0
  - Can operate as a stand-alone USB device
    - One upstream facing port
    - Six programmable USB endpoints



#### Electrical Characteristics

- Misaligned transfer capability
- Data chaining and direct mode
- Interrupt on completed segment and chain
- DUART
  - Two 4-wire interfaces (RxD, TxD, RTS, CTS)
  - Programming model compatible with the original 16450 UART and the PC16550D
- Serial peripheral interface (SPI) for master or slave
- General-purpose parallel I/O (GPIO)
  - 39 parallel I/O pins multiplexed on various chip interfaces
- System timers
  - Periodic interrupt timer
  - Real-time clock
  - Software watchdog timer
  - Eight general-purpose timers
- Designed to comply with IEEE Std. 1149.1<sup>™</sup>, JTAG boundary scan
- Integrated PCI bus and SDRAM clock generation

## 2 Electrical Characteristics

This section provides the AC and DC electrical specifications and thermal characteristics for the MPC8343EA. The device is currently targeted to these specifications. Some of these specifications are independent of the I/O cell, but are included for a more complete reference. These are not purely I/O buffer design specifications.

## 2.1 **Overall DC Electrical Characteristics**

This section covers the ratings, conditions, and other characteristics.

### 2.1.1 Absolute Maximum Ratings

Table 1 provides the absolute maximum ratings.

| Parameter                                                                                                    | Symbol           | Max Value                    | Unit | Notes |
|--------------------------------------------------------------------------------------------------------------|------------------|------------------------------|------|-------|
| Core supply voltage                                                                                          | V <sub>DD</sub>  | -0.3 to 1.32                 | V    | —     |
| PLL supply voltage                                                                                           | AV <sub>DD</sub> | -0.3 to 1.32                 | V    | —     |
| DDR and DDR2 DRAM I/O voltage                                                                                | GV <sub>DD</sub> | -0.3 to 2.75<br>-0.3 to 1.98 | V    | —     |
| Three-speed Ethernet I/O, MII management voltage                                                             | LV <sub>DD</sub> | -0.3 to 3.63                 | V    | —     |
| PCI, local bus, DUART, system control and power management, $\mathrm{I}^{2}\mathrm{C},$ and JTAG I/O voltage | OV <sub>DD</sub> | -0.3 to 3.63                 | V    | -     |

### Table 1. Absolute Maximum Ratings<sup>1</sup>



|                   | Parameter                                                                                        | Symbol            | Max Value                        | Unit | Notes |
|-------------------|--------------------------------------------------------------------------------------------------|-------------------|----------------------------------|------|-------|
| Input voltage     | DDR DRAM signals                                                                                 | MV <sub>IN</sub>  | –0.3 to (GV <sub>DD</sub> + 0.3) | V    | 2, 5  |
|                   | DDR DRAM reference                                                                               | MV <sub>REF</sub> | –0.3 to (GV <sub>DD</sub> + 0.3) | V    | 2, 5  |
|                   | Three-speed Ethernet signals                                                                     | LV <sub>IN</sub>  | -0.3 to (LV <sub>DD</sub> + 0.3) | V    | 4, 5  |
|                   | Local bus, DUART, CLKIN, system control and power management, I <sup>2</sup> C, and JTAG signals | OV <sub>IN</sub>  | -0.3 to (OV <sub>DD</sub> + 0.3) | V    | 3, 5  |
|                   | PCI                                                                                              | OV <sub>IN</sub>  | -0.3 to (OV <sub>DD</sub> + 0.3) | V    | 6     |
| Storage temperatu | ire range                                                                                        | T <sub>STG</sub>  | –55 to 150                       | °C   | _     |

### Table 1. Absolute Maximum Ratings<sup>1</sup> (continued)

#### Notes:

- <sup>1</sup> Functional and tested operating conditions are given in Table 2. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device.
- <sup>2</sup> **Caution:** MV<sub>IN</sub> must not exceed GV<sub>DD</sub> by more than 0.3 V. This limit can be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- <sup>3</sup> **Caution:** OV<sub>IN</sub> must not exceed OV<sub>DD</sub> by more than 0.3 V. This limit can be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- <sup>4</sup> **Caution:** LV<sub>IN</sub> must not exceed LV<sub>DD</sub> by more than 0.3 V. This limit can be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- <sup>5</sup> (M,L,O)V<sub>IN</sub> and MV<sub>REF</sub> may overshoot/undershoot to a voltage and for a maximum duration as shown in Figure 2.
- 6 OVIN on the PCI interface can overshoot/undershoot according to the PCI Electrical Specification for 3.3-V operation, as shown in Figure 3.

### 2.1.2 Power Supply Voltage Specification

Table 2 provides the recommended operating conditions for the MPC8343EA. Note that the values in Table 2 are the recommended and tested operating conditions. Proper device operation outside these conditions is not guaranteed.

| Parameter                               | Symbol            | Recommended<br>Value             | Unit | Notes |
|-----------------------------------------|-------------------|----------------------------------|------|-------|
| Core supply voltage                     | V <sub>DD</sub>   | 1.2 V ± 60 mV                    | V    | 1     |
| PLL supply voltage                      | AV <sub>DD</sub>  | 1.2 V ± 60 mV                    | V    | 1     |
| DDR and DDR2 DRAM I/O voltage           | GV <sub>DD</sub>  | 2.5 V ± 125 mV<br>1.8 V ± 90 mV  | V    | —     |
| Three-speed Ethernet I/O supply voltage | LV <sub>DD1</sub> | 3.3 V ± 330 mV<br>2.5 V ± 125 mV | V    | —     |
| Three-speed Ethernet I/O supply voltage | LV <sub>DD2</sub> | 3.3 V ± 330 mV<br>2.5 V ± 125 mV | V    | —     |

#### Table 2. Recommended Operating Conditions



#### DDR and DDR2 SDRAM

### Table 19. DDR and DDR2 SDRAM Input AC Timing Specifications (continued)

At recommended operating conditions with GV\_DD of (1.8 or 2.5 V)  $\pm$  5%.

| Parameter | Symbol | Min  | Max | Unit | Notes |
|-----------|--------|------|-----|------|-------|
| 266 MHz   |        | -750 | 750 |      | _     |
| 200 MHz   |        | -750 | 750 |      | —     |

### Notes:

1. t<sub>CISKEW</sub> represents the total amount of skew consumed by the controller between MDQS[n] and any corresponding bit that will be captured with MDQS[n]. This should be subtracted from the total timing budget.

 The amount of skew that can be tolerated from MDQS to a corresponding MDQ signal is called t<sub>DISKEW</sub>. This can be determined by the equation: t<sub>DISKEW</sub> = ± (T/4 – abs (t<sub>CISKEW</sub>)); where T is the clock period and abs (t<sub>CISKEW</sub>) is the absolute value of t<sub>CISKEW</sub>.

3. This specification applies only to the DDR interface.

Figure 5 illustrates the DDR input timing diagram showing the t<sub>DISKEW</sub> timing parameter.



Figure 5. DDR Input Timing Diagram

### 6.2.2 DDR and DDR2 SDRAM Output AC Timing Specifications

Table 20 shows the DDR and DDR2 output AC timing specifications.

### Table 20. DDR and DDR2 SDRAM Output AC Timing Specifications

At recommended operating conditions with  $GV_{DD}$  of (1.8 or 2.5 V) ± 5%.

| Parameter                                      | Symbol <sup>1</sup> | Min  | Мах | Unit | Notes |
|------------------------------------------------|---------------------|------|-----|------|-------|
| MCK[n] cycle time, (MCK[n]/MCK[n] crossing)    | t <sub>MCK</sub>    | 7.5  | 10  | ns   | 2     |
| ADDR/CMD/MODT output setup with respect to MCK | t <sub>DDKHAS</sub> |      |     | ns   | 3     |
| 400 MHz                                        |                     | 1.95 | —   |      |       |
| 333 MHz                                        |                     | 2.40 | —   |      |       |
| 266 MHz                                        |                     | 3.15 | —   |      |       |
| 200 MHz                                        |                     | 4.20 | —   |      |       |



### 8.2.1.2 MII Receive AC Timing Specifications

Table 26 provides the MII receive AC timing specifications.

### Table 26. MII Receive AC Timing Specifications

At recommended operating conditions with  $LV_{DD}/OV_{DD}$  of 3.3 V ± 10%.

| Parameter/Condition                         | Symbol <sup>1</sup>                 | Min  | Тур | Мах | Unit |
|---------------------------------------------|-------------------------------------|------|-----|-----|------|
| RX_CLK clock period 10 Mbps                 | t <sub>MRX</sub>                    | —    | 400 | —   | ns   |
| RX_CLK clock period 100 Mbps                | t <sub>MRX</sub>                    | _    | 40  | _   | ns   |
| RX_CLK duty cycle                           | t <sub>MRXH</sub> /t <sub>MRX</sub> | 35   | —   | 65  | %    |
| RXD[3:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>MRDVKH</sub>                 | 10.0 | —   | —   | ns   |
| RXD[3:0], RX_DV, RX_ER hold time to RX_CLK  | t <sub>MRDXKH</sub>                 | 10.0 | —   | —   | ns   |
| RX_CLK clock rise (20%–80%)                 | t <sub>MRXR</sub>                   | 1.0  | —   | 4.0 | ns   |
| RX_CLK clock fall time (80%-20%)            | t <sub>MRXF</sub>                   | 1.0  | —   | 4.0 | ns   |

### Note:

The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MRDVKH</sub> symbolizes MII receive timing (MR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MRX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>MRDXKL</sub> symbolizes MII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>MRX</sub> clock reference (K) going to the low (L) state or hold time. In general, the clock reference symbol is based on three letters representing the clock of a particular function. For example, the subscript of t<sub>MRX</sub> represents the MII (M) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
</sub>

Figure 10 provides the AC test load for TSEC.



Figure 10. TSEC AC Test Load

Figure 11 shows the MII receive AC timing diagram.



Figure 11. MII Receive AC Timing Diagram

| Parameter                                                   | Symbol <sup>1</sup>  | Min | Max | Unit | Notes |
|-------------------------------------------------------------|----------------------|-----|-----|------|-------|
| Local bus cycle time                                        | t <sub>LBK</sub>     | 15  | _   | ns   | 2     |
| Input setup to local bus clock                              | t <sub>LBIVKH</sub>  | 7   | _   | ns   | 3, 4  |
| Input hold from local bus clock                             | t <sub>LBIXKH</sub>  | 1.0 | _   | ns   | 3, 4  |
| LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT1</sub> | 1.5 | _   | ns   | 5     |
| LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT2</sub> | 3   | _   | ns   | 6     |
| LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT3</sub> | 2.5 | _   | ns   | 7     |
| Local bus clock to output valid                             | t <sub>LBKLOV</sub>  |     | 3   | ns   | 3     |
| Local bus clock to output high impedance for LAD/LDP        | t <sub>LBKHOZ</sub>  |     | 4   | ns   | 8     |

### Table 35. Local Bus General Timing Parameters—DLL Bypass<sup>9</sup>

### Notes:

The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one (1). Also, t<sub>LBKHOX</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time.
</sub>

- 2. All timings are in reference to the falling edge of LCLK0 (for all outputs and for LGTA and LUPWAIT inputs) or the rising edge of LCLK0 (for all other inputs).
- 3. All signals are measured from  $OV_{DD}/2$  of the rising/falling edge of LCLK0 to  $0.4 \times OV_{DD}$  of the signal in question for 3.3 V signaling levels.
- 4. Input timings are measured at the pin.
- 5. t<sub>LBOTOT1</sub> should be used when RCWH[LALE] is set and when the load on the LALE output pin is at least 10 pF less than the load on the LAD output pins.
- 6. t<sub>LBOTOT2</sub> should be used when RCWH[LALE] is not set and when the load on the LALE output pin is at least 10 pF less than the load on the LAD output pins.the
- 7. t<sub>LBOTOT3</sub> should be used when RCWH[LALE] is not set and when the load on the LALE output pin equals to the load on the LAD output pins.
- 8. For purposes of active/float timing measurements, the Hi-Z or off-state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 9. DLL bypass mode is not recommended for use at frequencies above 66 MHz.

Figure 16 provides the AC test load for the local bus.



Figure 16. Local Bus C Test Load



Figure 17 through Figure 22 show the local bus signals.



Figure 17. Local Bus Signals, Nonspecial Signals Only (DLL Enabled)



Figure 18. Local Bus Signals, Nonspecial Signals Only (DLL Bypass Mode)



Local Bus



Figure 21. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 4 (DLL Bypass Mode)







Figure 22. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 4 (DLL Enabled)

## 11 JTAG

This section describes the DC and AC electrical specifications for the IEEE Std. 1149.1 (JTAG) interface of the MPC8343EA.

### **11.1 JTAG DC Electrical Characteristics**

Table 36 provides the DC electrical characteristics for the IEEE Std. 1149.1 (JTAG) interface of the MPC8343EA.

| Table 36. JTAG Interface DC Electrical Character | istics |
|--------------------------------------------------|--------|
|--------------------------------------------------|--------|

| Parameter           | Symbol          | Condition                 | Min                    | Мах                    | Unit |
|---------------------|-----------------|---------------------------|------------------------|------------------------|------|
| Input high voltage  | V <sub>IH</sub> | _                         | OV <sub>DD</sub> - 0.3 | OV <sub>DD</sub> + 0.3 | V    |
| Input low voltage   | V <sub>IL</sub> | _                         | -0.3                   | 0.8                    | V    |
| Input current       | I <sub>IN</sub> | _                         | _                      | ±5                     | μA   |
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -8.0 mA | 2.4                    | —                      | V    |

Figure 31 shows the PCI input AC timing diagram.



Figure 31. PCI Input AC Timing Diagram

Figure 32 shows the PCI output AC timing diagram.



## 14 Timers

This section describes the DC and AC electrical specifications for the timers.

### 14.1 Timer DC Electrical Characteristics

Table 43 provides the DC electrical characteristics for the MPC8343EA timer pins, including TIN,  $\overline{\text{TOUT}}$ , TGATE, and RTC\_CLK.

| Parameter           | Symbol          | Condition                 | Min  | Мах                    | Unit |
|---------------------|-----------------|---------------------------|------|------------------------|------|
| Input high voltage  | V <sub>IH</sub> | —                         | 2.0  | OV <sub>DD</sub> + 0.3 | V    |
| Input low voltage   | V <sub>IL</sub> | —                         | -0.3 | 0.8                    | V    |
| Input current       | I <sub>IN</sub> | —                         | —    | ±5                     | μA   |
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -8.0 mA | 2.4  | —                      | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 8.0 mA  | —    | 0.5                    | V    |
| Output low voltage  | V <sub>OL</sub> | l <sub>OL</sub> = 3.2 mA  | —    | 0.4                    | V    |

**Table 43. Timer DC Electrical Characteristics** 



### 18.2 Mechanical Dimensions for the MPC8343EA PBGA

Figure 36 shows the mechanical dimensions and bottom surface nomenclature for the MPC8343EA, 620-PBGA package.



#### notes:

1. All dimensions are in millimeters.

- 2. Dimensioning and tolerancing per ASME Y14. 5M-1994.
- 3. Maximum solder ball diameter measured parallel to datum A.
- 4. Datum A, the seating plane, is determined by the spherical crowns of the solder balls.

### Figure 36. Mechanical Dimensions and Bottom Surface Nomenclature for the MPC8343EA PBGA



Package and Pin Listings

## 18.3 Pinout Listings

Table 51 provides the pin-out listing for the MPC8343EA, 620-PBGA package.

### Table 51. MPC8343EA (PBGA) Pinout Listing

| Signal                  | Package Pin Number                                                                                                                                                                                            | Pin Type | Power<br>Supply  | Notes |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|-------|
|                         | PCI                                                                                                                                                                                                           |          |                  | 1     |
| PCI1_INTA/IRQ_OUT       | D20                                                                                                                                                                                                           | 0        | OV <sub>DD</sub> | 2     |
| PCI1_RESET_OUT          | B21                                                                                                                                                                                                           | 0        | OV <sub>DD</sub> | —     |
| PCI1_AD[31:0]           | E19, D17, A16, A18, B17, B16, D16,<br>B18, E17, E16, A15, C16, D15, D14,<br>C14, A12, D12, B11, C11, E12, A10,<br>C10, A9, E11, E10, B9, B8, D9, A8, C9,<br>D8, C8                                            | I/O      | OV <sub>DD</sub> |       |
| PCI1_C/BE[3:0]          | A17, A14, A11, B10                                                                                                                                                                                            | I/O      | OV <sub>DD</sub> | —     |
| PCI1_PAR                | D13                                                                                                                                                                                                           | I/O      | OV <sub>DD</sub> | —     |
| PCI1_FRAME              | B14                                                                                                                                                                                                           | I/O      | OV <sub>DD</sub> | 5     |
| PCI1_TRDY               | A13                                                                                                                                                                                                           | I/O      | OV <sub>DD</sub> | 5     |
| PCI1_IRDY               | E13                                                                                                                                                                                                           | I/O      | OV <sub>DD</sub> | 5     |
| PCI1_STOP               | C13                                                                                                                                                                                                           | I/O      | OV <sub>DD</sub> | 5     |
| PCI1_DEVSEL             | B13                                                                                                                                                                                                           | I/O      | OV <sub>DD</sub> | 5     |
| PCI1_IDSEL              | C17                                                                                                                                                                                                           | Ι        | OV <sub>DD</sub> | —     |
| PCI1_SERR               | C12                                                                                                                                                                                                           | I/O      | OV <sub>DD</sub> | 5     |
| PCI1_PERR               | B12                                                                                                                                                                                                           | I/O      | OV <sub>DD</sub> | 5     |
| PCI1_REQ[0]             | A21                                                                                                                                                                                                           | I/O      | OV <sub>DD</sub> | —     |
| PCI1_REQ[1]/CPCI1_HS_ES | C19                                                                                                                                                                                                           | Ι        | OV <sub>DD</sub> | —     |
| PCI1_REQ[2:4]           | C18, A19, E20                                                                                                                                                                                                 | Ι        | OV <sub>DD</sub> | —     |
| PCI1_GNT0               | B20                                                                                                                                                                                                           | I/O      | OV <sub>DD</sub> | —     |
| PCI1_GNT1/CPCI1_HS_LED  | C20                                                                                                                                                                                                           | 0        | OV <sub>DD</sub> | —     |
| PCI1_GNT2/CPCI1_HS_ENUM | B19                                                                                                                                                                                                           | 0        | OV <sub>DD</sub> | —     |
| PCI1_GNT[3:4]           | A20, E18                                                                                                                                                                                                      | 0        | OV <sub>DD</sub> | —     |
| M66EN                   | L26                                                                                                                                                                                                           | I        | OV <sub>DD</sub> | —     |
|                         | DDR SDRAM Memory Interface                                                                                                                                                                                    |          |                  | ı     |
| MDQ[0:31]               | AC25, AD27, AD25, AH27, AE28, AD26,<br>AD24, AF27, AF25, AF28, AH24, AG26,<br>AE25, AG25, AH26, AH25, AG22, AH22,<br>AE21, AD19, AE22, AF23, AE19, AG20,<br>AG19, AD17, AE16, AF16, AF18, AG18,<br>AH17, AH16 | I/O      | GV <sub>DD</sub> | _     |



Package and Pin Listings

| Table 51  | MPC8343EA | (PRGA  | Pinout  | l istina ( | (continued) |
|-----------|-----------|--------|---------|------------|-------------|
| Table JT. |           | (FDGA) | Fillout | Lisung (   | (continueu) |

| Signal                | Package Pin Number | Pin Type | Power<br>Supply  | Notes |
|-----------------------|--------------------|----------|------------------|-------|
|                       | SPI                |          |                  |       |
| SPIMOSI/LCS[6]        | D7                 | I/O      | OV <sub>DD</sub> | _     |
| SPIMISO/LCS[7]        | C7                 | I/O      | OV <sub>DD</sub> | —     |
| SPICLK                | B7                 | I/O      | OV <sub>DD</sub> | —     |
| SPISEL                | A7                 | I        | OV <sub>DD</sub> | _     |
|                       | Clocks             |          |                  |       |
| PCI_CLK_OUT[0:2]      | Y1, W3, W2         | 0        | OV <sub>DD</sub> | _     |
| PCI_CLK_OUT[3]/LCS[6] | W1                 | 0        | OV <sub>DD</sub> | _     |
| PCI_CLK_OUT[4]/LCS[7] | V3                 | 0        | OV <sub>DD</sub> | —     |
| PCI_SYNC_IN/PCI_CLOCK | U4                 | I        | OV <sub>DD</sub> | —     |
| PCI_SYNC_OUT          | U5                 | 0        | OV <sub>DD</sub> | 3     |
| RTC/PIT_CLOCK         | E9                 | I        | OV <sub>DD</sub> | _     |
| CLKIN                 | W5                 | I        | OV <sub>DD</sub> | _     |
|                       | JTAG               |          |                  |       |
| ТСК                   | H27                | I        | OV <sub>DD</sub> | —     |
| TDI                   | H28                | I        | OV <sub>DD</sub> | 4     |
| TDO                   | M24                | 0        | OV <sub>DD</sub> | 3     |
| TMS                   | J27                | I        | OV <sub>DD</sub> | 4     |
| TRST                  | K26                | I        | OV <sub>DD</sub> | 4     |
|                       | Test               |          |                  | •     |
| TEST                  | F28                | I        | OV <sub>DD</sub> | 6     |
| TEST_SEL              | Т3                 | I        | OV <sub>DD</sub> | 7     |
|                       | РМС                |          |                  |       |
| QUIESCE               | K27                | 0        | OV <sub>DD</sub> | _     |
|                       | System Control     |          |                  | •     |
| PORESET               | K28                | I        | OV <sub>DD</sub> | _     |
| HRESET                | M25                | I/O      | OV <sub>DD</sub> | 1     |
| SRESET                | L27                | I/O      | OV <sub>DD</sub> | 2     |
|                       | Thermal Management |          |                  | •     |
| THERM0                | B15                | I        | _                | 8     |



Package and Pin Listings

| Signal           | Package Pin Number                                                                                                                                                                                                                                                                                                                                                                                                           | Pin Type                        | Power<br>Supply             | Notes |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-----------------------------|-------|
| OV <sub>DD</sub> | B27, D3, D11, D19, E15, E23, F5, F8,<br>F11, F14, F17, F20, G24, H23, H24, J6<br>J14, J17, J18, K4, L9, L20, L23, L25, M6<br>M9, M20, P5, P20, P23, R6, R9, R24,<br>U23, V4, V6                                                                                                                                                                                                                                              | Ethernet, and<br>other standard | OV <sub>DD</sub>            |       |
| MVREF1           | AF19                                                                                                                                                                                                                                                                                                                                                                                                                         | I                               | DDR<br>reference<br>voltage | _     |
| MVREF2           | AE10                                                                                                                                                                                                                                                                                                                                                                                                                         | I                               | DDR<br>reference<br>voltage | _     |
|                  | No Connection                                                                                                                                                                                                                                                                                                                                                                                                                |                                 |                             |       |
| NC               | A22, A23, A24, B22, B23, B24, C21,<br>C22, C23, C24, D21, D22, D23, D24,<br>E21, M27, M28, N26, N27, N28, P25,<br>P26, P27, R28, T24, T25, T26, T27, T28<br>U27, U28, Y3, Y4, Y5, AA1, AA2, AA3<br>AA4, AB1, AB2, AB3, AB4, AC1, AC2,<br>AC3, AC4, AD1, AD2, AD3, AD5, AD7<br>AD11, AD12, AE4, AE6, AE8, AE9,<br>AE23, AF1, AF5, AF6, AF8, AF24, AG1<br>AG3, AG4, AG7, AG8, AG9, AG10, AH2<br>AH3, AH5, AH8, AH9, V5, V2, V1 |                                 | _                           | _     |

### Table 51. MPC8343EA (PBGA) Pinout Listing (continued)

#### Notes:

1. This pin is an open-drain signal. A weak pull-up resistor (1 kΩ) should be placed on this pin to OV<sub>DD</sub>.

2. This pin is an open-drain signal. A weak pull-up resistor (2-10 kΩ) should be placed on this pin to OV<sub>DD</sub>.

3. During reset, this output is actively driven rather than three-stated.

4. These JTAG pins have weak internal pull-up P-FETs that are always enabled.

5. This pin should have a weak pull-up if the chip is in PCI host mode. Follow the PCI specifications.

6. This pin must be always be tied to GND.

7. This pin must always be pulled up to OV<sub>DD</sub>.

8. Thermal sensitive resistor.

9. It is recommended that MDIC0 be tied to GND using an 18.2  $\Omega$  resistor and MDIC1 be tied to DDR power using an 18.2  $\Omega$  resistor.

10.TSEC1\_TXD[3] is required an external pull-up resistor. For proper functionality of the device, this pin must be pulled up or actively driven high during a hard reset. No external pull-down resistors are allowed to be attached to this net.

11. A weak pull-up resistor (2–10 k $\Omega$ ) should be placed on this pin to LV<sub>DD1</sub>.

12. For systems that boot from local bus (GPCM)-controlled NOR flash, a pull up on LGPL4 is required.



## 19 Clocking

Figure 37 shows the internal distribution of the clocks.



Figure 37. MPC8343EA Clock Subsystem

The primary clock source can be one of two inputs, CLKIN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode. When the MPC8343EA is configured as a PCI host device, CLKIN is its primary input clock. CLKIN feeds the PCI clock divider (÷2) and the multiplexors for PCI\_SYNC\_OUT and PCI\_CLK\_OUT. The CFG\_CLKIN\_DIV configuration input selects whether CLKIN or CLKIN/2 is driven out on the PCI\_SYNC\_OUT signal. The OCCR[PCICD*n*] parameters select whether CLKIN or CLKIN/2 is driven out on the PCI\_CLK\_OUT n signals.

PCI\_SYNC\_OUT is connected externally to PCI\_SYNC\_IN to allow the internal clock subsystem to synchronize to the system PCI clocks. PCI\_SYNC\_OUT must be connected properly to PCI\_SYNC\_IN, with equal delay to all PCI agent devices in the system, to allow the MPC8343EA to function. When the device is configured as a PCI agent device, PCI\_CLK is the primary input clock and the CLKIN signal should be tied to GND.



#### Clocking

Table 53 provides the operating frequencies for the MPC8343EA PBGA under recommended operating conditions.

| Parameter <sup>1</sup>                               | 266 MHz | 333 MHz | 400 MHz | Unit |
|------------------------------------------------------|---------|---------|---------|------|
| e300 core frequency ( <i>core_clk</i> )              | 200–266 | 200–333 | 200–400 | MHz  |
| Coherent system bus frequency (csb_clk)              |         | MHz     |         |      |
| DDR1 memory bus frequency (MCK) <sup>2</sup>         |         | MHz     |         |      |
| DDR2 memory bus frequency (MCK) <sup>3</sup>         | 100–133 |         |         | MHz  |
| Local bus frequency (LCLKn) <sup>4</sup>             |         | MHz     |         |      |
| PCI input frequency (CLKIN or PCI_CLK)               |         | MHz     |         |      |
| Security core maximum internal operating frequency   | 133     |         |         | MHz  |
| USB_DR, USB_MPH maximum internal operating frequency | 133     |         |         | MHz  |

### Table 53. Operating Frequencies for PBGA

<sup>1</sup> The CLKIN frequency, RCWL[SPMF], and RCWL[COREPLL] settings must be chosen so that the resulting *csb\_clk*, MCLK, LCLK[0:2], and *core\_clk* frequencies do not exceed their respective maximum or minimum operating frequencies. The value of SCCR[ENCCM], SCCR[USBDRCM], and SCCR[USBMPHCM] must be programmed so that the maximum internal operating frequency of the Security core and USB modules does not exceed the respective values listed in this table.

<sup>2</sup> The DDR data rate is 2× the DDR memory bus frequency.

<sup>3</sup> The DDR data rate is 2× the DDR memory bus frequency.

<sup>4</sup> The local bus frequency is ½, ¼, or 1/8 of the *lbiu\_clk* frequency (depending on LCCR[CLKDIV]) which is in turn 1× or 2× the *csb\_clk* frequency (depending on RCWL[LBIUCM]).

### 19.1 System PLL Configuration

The system PLL is controlled by the RCWL[SPMF] parameter. Table 54 shows the multiplication factor encodings for the system PLL.

| RCWL[SPMF] | System PLL Multiplication Factor |
|------------|----------------------------------|
| 0000       | × 16                             |
| 0001       | Reserved                         |
| 0010       | × 2                              |
| 0011       | × 3                              |
| 0100       | × 4                              |
| 0101       | × 5                              |
| 0110       | × 6                              |
| 0111       | × 7                              |
| 1000       | × 8                              |
| 1001       | × 9                              |
| 1010       | × 10                             |

### Table 54. System PLL Multiplication Factors

| RCWL[SPMF] | System PLL Multiplication Factor |
|------------|----------------------------------|
| 1011       | × 11                             |
| 1100       | × 12                             |
| 1101       | × 13                             |
| 1110       | × 14                             |
| 1111       | × 15                             |

| Table 54. S | ystem PLL | Multiplication | Factors ( | (continued) | ) |
|-------------|-----------|----------------|-----------|-------------|---|
|-------------|-----------|----------------|-----------|-------------|---|

As described in Section 19, "Clocking," the LBIUCM, DDRCM, and SPMF parameters in the reset configuration word low and the CFG\_CLKIN\_DIV configuration input signal select the ratio between the primary clock input (CLKIN or PCI\_CLK) and the internal coherent system bus clock (*csb\_clk*). Table 55 and Table 56 show the expected frequency values for the CSB frequency for select *csb\_clk* to CLKIN/PCI\_SYNC\_IN ratios.

|                                        |      |                                                    | Input Clock Frequency (MHz) <sup>2</sup> |              |             |          |
|----------------------------------------|------|----------------------------------------------------|------------------------------------------|--------------|-------------|----------|
| CFG_CLKIN_DIV<br>at Reset <sup>1</sup> | SPMF | <i>csb_clk</i> :<br>Input Clock Ratio <sup>2</sup> | 16.67                                    | 25           | 33.33       | 66.67    |
|                                        |      |                                                    |                                          | csb_clk Frec | uency (MHz) |          |
| Low                                    | 0010 | 2 : 1                                              |                                          |              |             | 133      |
| Low                                    | 0011 | 3:1                                                |                                          |              | 100         | 200      |
| Low                                    | 0100 | 4 : 1                                              |                                          | 100          | 133         | 266      |
| Low                                    | 0101 | 5 : 1                                              |                                          | 125          | 166         | 333      |
| Low                                    | 0110 | 6 : 1                                              | 100                                      | 150          | 200         |          |
| Low                                    | 0111 | 7:1                                                | 116                                      | 175          | 233         |          |
| Low                                    | 1000 | 8 : 1                                              | 133                                      | 200          | 266         |          |
| Low                                    | 1001 | 9:1                                                | 150                                      | 225          | 300         |          |
| Low                                    | 1010 | 10 : 1                                             | 166                                      | 250          | 333         |          |
| Low                                    | 1011 | 11 : 1                                             | 183                                      | 275          |             | <u>1</u> |
| Low                                    | 1100 | 12 : 1                                             | 200                                      | 300          |             |          |
| Low                                    | 1101 | 13 : 1                                             | 216                                      | 325          |             |          |
| Low                                    | 1110 | 14 : 1                                             | 233                                      |              |             |          |
| Low                                    | 1111 | 15 : 1                                             | 250                                      |              |             |          |
| Low                                    | 0000 | 16 : 1                                             | 266                                      |              |             |          |

Table 55. CSB Frequency Options for Host Mode

NP

Thermal

The junction-to-ambient thermal resistance is an industry-standard value that provides a quick and easy estimation of thermal performance. Generally, the value obtained on a single-layer board is appropriate for a tightly packed printed-circuit board. The value obtained on the board with the internal planes is usually appropriate if the board has low power dissipation and the components are well separated. Test cases have demonstrated that errors of a factor of two (in the quantity  $T_J - T_A$ ) are possible.

### 20.2.2 Estimation of Junction Temperature with Junction-to-Board Thermal Resistance

The thermal performance of a device cannot be adequately predicted from the junction-to-ambient thermal resistance. The thermal performance of any component is strongly dependent on the power dissipation of surrounding components. In addition, the ambient temperature varies widely within the application. For many natural convection and especially closed box applications, the board temperature at the perimeter (edge) of the package is approximately the same as the local air temperature near the device. Specifying the local ambient conditions explicitly as the board temperature provides a more precise description of the local ambient conditions that determine the temperature of the device.

At a known board temperature, the junction temperature is estimated using the following equation:

$$T_J = T_A + (R_{\theta JA} \times P_D)$$

where:

 $T_I$  = junction temperature (°C)

 $T_A$  = ambient temperature for the package (°C)

 $R_{\theta IA}$  = junction-to-ambient thermal resistance (°C/W)

 $P_D$  = power dissipation in the package (W)

When the heat loss from the package case to the air can be ignored, acceptable predictions of junction temperature can be made. The application board should be similar to the thermal test condition: the component is soldered to a board with internal planes.

### 20.2.3 Experimental Determination of Junction Temperature

To determine the junction temperature of the device in the application after prototypes are available, use the thermal characterization parameter ( $\Psi_{JT}$ ) to determine the junction temperature and a measure of the temperature at the top center of the package case using the following equation:

$$T_J = T_T + (\Psi_{JT} \times P_D)$$

where:

 $T_J$  = junction temperature (°C)

 $T_T$  = thermocouple temperature on top of package (°C)

 $\Psi_{JT}$  = junction-to-ambient thermal resistance (°C/W)

 $P_D$  = power dissipation in the package (W)

The thermal characterization parameter is measured per the JESD51-2 specification using a 40 gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so



 $R_{\theta JC}$  = junction-to-case thermal resistance (°C/W)

 $P_D$  = power dissipation (W)

## 21 System Design Information

This section provides electrical and thermal design recommendations for successful application of the MPC8343EA.

## 21.1 System Clocking

The MPC8343EA includes two PLLs:

- 1. The platform PLL generates the platform clock from the externally supplied CLKIN input. The frequency ratio between the platform and CLKIN is selected using the platform PLL ratio configuration bits as described in Section 19.1, "System PLL Configuration."
- 2. The e300 core PLL generates the core clock as a slave to the platform clock. The frequency ratio between the e300 core clock and the platform clock is selected using the e300 PLL ratio configuration bits as described in Section 19.2, "Core PLL Configuration."

## 21.2 PLL Power Supply Filtering

Each PLL gets power through independent power supply pins (AV<sub>DD</sub>1, AV<sub>DD</sub>2, respectively). The AV<sub>DD</sub> level should always equal to  $V_{DD}$ , and preferably these voltages are derived directly from  $V_{DD}$  through a low frequency filter scheme.

There are a number of ways to provide power reliably to the PLLs, but the recommended solution is to provide four independent filter circuits as illustrated in Figure 38, one to each of the four  $AV_{DD}$  pins. Independent filters to each PLL reduce the opportunity to cause noise injection from one PLL to the other.

The circuit filters noise in the PLL resonant frequency range from 500 kHz to 10 MHz. It should be built with surface mount capacitors with minimum effective series inductance (ESL). Consistent with the recommendations of Dr. Howard Johnson in *High Speed Digital Design: A Handbook of Black Magic* (Prentice Hall, 1993), multiple small capacitors of equal value are recommended over a single large value capacitor.

To minimize noise coupled from nearby circuits, each circuit should be placed as closely as possible to the specific  $AV_{DD}$  pin being supplied. It should be possible to route directly from the capacitors to the  $AV_{DD}$  pin, which is on the periphery of package, without the inductance of vias.

Figure 38 shows the PLL power supply filter circuit.



Figure 38. PLL Power Supply Filter Circuit



#### Ordering Information

However, while HRESET is asserted, these pins are treated as inputs, and the value on these pins is latched when PORESET deasserts. Then the input receiver is disabled and the I/O circuit takes on its normal function. Careful board layout with stubless connections to these pull-up/pull-down resistors coupled with the large value of the pull-up/pull-down resistor should minimize the disruption of signal quality or speed for the output pins.

## 21.7 Pull-Up Resistor Requirements

The MPC8343EA requires high resistance pull-up resistors (10 k $\Omega$  is recommended) on open-drain pins, including I<sup>2</sup>C pins, and IPIC interrupt pins.

For more information on required pull-up resistors and the connections required for the JTAG interface, refer to application note AN2931, "PowerQUICC Design Checklist."

## 22 Ordering Information

This section presents ordering information for the device discussed in this document, and it shows an example of how the parts are marked.

### NOTE

The information in this document is accurate for revision 3.x silicon and later (in other words, for orderable part numbers ending in A or B). For information on revision 1.1 silicon and earlier versions, see the *MPC8343E PowerQUICC II Pro Integrated Host Processor Hardware Specifications* (Document Order No. MPC8343EEC).

### 22.1 Part Numbers Fully Addressed by This Document

Table 62 shows an analysis of the Freescale part numbering nomenclature for the MPC8343EA. The individual part numbers correspond to a maximum processor core frequency. Each part number also contains a revision code that refers to the die mask revision number. For available frequency configuration