# E·XFL



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Obsolete                                                             |
|----------------------------------------------------------------------|
| PowerPC e300                                                         |
| 1 Core, 32-Bit                                                       |
| 266MHz                                                               |
| -                                                                    |
| DDR, DDR2                                                            |
| No                                                                   |
| -                                                                    |
| 10/100/1000Mbps (3)                                                  |
| -                                                                    |
| USB 2.0 + PHY (2)                                                    |
| 1.8V, 2.5V, 3.3V                                                     |
| 0°C ~ 105°C (TA)                                                     |
| -                                                                    |
| 620-BBGA Exposed Pad                                                 |
| 620-HBGA (29x29)                                                     |
| https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc8343vradd |
|                                                                      |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





### Table 8. EC\_GTX\_CLK125 AC Timing Specifications

At recommended operating conditions with  $LV_{DD}$  = 2.5 ± 0.125 mV/ 3.3 V ± 165 mV (continued)

| Parameter                                                           | Symbol                                | Min      | Typical | Мах      | Unit | Notes |
|---------------------------------------------------------------------|---------------------------------------|----------|---------|----------|------|-------|
| EC_GTX_CLK125 duty cycle<br>GMII, TBI<br>1000Base-T for RGMII, RTBI | t <sub>G125H</sub> /t <sub>G125</sub> | 45<br>47 | _       | 55<br>53 | %    | 2     |
| EC_GTX_CLK125 jitter                                                | —                                     | —        | —       | ±150     | ps   | 2     |

### Notes:

- 1. Rise and fall times for EC\_GTX\_CLK125 are measured from 0.5 and 2.0 V for  $LV_{DD}$  = 2.5 V and from 0.6 and 2.7 V for  $LV_{DD}$  = 3.3 V.
- 2. EC\_GTX\_CLK125 is used to generate the GTX clock for the eTSEC transmitter with 2% degradation. The EC\_GTX\_CLK125 duty cycle can be loosened from 47%/53% as long as the PHY device can tolerate the duty cycle generated by the eTSEC GTX\_CLK. See Section 8.2.2, "RGMII and RTBI AC Timing Specifications for the duty cycle for 10Base-T and 100Base-T reference clock.

## 5 **RESET Initialization**

This section describes the DC and AC electrical specifications for the reset initialization timing and electrical requirements of the MPC8343EA.

## 5.1 **RESET DC Electrical Characteristics**

Table 9 provides the DC electrical characteristics for the RESET pins of the MPC8343EA.

| Parameter                        | Symbol          | Condition                 | Min  | Мах                    | Unit |
|----------------------------------|-----------------|---------------------------|------|------------------------|------|
| Input high voltage               | V <sub>IH</sub> | _                         | 2.0  | OV <sub>DD</sub> + 0.3 | V    |
| Input low voltage                | V <sub>IL</sub> | —                         | -0.3 | 0.8                    | V    |
| Input current                    | I <sub>IN</sub> | —                         | —    | ±5                     | μA   |
| Output high voltage <sup>2</sup> | V <sub>OH</sub> | I <sub>OH</sub> = -8.0 mA | 2.4  | —                      | V    |
| Output low voltage               | V <sub>OL</sub> | I <sub>OL</sub> = 8.0 mA  | —    | 0.5                    | V    |
| Output low voltage               | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA  | —    | 0.4                    | V    |

### Table 9. RESET Pins DC Electrical Characteristics<sup>1</sup>

Notes:

1. This table applies for pins PORESET, HRESET, SRESET, and QUIESCE.

2. HRESET and SRESET are open drain pins, thus V<sub>OH</sub> is not relevant for those pins.



### 8.2.1.2 MII Receive AC Timing Specifications

Table 26 provides the MII receive AC timing specifications.

### Table 26. MII Receive AC Timing Specifications

At recommended operating conditions with  $LV_{DD}/OV_{DD}$  of 3.3 V ± 10%.

| Parameter/Condition                         | Symbol <sup>1</sup>                 | Min  | Тур | Мах | Unit |
|---------------------------------------------|-------------------------------------|------|-----|-----|------|
| RX_CLK clock period 10 Mbps                 | t <sub>MRX</sub>                    | —    | 400 | —   | ns   |
| RX_CLK clock period 100 Mbps                | t <sub>MRX</sub>                    | —    | 40  | —   | ns   |
| RX_CLK duty cycle                           | t <sub>MRXH</sub> /t <sub>MRX</sub> | 35   | —   | 65  | %    |
| RXD[3:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>MRDVKH</sub>                 | 10.0 | —   | —   | ns   |
| RXD[3:0], RX_DV, RX_ER hold time to RX_CLK  | t <sub>MRDXKH</sub>                 | 10.0 | —   | —   | ns   |
| RX_CLK clock rise (20%–80%)                 | t <sub>MRXR</sub>                   | 1.0  | —   | 4.0 | ns   |
| RX_CLK clock fall time (80%-20%)            | t <sub>MRXF</sub>                   | 1.0  | —   | 4.0 | ns   |

### Note:

The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MRDVKH</sub> symbolizes MII receive timing (MR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MRX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>MRDXKL</sub> symbolizes MII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>MRX</sub> clock reference (K) going to the low (L) state or hold time. In general, the clock reference symbol is based on three letters representing the clock of a particular function. For example, the subscript of t<sub>MRX</sub> represents the MII (M) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
</sub>

Figure 10 provides the AC test load for TSEC.



Figure 10. TSEC AC Test Load

Figure 11 shows the MII receive AC timing diagram.



Figure 11. MII Receive AC Timing Diagram



Ethernet: Three-Speed Ethernet, MII Management

## 8.2.2 RGMII and RTBI AC Timing Specifications

Table 27 presents the RGMII and RTBI AC timing specifications.

### Table 27. RGMII and RTBI AC Timing Specifications

At recommended operating conditions with LV\_{DD} of 2.5 V  $\pm$  5%.

| Parameter/Condition                                    | Symbol <sup>1</sup>                 | Min  | Тур | Max  | Unit |
|--------------------------------------------------------|-------------------------------------|------|-----|------|------|
| Data to clock output skew (at transmitter)             | t <sub>SKRGT</sub>                  | -0.5 | —   | 0.5  | ns   |
| Data to clock input skew (at receiver) <sup>2</sup>    | t <sub>SKRGT</sub>                  | 1.0  | —   | 2.8  | ns   |
| Clock cycle duration <sup>3</sup>                      | t <sub>RGT</sub>                    | 7.2  | 8.0 | 8.8  | ns   |
| Duty cycle for 1000Base-T <sup>4, 5</sup>              | t <sub>RGTH</sub> /t <sub>RGT</sub> | 45   | 50  | 55   | %    |
| Duty cycle for 10BASE-T and 100BASE-TX <sup>3, 5</sup> | t <sub>RGTH</sub> /t <sub>RGT</sub> | 40   | 50  | 60   | %    |
| Rise time (20%–80%)                                    | t <sub>RGTR</sub>                   | —    | —   | 0.75 | ns   |
| Fall time (80%–20%)                                    | t <sub>RGTF</sub>                   | —    | —   | 0.75 | ns   |

Notes:

1. In general, the clock reference symbol for this section is based on the symbols RGT to represent RGMII and RTBI timing. For example, the subscript of t<sub>RGT</sub> represents the TBI (T) receive (RX) clock. Also, the notation for rise (R) and fall (F) times follows the clock symbol. For symbols representing skews, the subscript is SK followed by the clock being skewed (RGT).

2. This implies that PC board design requires clocks to be routed so that an additional trace delay of greater than 1.5 ns is added to the associated clock signal.

3. For 10 and 100 Mbps,  $t_{RGT}$  scales to 400 ns  $\pm$  40 ns and 40 ns  $\pm$  4 ns, respectively.

4. Duty cycle may be stretched/shrunk during speed changes or while transitioning to a received packet clock domains as long as the minimum duty cycle is not violated and stretching occurs for no more than three t<sub>RGT</sub> of the lowest speed transitioned.

5. Duty cycle reference is  $LV_{DD}/2$ .





Figure 12 shows the RBMII and RTBI AC timing and multiplexing diagrams.

Figure 12. RGMII and RTBI AC Timing and Multiplexing Diagrams

### 8.3 Ethernet Management Interface Electrical Characteristics

The electrical characteristics specified here apply to the MII management interface signals management data input/output (MDIO) and management data clock (MDC). The electrical characteristics for GMII, RGMII, TBI and RTBI are specified in Section 8.1, "Three-Speed Ethernet Controller (TSEC)—MII/RGMII/RTBI Electrical Characteristics."

### 8.3.1 MII Management DC Electrical Characteristics

The MDC and MDIO are defined to operate at a supply voltage of 2.5 or 3.3 V. The DC electrical characteristics for MDIO and MDC are provided in Table 28 and Table 29.

| Parameter              | Symbol           | Conditions                 |                        | Min       | Мах                    | Unit |
|------------------------|------------------|----------------------------|------------------------|-----------|------------------------|------|
| Supply voltage (2.5 V) | LV <sub>DD</sub> | —                          |                        | 2.37      | 2.63                   | V    |
| Output high voltage    | V <sub>OH</sub>  | $I_{OH} = -1.0 \text{ mA}$ | $LV_{DD} = Min$        | 2.00      | LV <sub>DD</sub> + 0.3 | V    |
| Output low voltage     | V <sub>OL</sub>  | I <sub>OL</sub> = 1.0 mA   | $LV_{DD} = Min$        | GND – 0.3 | 0.40                   | V    |
| Input high voltage     | V <sub>IH</sub>  | —                          | LV <sub>DD</sub> = Min | 1.7       | _                      | V    |
| Input low voltage      | V <sub>IL</sub>  | —                          | $LV_{DD} = Min$        | -0.3      | 0.70                   | V    |

| Table 28. MII Management DC Electrical Characteristics Powered at 2.5 V |
|-------------------------------------------------------------------------|
|-------------------------------------------------------------------------|

Figure 14 and Figure 15 provide the AC test load and signals for the USB, respectively.



## 10 Local Bus

This section describes the DC and AC electrical specifications for the local bus interface of the MPC8343EA.

## **10.1 Local Bus DC Electrical Characteristics**

Table 33 provides the DC electrical characteristics for the local bus interface.

 Table 33. Local Bus DC Electrical Characteristics

| Parameter                                          | Symbol          | Min                    | Мах                    | Unit |
|----------------------------------------------------|-----------------|------------------------|------------------------|------|
| High-level input voltage                           | V <sub>IH</sub> | 2                      | OV <sub>DD</sub> + 0.3 | V    |
| Low-level input voltage                            | V <sub>IL</sub> | -0.3                   | 0.8                    | V    |
| Input current                                      | I <sub>IN</sub> | _                      | ±5                     | μA   |
| High-level output voltage, $I_{OH} = -100 \ \mu A$ | V <sub>OH</sub> | OV <sub>DD</sub> - 0.2 | _                      | V    |
| Low-level output voltage, $I_{OL} = 100 \ \mu A$   | V <sub>OL</sub> | _                      | 0.2                    | V    |



## 10.2 Local Bus AC Electrical Specification

Table 34 and Table 35 describe the general timing parameters of the local bus interface of the MPC8343EA.

| Parameter                                                   | Symbol <sup>1</sup>  | Min | Max | Unit | Notes |
|-------------------------------------------------------------|----------------------|-----|-----|------|-------|
| Local bus cycle time                                        | t <sub>LBK</sub>     | 7.5 | _   | ns   | 2     |
| Input setup to local bus clock (except LUPWAIT)             | t <sub>LBIVKH1</sub> | 1.5 | _   | ns   | 3, 4  |
| LUPWAIT input setup to local bus clock                      | t <sub>LBIVKH2</sub> | 2.2 | _   | ns   | 3, 4  |
| Input hold from local bus clock (except LUPWAIT)            | t <sub>LBIXKH1</sub> | 1.0 | _   | ns   | 3, 4  |
| LUPWAIT Input hold from local bus clock                     | t <sub>LBIXKH2</sub> | 1.0 | _   | ns   | 3, 4  |
| LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT1</sub> | 1.5 | _   | ns   | 5     |
| LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT2</sub> | 3   | _   | ns   | 6     |
| LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT3</sub> | 2.5 | _   | ns   | 7     |
| Local bus clock to LALE rise                                | t <sub>LBKHLR</sub>  | —   | 4.5 | ns   | —     |
| Local bus clock to output valid (except LAD/LDP and LALE)   | t <sub>LBKHOV1</sub> | —   | 4.5 | ns   | —     |
| Local bus clock to data valid for LAD/LDP                   | t <sub>LBKHOV2</sub> | —   | 4.5 | ns   | 3     |
| Local bus clock to address valid for LAD                    | t <sub>LBKHOV3</sub> | —   | 4.5 | ns   | 3     |
| Output hold from local bus clock (except LAD/LDP and LALE)  | t <sub>LBKHOX1</sub> | 1   | _   | ns   | 3     |
| Output hold from local bus clock for LAD/LDP                | t <sub>LBKHOX2</sub> | 1   | —   | ns   | 3     |
| Local bus clock to output high impedance for LAD/LDP        | t <sub>LBKHOZ</sub>  | _   | 3.8 | ns   | 8     |

### Table 34. Local Bus General Timing Parameters—DLL On

### Notes:

The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one (1). Also, t<sub>LBKH0X</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time.
</sub>

- 2. All timings are in reference to the rising edge of LSYNC\_IN.
- 3. All signals are measured from  $OV_{DD}/2$  of the rising edge of LSYNC\_IN to 0.4 ×  $OV_{DD}$  of the signal in question for 3.3 V signaling levels.
- 4. Input timings are measured at the pin.
- 5. t<sub>LBOTOT1</sub> should be used when RCWH[LALE] is not set and when the load on the LALE output pin is at least 10 pF less than the load on the LAD output pins.
- 6. t<sub>LBOTOT2</sub> should be used when RCWH[LALE] is set and when the load on the LALE output pin is at least 10 pF less than the load on the LAD output pins.
- 7. t<sub>LBOTOT3</sub> should be used when RCWH[LALE] is set and when the load on the LALE output pin equals the load on the LAD output pins.
- 8. For active/float timing measurements, the Hi-Z or off-state is defined to be when the total current delivered through the component pin is less than or equal to that of the leakage current specification.

| Parameter                                                   | Symbol <sup>1</sup>  | Min | Max | Unit | Notes |
|-------------------------------------------------------------|----------------------|-----|-----|------|-------|
| Local bus cycle time                                        | t <sub>LBK</sub>     | 15  | —   | ns   | 2     |
| Input setup to local bus clock                              | t <sub>LBIVKH</sub>  | 7   | —   | ns   | 3, 4  |
| Input hold from local bus clock                             | t <sub>LBIXKH</sub>  | 1.0 | —   | ns   | 3, 4  |
| LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT1</sub> | 1.5 | —   | ns   | 5     |
| LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT2</sub> | 3   | —   | ns   | 6     |
| LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT3</sub> | 2.5 | —   | ns   | 7     |
| Local bus clock to output valid                             | t <sub>LBKLOV</sub>  | _   | 3   | ns   | 3     |
| Local bus clock to output high impedance for LAD/LDP        | t <sub>LBKHOZ</sub>  | —   | 4   | ns   | 8     |

### Table 35. Local Bus General Timing Parameters—DLL Bypass<sup>9</sup>

### Notes:

The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one (1). Also, t<sub>LBKHOX</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time.
</sub>

- 2. All timings are in reference to the falling edge of LCLK0 (for all outputs and for LGTA and LUPWAIT inputs) or the rising edge of LCLK0 (for all other inputs).
- 3. All signals are measured from  $OV_{DD}/2$  of the rising/falling edge of LCLK0 to  $0.4 \times OV_{DD}$  of the signal in question for 3.3 V signaling levels.
- 4. Input timings are measured at the pin.
- 5. t<sub>LBOTOT1</sub> should be used when RCWH[LALE] is set and when the load on the LALE output pin is at least 10 pF less than the load on the LAD output pins.
- 6. t<sub>LBOTOT2</sub> should be used when RCWH[LALE] is not set and when the load on the LALE output pin is at least 10 pF less than the load on the LAD output pins.the
- 7. t<sub>LBOTOT3</sub> should be used when RCWH[LALE] is not set and when the load on the LALE output pin equals to the load on the LAD output pins.
- 8. For purposes of active/float timing measurements, the Hi-Z or off-state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 9. DLL bypass mode is not recommended for use at frequencies above 66 MHz.

Figure 16 provides the AC test load for the local bus.



Figure 16. Local Bus C Test Load



Figure 17 through Figure 22 show the local bus signals.



Figure 17. Local Bus Signals, Nonspecial Signals Only (DLL Enabled)



Figure 18. Local Bus Signals, Nonspecial Signals Only (DLL Bypass Mode)







Figure 22. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 4 (DLL Enabled)

## 11 JTAG

This section describes the DC and AC electrical specifications for the IEEE Std. 1149.1 (JTAG) interface of the MPC8343EA.

## **11.1 JTAG DC Electrical Characteristics**

Table 36 provides the DC electrical characteristics for the IEEE Std. 1149.1 (JTAG) interface of the MPC8343EA.

| Parameter           | Symbol          | Condition                 | Min                    | Мах                    | Unit |
|---------------------|-----------------|---------------------------|------------------------|------------------------|------|
| Input high voltage  | V <sub>IH</sub> | —                         | OV <sub>DD</sub> - 0.3 | OV <sub>DD</sub> + 0.3 | V    |
| Input low voltage   | V <sub>IL</sub> | —                         | -0.3                   | 0.8                    | V    |
| Input current       | I <sub>IN</sub> | —                         | —                      | ±5                     | μA   |
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -8.0 mA | 2.4                    | —                      | V    |



JTAG

Table 36. JTAG Interface DC Electrical Characteristics (continued)

| Parameter          | Symbol          | Condition                | Min | Мах | Unit |
|--------------------|-----------------|--------------------------|-----|-----|------|
| Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 8.0 mA | _   | 0.5 | V    |
| Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA | _   | 0.4 | V    |

## **11.2 JTAG AC Timing Specifications**

This section describes the AC electrical specifications for the IEEE Std. 1149.1 (JTAG) interface of the MPC8343EA. Table 37 provides the JTAG AC timing specifications as defined in Figure 24 through Figure 27.

### Table 37. JTAG AC Timing Specifications (Independent of CLKIN)<sup>1</sup>

At recommended operating conditions (see Table 2).

| Para                         | meter                          | Symbol <sup>2</sup>                        | Min      | Мах      | Unit | Notes |
|------------------------------|--------------------------------|--------------------------------------------|----------|----------|------|-------|
| JTAG external clock frequer  | ncy of operation               | f <sub>JTG</sub>                           | 0        | 33.3     | MHz  | —     |
| JTAG external clock cycle ti | me                             | t <sub>JTG</sub>                           | 30       | —        | ns   | —     |
| JTAG external clock pulse w  | vidth measured at 1.4 V        | t <sub>JTKHKL</sub>                        | 15       | —        | ns   | —     |
| JTAG external clock rise and | d fall times                   | t <sub>JTGR</sub> , t <sub>JTGF</sub>      | 0        | 2        | ns   | —     |
| TRST assert time             |                                | t <sub>TRST</sub>                          | 25       | _        | ns   | 3     |
| Input setup times:           | Boundary-scan data<br>TMS, TDI | t <sub>JTDVKH</sub><br>t <sub>JTIVKH</sub> | 4<br>4   |          | ns   | 4     |
| Input hold times:            | Boundary-scan data<br>TMS, TDI | t <sub>JTDXKH</sub><br>t <sub>JTIXKH</sub> | 10<br>10 |          | ns   | 4     |
| Valid times:                 | Boundary-scan data<br>TDO      | t <sub>jtkldv</sub><br>t <sub>jtklov</sub> | 2<br>2   | 11<br>11 | ns   | 5     |
| Output hold times:           | Boundary-scan data<br>TDO      | t <sub>jtkldx</sub><br>t <sub>jtklox</sub> | 2<br>2   |          | ns   | 5     |

| Parameter                                                                       | Symbol <sup>1</sup> | Min                  | Max | Unit |
|---------------------------------------------------------------------------------|---------------------|----------------------|-----|------|
| Fall time of both SDA and SCL signals <sup>5</sup>                              | t <sub>I2CF</sub>   | —                    | 300 | ns   |
| Setup time for STOP condition                                                   | t <sub>I2PVKH</sub> | 0.6                  | —   | μS   |
| Bus free time between a STOP and START condition                                | t <sub>I2KHDX</sub> | 1.3                  | —   | μS   |
| Noise margin at the LOW level for each connected device (including hysteresis)  | V <sub>NL</sub>     | $0.1 \times OV_{DD}$ | —   | V    |
| Noise margin at the HIGH level for each connected device (including hysteresis) | V <sub>NH</sub>     | $0.2 \times OV_{DD}$ | _   | V    |

### Table 39. I<sup>2</sup>C AC Electrical Specifications (continued)

Notes:

- 1. The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>I2DVKH</sub> symbolizes I<sup>2</sup>C timing (I2) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>I2C</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>I2DVKH</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the start condition (S) goes invalid (X) relative to the t<sub>I2C</sub> clock reference (K) going to the stop condition (P) reaches the valid state (V) relative to the t<sub>I2C</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub>
- The device provides a hold time of at least 300 ns for the SDA signal (referred to the V<sub>IH</sub>(min) of the SCL signal) to bridge the undefined region of the falling edge of SCL.
- 3. The maximum  $t_{I2DVKH}$  must be met only if the device does not stretch the LOW period ( $t_{I2CL}$ ) of the SCL signal.
- 4.  $C_B$  = capacitance of one bus line in pF.
- 5.)The device does not follow the "I2C-BUS Specifications" version 2.1 regarding the tI2CF AC parameter.

Figure 28 provides the AC test load for the  $I^2C$ .



Figure 28. I<sup>2</sup>C AC Test Load

Figure 29 shows the AC timing diagram for the  $I^2C$  bus.



Figure 29. I<sup>2</sup>C Bus AC Timing Diagram

SPI

| Table 49. SPI DC Electrical C | Characteristics ( | (continued) |
|-------------------------------|-------------------|-------------|
|-------------------------------|-------------------|-------------|

| Parameter           | Symbol          | Condition                 | Min | Мах | Unit |
|---------------------|-----------------|---------------------------|-----|-----|------|
| Input current       | I <sub>IN</sub> | —                         | -   | ±5  | μA   |
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -8.0 mA | 2.4 | —   | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 8.0 mA  | _   | 0.5 | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA  | _   | 0.4 | V    |

## 17.2 SPI AC Timing Specifications

Table 50 provides the SPI input and output AC timing specifications.

| Table 50. | SPI AC | Timina S                              | Specifications <sup>1</sup> |  |
|-----------|--------|---------------------------------------|-----------------------------|--|
|           | 01170  | · · · · · · · · · · · · · · · · · · · | opconnoutions               |  |

| Parameter                                               | Symbol <sup>2</sup> | Min | Мах | Unit |
|---------------------------------------------------------|---------------------|-----|-----|------|
| SPI outputs valid—Master mode (internal clock) delay    | t <sub>NIKHOV</sub> | —   | 6   | ns   |
| SPI outputs hold—Master mode (internal clock) delay     | t <sub>NIKHOX</sub> | 0.5 | —   | ns   |
| SPI outputs valid—Slave mode (external clock) delay     | t <sub>NEKHOV</sub> | —   | 8   | ns   |
| SPI outputs hold—Slave mode (external clock) delay      | t <sub>NEKHOX</sub> | 2   | —   | ns   |
| SPI inputs—Master mode (internal clock input setup time | t <sub>NIIVKH</sub> | 4   | —   | ns   |
| SPI inputs—Master mode (internal clock input hold time  | t <sub>NIIXKH</sub> | 0   | —   | ns   |
| SPI inputs—Slave mode (external clock) input setup time | t <sub>NEIVKH</sub> | 4   | —   | ns   |
| SPI inputs—Slave mode (external clock) input hold time  | t <sub>NEIXKH</sub> | 2   | —   | ns   |

#### Notes:

1. Output specifications are measured from the 50 percent level of the rising edge of CLKIN to the 50 percent level of the signal. Timings are measured at the pin.

The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>NIKHOX</sub> symbolizes the internal timing (NI) for the time SPICLK clock reference (K) goes to the high state (H) until outputs (O) are invalid (X).

### Figure 33 provides the AC test load for the SPI.



Figure 33. SPI AC Test Load



Package and Pin Listings

| Table 51. MPC8343EA | (PBGA | ) Pinout | Listing | (continued) | ) |
|---------------------|-------|----------|---------|-------------|---|
|---------------------|-------|----------|---------|-------------|---|

| Signal                        | Package Pin Number                                                                                                                      | Pin Type | Power<br>Supply  | Notes |
|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|-------|
| MECC[0:4]/MSRCID[0:4]         | AG13, AE14, AH12, AH10, AE15                                                                                                            | I/O      | GV <sub>DD</sub> | —     |
| MECC[5]/MDVAL                 | AH14                                                                                                                                    | I/O      | GV <sub>DD</sub> | —     |
| MECC[6:7]                     | AE13, AH11                                                                                                                              | I/O      | GV <sub>DD</sub> | —     |
| MDM[0:3]                      | AG28, AG24, AF20, AG17                                                                                                                  | 0        | GV <sub>DD</sub> | —     |
| MDM[8]                        | AG12                                                                                                                                    | 0        | GV <sub>DD</sub> | —     |
| MDQS[0:3]                     | AE27, AE26, AE20, AH18                                                                                                                  | I/O      | GV <sub>DD</sub> | —     |
| MDQS[8]                       | AH13                                                                                                                                    | I/O      | GV <sub>DD</sub> | —     |
| MBA[0:1]                      | AF10, AF11                                                                                                                              | 0        | GV <sub>DD</sub> | —     |
| MA[0:14]                      | AF13, AF15, AG16, AD16, AF17, AH20,<br>AH19, AH21, AD18, AG21, AD13, AF21,<br>AF22, AE1, AA5                                            | 0        | GV <sub>DD</sub> | _     |
| MWE                           | AD10                                                                                                                                    | 0        | GV <sub>DD</sub> | —     |
| MRAS                          | AF7                                                                                                                                     | 0        | GV <sub>DD</sub> | —     |
| MCAS                          | AG6                                                                                                                                     | 0        | GV <sub>DD</sub> | —     |
| MCS[0:3]                      | AE7, AH7, AH4, AF2                                                                                                                      | 0        | GV <sub>DD</sub> | —     |
| MCKE[0:1]                     | AG23, AH23                                                                                                                              | 0        | GV <sub>DD</sub> | 3     |
| MCK[0:3]                      | AH15, AE24, AE2, AF14                                                                                                                   | 0        | GV <sub>DD</sub> | —     |
| MCK[0:3]                      | AG15, AD23, AE3, AG14                                                                                                                   | 0        | GV <sub>DD</sub> | —     |
| MODT[0:3]                     | AG5, AD4, AH6, AF4                                                                                                                      | 0        | GV <sub>DD</sub> | —     |
| MBA[2]                        | AD22                                                                                                                                    | 0        | GV <sub>DD</sub> | —     |
| MDIC0                         | AG11                                                                                                                                    | I/O      | —                | 9     |
| MDIC1                         | AF12                                                                                                                                    | I/O      | _                | 9     |
|                               | Local Bus Controller Interface                                                                                                          |          |                  |       |
| LAD[0:31]                     | T4, T5, T1, R2, R3, T2, R1, R4, P1, P2,<br>P3, P4, N1, N4, N2, N3, M1, M2, M3, N5,<br>M4, L1, L2, L3, K1, M5, K2, K3, J1, J2,<br>L5, J3 | I/O      | OV <sub>DD</sub> | _     |
| LDP[0]/CKSTOP_OUT             | H1                                                                                                                                      | I/O      | OV <sub>DD</sub> | —     |
| LDP[1]/CKSTOP_IN              | К5                                                                                                                                      | I/O      | OV <sub>DD</sub> | —     |
| LDP[2]/LCS[4]                 | H2                                                                                                                                      | I/O      | OV <sub>DD</sub> | —     |
| LDP[3]/ <del>LCS</del> [5]    | G1                                                                                                                                      | I/O      | OV <sub>DD</sub> | —     |
| LA[27:31]                     | J4, H3, G2, F1, G3                                                                                                                      | 0        | OV <sub>DD</sub> | —     |
| LCS[0:3]                      | J5, H4, F2, E1                                                                                                                          | 0        | OV <sub>DD</sub> | —     |
| LWE[0:3]/LSDDQM[0:3]/LBS[0:3] | F3, G4, D1, E2                                                                                                                          | 0        | OV <sub>DD</sub> | —     |



Package and Pin Listings

| Signal                                               | Package Pin Number     | Pin Type | Power<br>Supply   | Notes |  |  |
|------------------------------------------------------|------------------------|----------|-------------------|-------|--|--|
| TSEC1_RX_DV                                          | U24                    | I        | LV <sub>DD1</sub> | _     |  |  |
| TSEC1_RX_ER/GPIO2[26]                                | L28                    | I/O      | OV <sub>DD</sub>  | _     |  |  |
| TSEC1_RXD[3:0]                                       | W26, W24, Y28, Y27     | I        | LV <sub>DD1</sub> | _     |  |  |
| TSEC1_TX_CLK                                         | N25                    | I        | OV <sub>DD</sub>  | _     |  |  |
| TSEC1_TXD[3:0]                                       | V28, V27, V26, W28     | 0        | LV <sub>DD1</sub> | 10    |  |  |
| TSEC1_TX_EN                                          | W27                    | 0        | LV <sub>DD1</sub> | —     |  |  |
| TSEC1_TX_ER/GPIO2[31]                                | N24                    | I/O      | OV <sub>DD</sub>  | _     |  |  |
| Three-Speed Ethernet Controller (Gigabit Ethernet 2) |                        |          |                   |       |  |  |
| TSEC2_COL/GPIO1[21]                                  | P28                    | I/O      | OV <sub>DD</sub>  | —     |  |  |
| TSEC2_CRS/GPIO1[22]                                  | AC28                   | I/O      | LV <sub>DD2</sub> | —     |  |  |
| TSEC2_GTX_CLK                                        | AC27                   | 0        | LV <sub>DD2</sub> | —     |  |  |
| TSEC2_RX_CLK                                         | AB25                   | I        | LV <sub>DD2</sub> | —     |  |  |
| TSEC2_RX_DV/GPIO1[23]                                | AC26                   | I/O      | LV <sub>DD2</sub> | —     |  |  |
| TSEC2_RXD[3:0]/GPIO1[13:16]                          | AA25, AA26, AA27, AA28 | I/O      | LV <sub>DD2</sub> | _     |  |  |
| TSEC2_RX_ER/GPIO1[25]                                | R25                    | I/O      | OV <sub>DD</sub>  | _     |  |  |
| TSEC2_TXD[3:0]/GPIO1[17:20]                          | AB26, AB27, AA24, AB28 | I/O      | LV <sub>DD2</sub> | _     |  |  |
| TSEC2_TX_ER/GPIO1[24]                                | R27                    | I/O      | OV <sub>DD</sub>  | _     |  |  |
| TSEC2_TX_EN/GPIO1[12]                                | AD28                   | I/O      | LV <sub>DD2</sub> | 3     |  |  |
| TSEC2_TX_CLK/GPIO1[30]                               | R26                    | I/O      | OV <sub>DD</sub>  | _     |  |  |
|                                                      | DUART                  |          |                   |       |  |  |
| UART_SOUT[1:2]/MSRCID[0:1]/<br>LSRCID[0:1]           | B4, A4                 | 0        | OV <sub>DD</sub>  |       |  |  |
| UART_SIN[1:2]/MSRCID[2:3]/<br>LSRCID[2:3]            | D5, C5                 | I/O      | OV <sub>DD</sub>  | —     |  |  |
| UART_CTS[1]/MSRCID4/LSRCID4                          | B5                     | I/O      | OV <sub>DD</sub>  | _     |  |  |
| UART_CTS[2]/MDVAL/LDVAL                              | A5                     | I/O      | OV <sub>DD</sub>  |       |  |  |
| UART_RTS[1:2]                                        | D6, C6                 | 0        | OV <sub>DD</sub>  | _     |  |  |
| I <sup>2</sup> C interface                           |                        |          |                   |       |  |  |
| IIC1_SDA                                             | E5                     | I/O      | OV <sub>DD</sub>  | 2     |  |  |
| IIC1_SCL                                             | A6                     | I/O      | OV <sub>DD</sub>  | 2     |  |  |
| IIC2_SDA                                             | B6                     | I/O      | OV <sub>DD</sub>  | 2     |  |  |
| IIC2_SCL                                             | E7                     | I/O      | OV <sub>DD</sub>  | 2     |  |  |



Package and Pin Listings

| Signal           | Package Pin Number                                                                                                                                                                                                                                                                                                                                                                                                                | Pin Type                                                  | Power<br>Supply             | Notes |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|-----------------------------|-------|
| OV <sub>DD</sub> | B27, D3, D11, D19, E15, E23, F5, F8,<br>F11, F14, F17, F20, G24, H23, H24, J6,<br>J14, J17, J18, K4, L9, L20, L23, L25, M6,<br>M9, M20, P5, P20, P23, R6, R9, R24,<br>U23, V4, V6                                                                                                                                                                                                                                                 | PCI, 10/100<br>Ethernet, and<br>other standard<br>(3.3 V) | OV <sub>DD</sub>            | _     |
| MVREF1           | AF19                                                                                                                                                                                                                                                                                                                                                                                                                              | I                                                         | DDR<br>reference<br>voltage | _     |
| MVREF2           | AE10                                                                                                                                                                                                                                                                                                                                                                                                                              | I                                                         | DDR<br>reference<br>voltage | _     |
|                  | No Connection                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                           |                             |       |
| NC               | A22, A23, A24, B22, B23, B24, C21,<br>C22, C23, C24, D21, D22, D23, D24,<br>E21, M27, M28, N26, N27, N28, P25,<br>P26, P27, R28, T24, T25, T26, T27, T28,<br>U27, U28, Y3, Y4, Y5, AA1, AA2, AA3,<br>AA4, AB1, AB2, AB3, AB4, AC1, AC2,<br>AC3, AC4, AD1, AD2, AD3, AD5, AD7,<br>AD11, AD12, AE4, AE6, AE8, AE9,<br>AE23, AF1, AF5, AF6, AF8, AF24, AG1,<br>AG3, AG4, AG7, AG8, AG9, AG10, AH2,<br>AH3, AH5, AH8, AH9, V5, V2, V1 | _                                                         | _                           | _     |

### Table 51. MPC8343EA (PBGA) Pinout Listing (continued)

#### Notes:

1. This pin is an open-drain signal. A weak pull-up resistor (1 kΩ) should be placed on this pin to OV<sub>DD</sub>.

2. This pin is an open-drain signal. A weak pull-up resistor (2-10 kΩ) should be placed on this pin to OV<sub>DD</sub>.

3. During reset, this output is actively driven rather than three-stated.

4. These JTAG pins have weak internal pull-up P-FETs that are always enabled.

5. This pin should have a weak pull-up if the chip is in PCI host mode. Follow the PCI specifications.

6. This pin must be always be tied to GND.

7. This pin must always be pulled up to OV<sub>DD</sub>.

8. Thermal sensitive resistor.

9. It is recommended that MDIC0 be tied to GND using an 18.2  $\Omega$  resistor and MDIC1 be tied to DDR power using an 18.2  $\Omega$  resistor.

10.TSEC1\_TXD[3] is required an external pull-up resistor. For proper functionality of the device, this pin must be pulled up or actively driven high during a hard reset. No external pull-down resistors are allowed to be attached to this net.

11. A weak pull-up resistor (2–10 k $\Omega$ ) should be placed on this pin to LV<sub>DD1</sub>.

12. For systems that boot from local bus (GPCM)-controlled NOR flash, a pull up on LGPL4 is required.



As shown in Figure 37, the primary clock input (frequency) is multiplied up by the system phase-locked loop (PLL) and the clock unit to create the coherent system bus clock ( $csb\_clk$ ), the internal clock for the DDR controller ( $ddr\_clk$ ), and the internal clock for the local bus interface unit ( $lbiu\_clk$ ).

The *csb\_clk* frequency is derived from a complex set of factors that can be simplified into the following equation:

 $csb\_clk = \{PCI\_SYNC\_IN \times (1 + CFG\_CLKIN\_DIV)\} \times SPMF$ 

In PCI host mode, PCI\_SYNC\_IN  $\times$  (1 + CFG\_CLKIN\_DIV) is the CLKIN frequency.

The *csb\_clk* serves as the clock input to the e300 core. A second PLL inside the e300 core multiplies the *csb\_clk* frequency to create the internal clock for the e300 core (*core\_clk*). The system and core PLL multipliers are selected by the SPMF and COREPLL fields in the reset configuration word low (RCWL), which is loaded at power-on reset or by one of the hard-coded reset options. See the chapter on reset, clocking, and initialization in the *MPC8349EA Reference Manual* for more information on the clock subsystem.

The internal *ddr\_clk* frequency is determined by the following equation:

 $ddr_clk = csb_clk \times (1 + RCWL[DDRCM])$ 

 $ddr_clk$  is not the external memory bus frequency;  $ddr_clk$  passes through the DDR clock divider (÷2) to create the differential DDR memory bus clock outputs (MCK and MCK). However, the data rate is the same frequency as  $ddr_clk$ .

The internal *lbiu\_clk* frequency is determined by the following equation:

 $lbiu_clk = csb_clk \times (1 + \text{RCWL[LBIUCM]})$ 

*lbiu\_clk* is not the external local bus frequency; *lbiu\_clk* passes through the LBIU clock divider to create the external local bus clock outputs (LSYNC\_OUT and LCLK[0:2]). The LBIU clock divider ratio is controlled by LCCR[CLKDIV].

In addition, some of the internal units may have to be shut off or operate at lower frequency than the *csb\_clk* frequency. Those units have a default clock ratio that can be configured by a memory-mapped register after the device exits reset. Table 52 specifies which units have a configurable clock frequency.

| Unit                     | Default Frequency | Options                                   |
|--------------------------|-------------------|-------------------------------------------|
| TSEC1                    | csb_clk/3         | Off, csb_clk, csb_clk/2, csb_clk/3        |
| TSEC2, I <sup>2</sup> C1 | csb_clk/3         | Off, csb_clk, csb_clk/2, csb_clk/3        |
| Security core            | csb_clk/3         | Off, csb_clk, csb_clk/2, csb_clk/3        |
| USB DR, USB MPH          | csb_clk/3         | Off, csb_clk, csb_clk/2, <i>csb_clk/3</i> |
| PCI and DMA complex      | csb_clk           | Off, csb_clk                              |

Table 52. Configurable Clock Units

All frequency combinations shown in the table below may not be available. Maximum operating frequencies depend on the part ordered, see Section 22.1, "Part Numbers Fully Addressed by This Document," for part ordering details and contact your Freescale Sales Representative or authorized distributor for more information.

NP

Thermal

The junction-to-ambient thermal resistance is an industry-standard value that provides a quick and easy estimation of thermal performance. Generally, the value obtained on a single-layer board is appropriate for a tightly packed printed-circuit board. The value obtained on the board with the internal planes is usually appropriate if the board has low power dissipation and the components are well separated. Test cases have demonstrated that errors of a factor of two (in the quantity  $T_J - T_A$ ) are possible.

### 20.2.2 Estimation of Junction Temperature with Junction-to-Board Thermal Resistance

The thermal performance of a device cannot be adequately predicted from the junction-to-ambient thermal resistance. The thermal performance of any component is strongly dependent on the power dissipation of surrounding components. In addition, the ambient temperature varies widely within the application. For many natural convection and especially closed box applications, the board temperature at the perimeter (edge) of the package is approximately the same as the local air temperature near the device. Specifying the local ambient conditions explicitly as the board temperature provides a more precise description of the local ambient conditions that determine the temperature of the device.

At a known board temperature, the junction temperature is estimated using the following equation:

$$T_J = T_A + (R_{\theta JA} \times P_D)$$

where:

 $T_I$  = junction temperature (°C)

 $T_A$  = ambient temperature for the package (°C)

 $R_{\theta IA}$  = junction-to-ambient thermal resistance (°C/W)

 $P_D$  = power dissipation in the package (W)

When the heat loss from the package case to the air can be ignored, acceptable predictions of junction temperature can be made. The application board should be similar to the thermal test condition: the component is soldered to a board with internal planes.

### 20.2.3 Experimental Determination of Junction Temperature

To determine the junction temperature of the device in the application after prototypes are available, use the thermal characterization parameter ( $\Psi_{JT}$ ) to determine the junction temperature and a measure of the temperature at the top center of the package case using the following equation:

$$T_J = T_T + (\Psi_{JT} \times P_D)$$

where:

 $T_J$  = junction temperature (°C)

 $T_T$  = thermocouple temperature on top of package (°C)

 $\Psi_{JT}$  = junction-to-ambient thermal resistance (°C/W)

 $P_D$  = power dissipation in the package (W)

The thermal characterization parameter is measured per the JESD51-2 specification using a 40 gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so



#### Thermal

that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire.

### 20.2.4 Heat Sinks and Junction-to-Case Thermal Resistance

Some application environments require a heat sink to provide the necessary thermal management of the device. When a heat sink is used, the thermal resistance is expressed as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance:

$$R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$$

where:

 $R_{\theta JA}$  = junction-to-ambient thermal resistance (°C/W)  $R_{\theta JC}$  = junction-to-case thermal resistance (°C/W)

 $R_{\theta CA}$  = case-to-ambient thermal resistance (°C/W)

 $R_{\theta JC}$  is device-related and cannot be influenced by the user. The user controls the thermal environment to change the case-to-ambient thermal resistance,  $R_{\theta CA}$ . For instance, the user can change the size of the heat sink, the air flow around the device, the interface material, the mounting arrangement on printed-circuit board, or change the thermal dissipation on the printed-circuit board surrounding the device.

The thermal performance of devices with heat sinks has been simulated with a few commercially available heat sinks. The heat sink choice is determined by the application environment (temperature, air flow, adjacent component power dissipation) and the physical space available. Because there is not a standard application environment, a standard heat sink is not required.

Table 60 shows heat sink thermal resistance for PBGA of the MPC8343EA.

### Table 60. Heat Sink and Thermal Resistance of MPC8343EA (PBGA)

| Heat Sink Assuming Thermal Grease                          |                    | 29 $	imes$ 29 mm PBGA |
|------------------------------------------------------------|--------------------|-----------------------|
| neat Sink Assuming merinal Grease                          | AITTOW             | Thermal Resistance    |
| AAVID $30 \times 30 \times 9.4$ mm pin fin                 | Natural convection | 13.5                  |
| AAVID $30 \times 30 \times 9.4$ mm pin fin                 | 1 m/s              | 9.6                   |
| AAVID $30 \times 30 \times 9.4$ mm pin fin                 | 2 m/s              | 8.8                   |
| AAVID 31 $\times$ 35 $\times$ 23 mm pin fin                | Natural convection | 11.3                  |
| AAVID 31 $\times$ 35 $\times$ 23 mm pin fin                | 1 m/s              | 8.1                   |
| AAVID 31 $\times$ 35 $\times$ 23 mm pin fin                | 2 m/s              | 7.5                   |
| Wakefield, $53 \times 53 \times 25$ mm pin fin             | Natural convection | 9.1                   |
| Wakefield, $53\times53\times25$ mm pin fin                 | 1 m/s              | 7.1                   |
| Wakefield, $53 \times 53 \times 25$ mm pin fin             | 2 m/s              | 6.5                   |
| MEI, $75 \times 85 \times 12$ no adjacent board, extrusion | Natural convection | 10.1                  |



| T         |          |         | ······  | 41  | £ - 11 !   |
|-----------|----------|---------|---------|-----|------------|
| Interface | material | vendors | include | the | tollowing: |

| 6                                                                                                                                     |              |
|---------------------------------------------------------------------------------------------------------------------------------------|--------------|
| Chomerics, Inc.                                                                                                                       | 781-935-4850 |
| 77 Dragon Ct.                                                                                                                         |              |
| Woburn, MA 01801                                                                                                                      |              |
| Internet: www.chomerics.com                                                                                                           |              |
| Dow-Corning Corporation<br>Dow-Corning Electronic Materials<br>P.O. Box 994<br>Midland, MI 48686-0997<br>Internet: www.dowcorning.com | 800-248-2481 |
| Shin-Etsu MicroSi, Inc.<br>10028 S. 51st St.<br>Phoenix, AZ 85044<br>Internet: www.microsi.com                                        | 888-642-7674 |
| The Bergquist Company<br>18930 West 78th St.<br>Chanhassen, MN 55317<br>Internet: www.bergquistcompany.com                            | 800-347-4572 |

## 20.3 Heat Sink Attachment

When heat sinks are attached, an interface material is required, preferably thermal grease and a spring clip. The spring clip should connect to the printed-circuit board, either to the board itself, to hooks soldered to the board, or to a plastic stiffener. Avoid attachment forces that can lift the edge of the package or peel the package from the board. Such peeling forces reduce the solder joint lifetime of the package. The recommended maximum force on the top of the package is 10 lb force (4.5 kg force). Any adhesive attachment should attach to painted or plastic surfaces, and its performance should be verified under the application requirements.

# 20.3.1 Experimental Determination of the Junction Temperature with a Heat Sink

When a heat sink is used, the junction temperature is determined from a thermocouple inserted at the interface between the case of the package and the interface material. A clearance slot or hole is normally required in the heat sink. Minimize the size of the clearance to minimize the change in thermal performance caused by removing part of the thermal interface to the heat sink. Because of the experimental difficulties with this technique, many engineers measure the heat sink temperature and then back calculate the case temperature using a separate measurement of the thermal resistance of the interface. From this case temperature, the junction temperature is determined from the junction-to-case thermal resistance.

$$T_J = T_C + (R_{\theta JC} \times P_D)$$

where:

 $T_J$  = junction temperature (°C)  $T_C$  = case temperature of the package (°C)



 $R_{\theta JC}$  = junction-to-case thermal resistance (°C/W)

 $P_D$  = power dissipation (W)

## 21 System Design Information

This section provides electrical and thermal design recommendations for successful application of the MPC8343EA.

## 21.1 System Clocking

The MPC8343EA includes two PLLs:

- 1. The platform PLL generates the platform clock from the externally supplied CLKIN input. The frequency ratio between the platform and CLKIN is selected using the platform PLL ratio configuration bits as described in Section 19.1, "System PLL Configuration."
- 2. The e300 core PLL generates the core clock as a slave to the platform clock. The frequency ratio between the e300 core clock and the platform clock is selected using the e300 PLL ratio configuration bits as described in Section 19.2, "Core PLL Configuration."

## 21.2 PLL Power Supply Filtering

Each PLL gets power through independent power supply pins (AV<sub>DD</sub>1, AV<sub>DD</sub>2, respectively). The AV<sub>DD</sub> level should always equal to  $V_{DD}$ , and preferably these voltages are derived directly from  $V_{DD}$  through a low frequency filter scheme.

There are a number of ways to provide power reliably to the PLLs, but the recommended solution is to provide four independent filter circuits as illustrated in Figure 38, one to each of the four  $AV_{DD}$  pins. Independent filters to each PLL reduce the opportunity to cause noise injection from one PLL to the other.

The circuit filters noise in the PLL resonant frequency range from 500 kHz to 10 MHz. It should be built with surface mount capacitors with minimum effective series inductance (ESL). Consistent with the recommendations of Dr. Howard Johnson in *High Speed Digital Design: A Handbook of Black Magic* (Prentice Hall, 1993), multiple small capacitors of equal value are recommended over a single large value capacitor.

To minimize noise coupled from nearby circuits, each circuit should be placed as closely as possible to the specific  $AV_{DD}$  pin being supplied. It should be possible to route directly from the capacitors to the  $AV_{DD}$  pin, which is on the periphery of package, without the inductance of vias.

Figure 38 shows the PLL power supply filter circuit.



Figure 38. PLL Power Supply Filter Circuit