Welcome to **E-XFL.COM** #### **Understanding Embedded - Microprocessors** Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications. #### **Applications of Embedded - Microprocessors** Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in | Details | | |---------------------------------|------------------------------------------------------------| | Product Status | Active | | Core Processor | PowerPC e300 | | Number of Cores/Bus Width | 1 Core, 32-Bit | | Speed | 266MHz | | Co-Processors/DSP | - | | RAM Controllers | DDR, DDR2 | | Graphics Acceleration | No | | Display & Interface Controllers | - | | Ethernet | 10/100/1000Mbps (3) | | SATA | - | | USB | USB 2.0 + PHY (2) | | Voltage - I/O | 1.8V, 2.5V, 3.3V | | Operating Temperature | 0°C ~ 105°C (TA) | | Security Features | - | | Package / Case | 620-BBGA Exposed Pad | | Supplier Device Package | 620-HBGA (29x29) | | Purchase URL | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc8343vraddb | | Purchase UKL | nitps://www.e-xii.com/pro/item?MUri=&PartUri=mpc8343Vraddb | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### **Electrical Characteristics** - Misaligned transfer capability - Data chaining and direct mode - Interrupt on completed segment and chain #### DUART - Two 4-wire interfaces (RxD, TxD, RTS, CTS) - Programming model compatible with the original 16450 UART and the PC16550D - Serial peripheral interface (SPI) for master or slave - General-purpose parallel I/O (GPIO) - 39 parallel I/O pins multiplexed on various chip interfaces - System timers - Periodic interrupt timer - Real-time clock - Software watchdog timer - Eight general-purpose timers - Designed to comply with IEEE Std. 1149.1<sup>TM</sup>, JTAG boundary scan - Integrated PCI bus and SDRAM clock generation ### 2 Electrical Characteristics This section provides the AC and DC electrical specifications and thermal characteristics for the MPC8343EA. The device is currently targeted to these specifications. Some of these specifications are independent of the I/O cell, but are included for a more complete reference. These are not purely I/O buffer design specifications. ### 2.1 Overall DC Electrical Characteristics This section covers the ratings, conditions, and other characteristics. # 2.1.1 Absolute Maximum Ratings Table 1 provides the absolute maximum ratings. Table 1. Absolute Maximum Ratings<sup>1</sup> | Parameter | Symbol | Max Value | Unit | Notes | |----------------------------------------------------------------------------------------------------|------------------|------------------------------|------|-------| | Core supply voltage | $V_{DD}$ | -0.3 to 1.32 | V | _ | | PLL supply voltage | $AV_DD$ | -0.3 to 1.32 | V | _ | | DDR and DDR2 DRAM I/O voltage | GV <sub>DD</sub> | -0.3 to 2.75<br>-0.3 to 1.98 | V | _ | | Three-speed Ethernet I/O, MII management voltage | LV <sub>DD</sub> | -0.3 to 3.63 | V | _ | | PCI, local bus, DUART, system control and power management, I <sup>2</sup> C, and JTAG I/O voltage | OV <sub>DD</sub> | -0.3 to 3.63 | V | _ | MPC8343EA PowerQUICC II Pro Integrated Host Processor Hardware Specifications, Rev. 11 Figure 3 shows the undershoot and overshoot voltage of the PCI interface of the MPC8343EA for the 3.3-V signals, respectively. Figure 3. Maximum AC Waveforms on PCI Interface for 3.3-V Signaling ### 2.1.3 Output Driver Characteristics Table 3 provides information on the characteristics of the output driver strengths. The values are preliminary estimates. | Driver Type | Output Impedance<br>(Ω) | Supply<br>Voltage | |----------------------------------------------------|-------------------------------|-----------------------------------------------------------| | Local bus interface utilities signals | 40 | OV <sub>DD</sub> = 3.3 V | | PCI signals (not including PCI output clocks) | 25 | | | PCI output clocks (including PCI_SYNC_OUT) | 40 | _ | | DDR signal | 18 | GV <sub>DD</sub> = 2.5 V | | DDR2 signal | 18<br>36 (half-strength mode) | GV <sub>DD</sub> = 1.8 V | | TSEC/10/100 signals | 40 | LV <sub>DD</sub> = 2.5/3.3 V | | DUART, system control, I <sup>2</sup> C, JTAG, USB | 40 | OV <sub>DD</sub> = 3.3 V | | GPIO signals | 40 | OV <sub>DD</sub> = 3.3 V,<br>LV <sub>DD</sub> = 2.5/3.3 V | **Table 3. Output Drive Capability** # 2.2 Power Sequencing This section details the power sequencing considerations for the MPC8343EA. ### 2.2.1 Power-Up Sequencing MPC8343EAdoes not require the core supply voltage ( $V_{DD}$ and $AV_{DD}$ ) and I/O supply voltages ( $GV_{DD}$ , $LV_{DD}$ , and $OV_{DD}$ ) to be applied in any particular order. During the power ramp up, before the power MPC8343EA PowerQUICC II Pro Integrated Host Processor Hardware Specifications, Rev. 11 #### **Clock Input Timing** Table 6. CLKIN DC Timing Specifications (continued) | Parameter | Condition | Symbol | Min | Max | Unit | |---------------------------|----------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|------| | PCI_SYNC_IN input current | $\begin{array}{c} 0 \text{ V} \leq V_{IN} \leq 0.5 \text{ V or} \\ OV_{DD} - 0.5 \text{ V} \leq V_{IN} \leq OV_{DD} \end{array}$ | I <sub>IN</sub> | _ | ±10 | μА | | PCI_SYNC_IN input current | $0.5~V \leq V_{IN} \leq OV_{DD} - 0.5~V$ | I <sub>IN</sub> | _ | ±50 | μА | ### 4.2 AC Electrical Characteristics The primary clock source for the MPC8343EA can be one of two inputs, CLKIN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode. Table 7 provides the clock input (CLKIN/PCI\_CLK) AC timing specifications for the device. **Table 7. CLKIN AC Timing Specifications** | Parameter/Condition | Symbol | Min | Typical | Max | Unit | Notes | |----------------------------------|--------------------------------------|-----|---------|------|------|-------| | CLKIN/PCI_CLK frequency | f <sub>CLKIN</sub> | _ | _ | 66 | MHz | 1, 6 | | CLKIN/PCI_CLK cycle time | t <sub>CLKIN</sub> | 15 | _ | _ | ns | _ | | CLKIN/PCI_CLK rise and fall time | t <sub>KH</sub> , t <sub>KL</sub> | 0.6 | 1.0 | 2.3 | ns | 2 | | CLKIN/PCI_CLK duty cycle | t <sub>KHK</sub> /t <sub>CLKIN</sub> | 40 | _ | 60 | % | 3 | | CLKIN/PCI_CLK jitter | _ | | _ | ±150 | ps | 4, 5 | #### Notes: - Caution: The system, core, USB, security, and TSEC must not exceed their respective maximum or minimum operating frequencies. - 2. Rise and fall times for CLKIN/PCI\_CLK are measured at 0.4 and 2.7 V. - 3. Timing is guaranteed by design and characterization. - 4. This represents the total input jitter—short term and long term—and is guaranteed by design. - 5. The CLKIN/PCI\_CLK driver's closed loop jitter bandwidth should be < 500 kHz at -20 dB. The bandwidth must be set low to allow cascade-connected PLL-based devices to track CLKIN drivers with the specified jitter. - 6. Spread spectrum clocking is allowed with 1% input frequency down-spread at maximum 50 KHz modulation rate regardless of input frequency. ### 4.3 TSEC Gigabit Reference Clock Timing Table 8 provides the TSEC gigabit reference clocks (EC\_GTX\_CLK125) AC timing specifications. #### Table 8. EC\_GTX\_CLK125 AC Timing Specifications At recommended operating conditions with LV $_{DD}$ = 2.5 $\pm$ 0.125 mV/ 3.3 V $\pm$ 165 mV | Parameter | Symbol | Min | Typical | Max | Unit | Notes | |----------------------------------|----------------------------------------|-----|---------|-------------|------|-------| | EC_GTX_CLK125 frequency | t <sub>G125</sub> | | 125 | 1 | MHz | _ | | EC_GTX_CLK125 cycle time | t <sub>G125</sub> | _ | 8 | _ | ns | _ | | EC_GTX_CLK125 rise and fall time | <sup>t</sup> G125R <sup>/t</sup> G125F | | | 0.75<br>1.0 | ns | 1 | MPC8343EA PowerQUICC II Pro Integrated Host Processor Hardware Specifications, Rev. 11 #### Table 8. EC\_GTX\_CLK125 AC Timing Specifications At recommended operating conditions with LV $_{DD}$ = 2.5 $\pm$ 0.125 mV/ 3.3 V $\pm$ 165 mV (continued) | Parameter | Symbol | Min | Typical | Max | Unit | Notes | |----------------------------|---------------------------------------|-----|---------|------|------|-------| | EC_GTX_CLK125 duty cycle | t <sub>G125H</sub> /t <sub>G125</sub> | | _ | | % | 2 | | GMII, TBI | | 45 | | 55 | | | | 1000Base-T for RGMII, RTBI | | 47 | | 53 | | | | EC_GTX_CLK125 jitter | _ | _ | _ | ±150 | ps | 2 | #### Notes: - 1. Rise and fall times for EC\_GTX\_CLK125 are measured from 0.5 and 2.0 V for LV<sub>DD</sub> = 2.5 V and from 0.6 and 2.7 V for LV<sub>DD</sub> = 3.3 V. - EC\_GTX\_CLK125 is used to generate the GTX clock for the eTSEC transmitter with 2% degradation. The EC\_GTX\_CLK125 duty cycle can be loosened from 47%/53% as long as the PHY device can tolerate the duty cycle generated by the eTSEC GTX\_CLK. See Section 8.2.2, "RGMII and RTBI AC Timing Specifications for the duty cycle for 10Base-T and 100Base-T reference clock. ### 5 RESET Initialization This section describes the DC and AC electrical specifications for the reset initialization timing and electrical requirements of the MPC8343EA. ### 5.1 RESET DC Electrical Characteristics Table 9 provides the DC electrical characteristics for the RESET pins of the MPC8343EA. Table 9. RESET Pins DC Electrical Characteristics<sup>1</sup> | Parameter | Symbol | Condition | Min | Max | Unit | |----------------------------------|-----------------|----------------------------|------|------------------------|------| | Input high voltage | V <sub>IH</sub> | _ | 2.0 | OV <sub>DD</sub> + 0.3 | V | | Input low voltage | V <sub>IL</sub> | _ | -0.3 | 0.8 | V | | Input current | I <sub>IN</sub> | _ | _ | ±5 | μА | | Output high voltage <sup>2</sup> | V <sub>OH</sub> | $I_{OH} = -8.0 \text{ mA}$ | 2.4 | _ | V | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 8.0 mA | _ | 0.5 | V | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA | _ | 0.4 | V | #### Notes - 1. This table applies for pins PORESET, HRESET, SRESET, and QUIESCE. - 2. $\overline{\text{HRESET}}$ and $\overline{\text{SRESET}}$ are open drain pins, thus $V_{OH}$ is not relevant for those pins. **RESET Initialization** ### 5.2 RESET AC Electrical Characteristics Table 10 provides the reset initialization AC timing specifications of the MPC8343EA. Table 10. RESET Initialization Timing Specifications | Parameter | Min | Max | Unit | Notes | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|--------------------------|-------| | Required assertion time of HRESET or SRESET (input) to activate reset flow | 32 | _ | t <sub>PCI_SYNC_IN</sub> | 1 | | Required assertion time of PORESET with stable clock applied to CLKIN when the MPC8343EA is in PCI host mode | 32 | _ | t <sub>CLKIN</sub> | 2 | | Required assertion time of PORESET with stable clock applied to PCI_SYNC_IN when the MPC8343EA is in PCI agent mode | 32 | _ | t <sub>PCI_SYNC_IN</sub> | 1 | | HRESET/SRESET assertion (output) | 512 | _ | t <sub>PCI_SYNC_IN</sub> | 1 | | HRESET negation to SRESET negation (output) | 16 | _ | t <sub>PCI_SYNC_IN</sub> | 1 | | Input setup time for POR configuration signals (CFG_RESET_SOURCE[0:2] and CFG_CLKIN_DIV) with respect to negation of PORESET when the MPC8343EA is in PCI host mode | 4 | _ | t <sub>CLKIN</sub> | 2 | | Input setup time for POR configuration signals (CFG_RESET_SOURCE[0:2] and CFG_CLKIN_DIV) with respect to negation of PORESET when the MPC8343EA is in PCI agent mode | 4 | _ | t <sub>PCI_SYNC_IN</sub> | 1 | | Input hold time for POR configuration signals with respect to negation of HRESET | 0 | _ | ns | _ | | Time for the MPC8343EA to turn off POR configuration signals with respect to the assertion of HRESET | _ | 4 | ns | 3 | | Time for the MPC8343EA to turn on POR configuration signals with respect to the negation of HRESET | 1 | _ | t <sub>PCI_SYNC_IN</sub> | 1, 3 | | | | | | | #### Notes: - 1. t<sub>PCI\_SYNC\_IN</sub> is the clock period of the input clock applied to PCI\_SYNC\_IN. In PCI host mode, the primary clock is applied to the CLKIN input, and PCI\_SYNC\_IN period depends on the value of CFG\_CLKIN\_DIV. See the *MPC8349EA PowerQUICC II Pro Integrated Host Processor Family Reference Manual*. - 2. t<sub>CLKIN</sub> is the clock period of the input clock applied to CLKIN. It is valid only in PCI host mode. See the *MPC8349EA PowerQUICC II Pro Integrated Host Processor Family Reference Manual.* - 3. POR configuration signals consist of CFG\_RESET\_SOURCE[0:2] and CFG\_CLKIN\_DIV. Table 11 lists the PLL and DLL lock times. Table 11. PLL and DLL Lock Times | Parameter/Condition | Min | Max | Unit | Notes | |---------------------|------|---------|----------------|-------| | PLL lock times | _ | 100 | μs | _ | | DLL lock times | 7680 | 122,880 | csb_clk cycles | 1, 2 | #### Notes: - 1. DLL lock times are a function of the ratio between the output clock and the coherency system bus clock (csb\_clk). A 2:1 ratio results in the minimum and an 8:1 ratio results in the maximum. - 2. The csb\_clk is determined by the CLKIN and system PLL ratio. See Section 19, "Clocking." MPC8343EA PowerQUICC II Pro Integrated Host Processor Hardware Specifications, Rev. 11 ### Table 20. DDR and DDR2 SDRAM Output AC Timing Specifications (continued) At recommended operating conditions with GV $_{DD}$ of (1.8 or 2.5 V) $\pm$ 5%. | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |------------------------------------------------|---------------------------------------------|-----------------------------|-----------------------------|------|-------| | ADDR/CMD/MODT output hold with respect to MCK | t <sub>DDKHAX</sub> | | | ns | 3 | | 400 MHz | | 1.95 | _ | | | | 333 MHz | | 2.40 | _ | | | | 266 MHz | | 3.15 | _ | | | | 200 MHz | | 4.20 | _ | | | | MCS(n) output setup with respect to MCK | t <sub>DDKHCS</sub> | | | ns | 3 | | 400 MHz | | 1.95 | _ | | | | 333 MHz | | 2.40 | _ | | | | 266 MHz | | 3.15 | _ | | | | 200 MHz | | 4.20 | _ | | | | MCS(n) output hold with respect to MCK | t <sub>DDKHCX</sub> | | | ns | 3 | | 400 MHz | | 1.95 | _ | | | | 333 MHz | | 2.40 | _ | | | | 266 MHz | | 3.15 | _ | | | | 200 MHz | | 4.20 | _ | | | | MCK to MDQS Skew | t <sub>DDKHMH</sub> | -0.6 | 0.6 | ns | 4 | | MDQ/MECC/MDM output setup with respect to MDQS | t <sub>DDKHDS,</sub><br>t <sub>DDKLDS</sub> | | | ps | 5 | | 400 MHz | | 700 | _ | | | | 333 MHz | | 775 | _ | | | | 266 MHz | | 1100 | _ | | | | 200 MHz | | 1200 | _ | | | | MDQ/MECC/MDM output hold with respect to MDQS | t <sub>DDKHDX,</sub><br>t <sub>DDKLDX</sub> | | | ps | 5 | | 400 MHz | | 700 | _ | | | | 333 MHz | | 900 | _ | | | | 266 MHz | | 1100 | _ | | | | 200 MHz | | 1200 | _ | | | | MDQS preamble start | t <sub>DDKHMP</sub> | $-0.5 \times t_{MCK} - 0.6$ | $-0.5 \times t_{MCK} + 0.6$ | ns | 6 | **Ethernet: Three-Speed Ethernet, MII Management** Table 28. MII Management DC Electrical Characteristics Powered at 2.5 V (continued) | Parameter | Symbol | Conditions | Min | Max | Unit | |--------------------|-----------------|------------------------|-----|-----|------| | Input high current | I <sub>IH</sub> | $V_{IN}^{1} = LV_{DD}$ | _ | 10 | μА | | Input low current | I <sub>IL</sub> | $V_{IN} = LV_{DD}$ | -15 | _ | μА | #### Note: 1. The symbol $V_{IN}$ , in this case, represents the $LV_{IN}$ symbol referenced in Table 1 and Table 2. Table 29. MII Management DC Electrical Characteristics Powered at 3.3 V | Parameter | Symbol | Conditions | | Min | Max | Unit | |------------------------|------------------|----------------------------|------------------------------|------|------------------------|------| | Supply voltage (3.3 V) | LV <sub>DD</sub> | _ | | 2.97 | 3.63 | V | | Output high voltage | V <sub>OH</sub> | $I_{OH} = -1.0 \text{ mA}$ | LV <sub>DD</sub> = Min | 2.10 | LV <sub>DD</sub> + 0.3 | V | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 1.0 mA | LV <sub>DD</sub> = Min | GND | 0.50 | V | | Input high voltage | V <sub>IH</sub> | _ | _ | 2.00 | _ | V | | Input low voltage | V <sub>IL</sub> | _ | _ | _ | 0.80 | V | | Input high current | I <sub>IH</sub> | LV <sub>DD</sub> = Max | $V_{IN}^{1} = 2.1 \text{ V}$ | _ | 40 | μА | | Input low current | I <sub>IL</sub> | LV <sub>DD</sub> = Max | V <sub>IN</sub> = 0.5 V | -600 | _ | μА | #### Note: ### 8.3.2 MII Management AC Electrical Specifications Table 30 provides the MII management AC timing specifications. #### **Table 30. MII Management AC Timing Specifications** At recommended operating conditions with LV<sub>DD</sub> is 3.3 V $\pm$ 10% or 2.5 V $\pm$ 5%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | Notes | |----------------------------|---------------------|-----|-----|-----|------|-------| | MDC frequency | f <sub>MDC</sub> | _ | 2.5 | _ | MHz | 2 | | MDC period | t <sub>MDC</sub> | _ | 400 | _ | ns | _ | | MDC clock pulse width high | t <sub>MDCH</sub> | 32 | _ | _ | ns | _ | | MDC to MDIO delay | t <sub>MDKHDX</sub> | 10 | _ | 70 | ns | 3 | | MDIO to MDC setup time | t <sub>MDDVKH</sub> | 5 | _ | _ | ns | _ | | MDIO to MDC hold time | t <sub>MDDXKH</sub> | 0 | _ | _ | ns | _ | | MDC rise time | t <sub>MDCR</sub> | _ | _ | 10 | ns | _ | <sup>1.</sup> The symbol $V_{IN}$ , in this case, represents the $LV_{IN}$ symbol referenced in Table 1 and Table 2. **Local Bus** ### 10.2 Local Bus AC Electrical Specification Table 34 and Table 35 describe the general timing parameters of the local bus interface of the MPC8343EA. Table 34. Local Bus General Timing Parameters—DLL On | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |-------------------------------------------------------------|----------------------|-----|-----|------|-------| | Local bus cycle time | t <sub>LBK</sub> | 7.5 | _ | ns | 2 | | Input setup to local bus clock (except LUPWAIT) | t <sub>LBIVKH1</sub> | 1.5 | _ | ns | 3, 4 | | LUPWAIT input setup to local bus clock | t <sub>LBIVKH2</sub> | 2.2 | _ | ns | 3, 4 | | Input hold from local bus clock (except LUPWAIT) | t <sub>LBIXKH1</sub> | 1.0 | _ | ns | 3, 4 | | LUPWAIT Input hold from local bus clock | t <sub>LBIXKH2</sub> | 1.0 | _ | ns | 3, 4 | | LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT1</sub> | 1.5 | _ | ns | 5 | | LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT2</sub> | 3 | _ | ns | 6 | | LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT3</sub> | 2.5 | _ | ns | 7 | | Local bus clock to LALE rise | t <sub>LBKHLR</sub> | _ | 4.5 | ns | _ | | Local bus clock to output valid (except LAD/LDP and LALE) | t <sub>LBKHOV1</sub> | _ | 4.5 | ns | _ | | Local bus clock to data valid for LAD/LDP | t <sub>LBKHOV2</sub> | _ | 4.5 | ns | 3 | | Local bus clock to address valid for LAD | t <sub>LBKHOV3</sub> | _ | 4.5 | ns | 3 | | Output hold from local bus clock (except LAD/LDP and LALE) | t <sub>LBKHOX1</sub> | 1 | _ | ns | 3 | | Output hold from local bus clock for LAD/LDP | t <sub>LBKHOX2</sub> | 1 | _ | ns | 3 | | Local bus clock to output high impedance for LAD/LDP | t <sub>LBKHOZ</sub> | _ | 3.8 | ns | 8 | #### Notes: - 1. The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)</sub>(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one (1). Also, t<sub>LBKHOX</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time. - 2. All timings are in reference to the rising edge of LSYNC\_IN. - All signals are measured from OV<sub>DD</sub>/2 of the rising edge of LSYNC\_IN to 0.4 × OV<sub>DD</sub> of the signal in question for 3.3 V signaling levels. - 4. Input timings are measured at the pin. - 5. t<sub>LBOTOT1</sub> should be used when RCWH[LALE] is not set and when the load on the LALE output pin is at least 10 pF less than the load on the LAD output pins. - 6. t<sub>LBOTOT2</sub> should be used when RCWH[LALE] is set and when the load on the LALE output pin is at least 10 pF less than the load on the LAD output pins. - 7. t<sub>LBOTOT3</sub> should be used when RCWH[LALE] is set and when the load on the LALE output pin equals the load on the LAD output pins. - 8. For active/float timing measurements, the Hi-Z or off-state is defined to be when the total current delivered through the component pin is less than or equal to that of the leakage current specification. # 12 $I^{2}C$ This section describes the DC and AC electrical characteristics for the I<sup>2</sup>C interface of the MPC8343EA. ### 12.1 I<sup>2</sup>C DC Electrical Characteristics Table 38 provides the DC electrical characteristics for the I<sup>2</sup>C interface of the MPC8343EA. ### Table 38. I<sup>2</sup>C DC Electrical Characteristics At recommended operating conditions with $OV_{DD}$ of 3.3 V $\pm$ 10%. | Parameter | Symbol | Min | Max | Unit | Notes | |------------------------------------------------------------------------------------------------------------------------|---------------------|------------------------------------|------------------------------------|------|-------| | Input high voltage level | V <sub>IH</sub> | $0.7 \times \text{OV}_{\text{DD}}$ | OV <sub>DD</sub> + 0.3 | V | _ | | Input low voltage level | V <sub>IL</sub> | -0.3 | $0.3 \times \text{OV}_{\text{DD}}$ | V | _ | | Low level output voltage | V <sub>OL</sub> | 0 | $0.2 \times \text{OV}_{\text{DD}}$ | V | 1 | | Output fall time from $V_{IH}(min)$ to $V_{IL}(max)$ with a bus capacitance from 10 to 400 pF | t <sub>I2KLKV</sub> | 20 + 0.1 × C <sub>B</sub> | 250 | ns | 2 | | Pulse width of spikes which must be suppressed by the input filter | t <sub>I2KHKL</sub> | 0 | 50 | ns | 3 | | Input current each I/O pin (input voltage is between $0.1 \times \text{OV}_{DD}$ and $0.9 \times \text{OV}_{DD}$ (max) | l <sub>l</sub> | -10 | 10 | μΑ | 4 | | Capacitance for each I/O pin | C <sub>I</sub> | _ | 10 | pF | _ | #### Notes: - 1. Output voltage (open drain or open collector) condition = 3 mA sink current. - 2. $C_B$ = capacitance of one bus line in pF. - 3. Refer to the MPC8349EA Integrated Host Processor Family Reference Manual, for information on the digital filter used. - 4. I/O pins obstruct the SDA and SCL lines if OV<sub>DD</sub> is switched off. # 12.2 I<sup>2</sup>C AC Electrical Specifications Table 39 provides the AC timing parameters for the $I^2C$ interface of the MPC8343EA. Note that all values refer to $V_{IH}$ (min) and $V_{IL}$ (max) levels (see Table 38). Table 39. I<sup>2</sup>C AC Electrical Specifications | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | |----------------------------------------------------------------------------------------------|---------------------|-----|------------------|------| | SCL clock frequency | f <sub>I2C</sub> | 0 | 400 | kHz | | Low period of the SCL clock | t <sub>I2CL</sub> | 1.3 | _ | μS | | High period of the SCL clock | t <sub>I2CH</sub> | 0.6 | _ | μS | | Setup time for a repeated START condition | t <sub>I2SVKH</sub> | 0.6 | _ | μS | | Hold time (repeated) START condition (after this period, the first clock pulse is generated) | t <sub>I2SXKL</sub> | 0.6 | _ | μS | | Data setup time | t <sub>I2DVKH</sub> | 100 | _ | ns | | Data hold time:CBUS compatible masters I <sup>2</sup> C bus devices | t <sub>I2DXKL</sub> | | 0.9 <sup>3</sup> | μS | MPC8343EA PowerQUICC II Pro Integrated Host Processor Hardware Specifications, Rev. 11 **GPIO** ### 14.2 Timer AC Timing Specifications Table 44 provides the timer input and output AC timing specifications. ### Table 44. Timers Input AC Timing Specifications<sup>1</sup> | Parameter | Symbol <sup>2</sup> | Min | Unit | |-----------------------------------|---------------------|-----|------| | Timers inputs—minimum pulse width | t <sub>TIWID</sub> | 20 | ns | #### Notes: - 1. Input specifications are measured from the 50 percent level of the signal to the 50 percent level of the rising edge of CLKIN. Timings are measured at the pin. - 2. Timer inputs and outputs are asynchronous to any visible clock. Timer outputs should be synchronized before use by external synchronous logic. Timer inputs are required to be valid for at least t<sub>TIWID</sub> ns to ensure proper operation. ### 15 GPIO This section describes the DC and AC electrical specifications for the GPIO. ### 15.1 GPIO DC Electrical Characteristics Table 45 provides the DC electrical characteristics for the MPC8343EA GPIO. **Table 45. GPIO DC Electrical Characteristics** | PArameter | Symbol | Condition | Min | Max | Unit | |---------------------|-----------------|----------------------------|------|------------------------|------| | Input high voltage | V <sub>IH</sub> | _ | 2.0 | OV <sub>DD</sub> + 0.3 | V | | Input low voltage | V <sub>IL</sub> | _ | -0.3 | 0.8 | V | | Input current | I <sub>IN</sub> | _ | _ | ±5 | μА | | Output high voltage | V <sub>OH</sub> | $I_{OH} = -8.0 \text{ mA}$ | 2.4 | _ | V | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 8.0 mA | _ | 0.5 | V | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA | _ | 0.4 | V | ### 15.2 GPIO AC Timing Specifications Table 46 provides the GPIO input and output AC timing specifications. Table 46. GPIO Input AC Timing Specifications<sup>1</sup> | Parameter | Symbol <sup>2</sup> | Min | Unit | |---------------------------------|---------------------|-----|------| | GPIO inputs—minimum pulse width | t <sub>PIWID</sub> | 20 | ns | #### Notes: - 1. Input specifications are measured from the 50 percent level of the signal to the 50 percent level of the rising edge of CLKIN. Timings are measured at the pin. - 2. GPIO inputs and outputs are asynchronous to any visible clock. GPIO outputs should be synchronized before use by external synchronous logic. GPIO inputs must be valid for at least t<sub>PIWID</sub> ns to ensure proper operation. MPC8343EA PowerQUICC II Pro Integrated Host Processor Hardware Specifications, Rev. 11 ### 16 IPIC This section describes the DC and AC electrical specifications for the external interrupt pins. ### 16.1 IPIC DC Electrical Characteristics Table 47 provides the DC electrical characteristics for the external interrupt pins. Table 47. IPIC DC Electrical Characteristics<sup>1</sup> | Parameter | Symbol | Condition | Min | Max | Unit | Notes | |--------------------|-----------------|--------------------------|------|------------------------|------|-------| | Input high voltage | V <sub>IH</sub> | _ | 2.0 | OV <sub>DD</sub> + 0.3 | V | _ | | Input low voltage | V <sub>IL</sub> | _ | -0.3 | 0.8 | V | _ | | Input current | I <sub>IN</sub> | _ | _ | ±5 | μΑ | _ | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 8.0 mA | _ | 0.5 | V | 2 | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA | _ | 0.4 | V | 2 | #### Notes: - 1. This table applies for pins IRQ[0:7], IRQ\_OUT, and MCP\_OUT. - 2. IRQ\_OUT and MCP\_OUT are open-drain pins; thus V<sub>OH</sub> is not relevant for those pins. ### 16.2 IPIC AC Timing Specifications Table 48 provides the IPIC input and output AC timing specifications. Table 48. IPIC Input AC Timing Specifications<sup>1</sup> | Parameter | Symbol <sup>2</sup> | Min | Unit | |---------------------------------|---------------------|-----|------| | IPIC inputs—minimum pulse width | t <sub>PICWID</sub> | 20 | ns | #### Notes - 1. Input specifications are measured at the 50 percent level of the IPIC input signals. Timings are measured at the pin. - 2. IPIC inputs and outputs are asynchronous to any visible clock. IPIC outputs should be synchronized before use by external synchronous logic. IPIC inputs must be valid for at least t<sub>PICWID</sub> ns to ensure proper operation in edge triggered mode. ### **17 SPI** This section describes the SPI DC and AC electrical specifications. ### 17.1 SPI DC Electrical Characteristics Table 49 provides the SPI DC electrical characteristics. **Table 49. SPI DC Electrical Characteristics** | Parameter | Symbol | Condition | Min | Max | Unit | |--------------------|-----------------|-----------|------|------------------------|------| | Input high voltage | V <sub>IH</sub> | _ | 2.0 | OV <sub>DD</sub> + 0.3 | V | | Input low voltage | V <sub>IL</sub> | _ | -0.3 | 0.8 | V | MPC8343EA PowerQUICC II Pro Integrated Host Processor Hardware Specifications, Rev. 11 Figure 34 and Figure 35 represent the AC timings from Table 50. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge. Figure 34 shows the SPI timings in slave mode (external clock). Note: The clock edge is selectable on SPI. Figure 34. SPI AC Timing in Slave Mode (External Clock) Diagram Figure 35 shows the SPI timings in master mode (internal clock). Note: The clock edge is selectable on SPI. Figure 35. SPI AC Timing in Master Mode (Internal Clock) Diagram ## 18 Package and Pin Listings This section details package parameters, pin assignments, and dimensions. The MPC8343EA is available in a plastic ball grid array (PBGA). See Section 18.1, "Package Parameters for the MPC8343EA PBGA," and Section 18.2, "Mechanical Dimensions for the MPC8343EA PBGA." ### 18.1 Package Parameters for the MPC8343EA PBGA The package parameters are as provided in the following list. The package type is $29 \text{ mm} \times 29 \text{ mm}$ , 620 plastic ball grid array (PBGA). Package outline $29 \text{ mm} \times 29 \text{ mm}$ Interconnects 620Pitch 1.00 mmModule height (maximum) 2.46 mm MPC8343EA PowerQUICC II Pro Integrated Host Processor Hardware Specifications, Rev. 11 Package and Pin Listings # 18.3 Pinout Listings Table 51 provides the pin-out listing for the MPC8343EA, 620-PBGA package. Table 51. MPC8343EA (PBGA) Pinout Listing | Signal | Package Pin Number | Pin Type | Power<br>Supply | Notes | |-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|-------| | | PCI | | 1 | | | PCI1_INTA/IRQ_OUT | D20 | 0 | OV <sub>DD</sub> | 2 | | PCI1_RESET_OUT | B21 | 0 | OV <sub>DD</sub> | _ | | PCI1_AD[31:0] | E19, D17, A16, A18, B17, B16, D16,<br>B18, E17, E16, A15, C16, D15, D14,<br>C14, A12, D12, B11, C11, E12, A10,<br>C10, A9, E11, E10, B9, B8, D9, A8, C9,<br>D8, C8 | I/O | OV <sub>DD</sub> | _ | | PCI1_C/BE[3:0] | A17, A14, A11, B10 | I/O | OV <sub>DD</sub> | _ | | PCI1_PAR | D13 | I/O | OV <sub>DD</sub> | _ | | PCI1_FRAME | B14 | I/O | OV <sub>DD</sub> | 5 | | PCI1_TRDY | A13 | I/O | OV <sub>DD</sub> | 5 | | PCI1_IRDY | E13 | I/O | OV <sub>DD</sub> | 5 | | PCI1_STOP | C13 | I/O | OV <sub>DD</sub> | 5 | | PCI1_DEVSEL | B13 | I/O | OV <sub>DD</sub> | 5 | | PCI1_IDSEL | C17 | I | OV <sub>DD</sub> | _ | | PCI1_SERR | C12 | I/O | OV <sub>DD</sub> | 5 | | PCI1_PERR | B12 | I/O | OV <sub>DD</sub> | 5 | | PCI1_REQ[0] | A21 | I/O | OV <sub>DD</sub> | _ | | PCI1_REQ[1]/CPCI1_HS_ES | C19 | I | OV <sub>DD</sub> | _ | | PCI1_REQ[2:4] | C18, A19, E20 | I | OV <sub>DD</sub> | _ | | PCI1_GNT0 | B20 | I/O | OV <sub>DD</sub> | _ | | PCI1_GNT1/CPCI1_HS_LED | C20 | 0 | OV <sub>DD</sub> | _ | | PCI1_GNT2/CPCI1_HS_ENUM | B19 | 0 | OV <sub>DD</sub> | _ | | PCI1_GNT[3:4] | A20, E18 | 0 | OV <sub>DD</sub> | _ | | M66EN | L26 | I | OV <sub>DD</sub> | _ | | | DDR SDRAM Memory Interface | | | 1 | | MDQ[0:31] | AC25, AD27, AD25, AH27, AE28, AD26,<br>AD24, AF27, AF25, AF28, AH24, AG26,<br>AE25, AG25, AH26, AH25, AG22, AH22,<br>AE21, AD19, AE22, AF23, AE19, AG20,<br>AG19, AD17, AE16, AF16, AF18, AG18,<br>AH17, AH16 | I/O | GV <sub>DD</sub> | _ | MPC8343EA PowerQUICC II Pro Integrated Host Processor Hardware Specifications, Rev. 11 Clocking # 19 Clocking Figure 37 shows the internal distribution of the clocks. Figure 37. MPC8343EA Clock Subsystem The primary clock source can be one of two inputs, CLKIN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode. When the MPC8343EA is configured as a PCI host device, CLKIN is its primary input clock. CLKIN feeds the PCI clock divider (÷2) and the multiplexors for PCI\_SYNC\_OUT and PCI\_CLK\_OUT. The CFG\_CLKIN\_DIV configuration input selects whether CLKIN or CLKIN/2 is driven out on the PCI\_SYNC\_OUT signal. The OCCR[PCICDn] parameters select whether CLKIN or CLKIN/2 is driven out on the PCI\_CLK\_OUTn signals. PCI\_SYNC\_OUT is connected externally to PCI\_SYNC\_IN to allow the internal clock subsystem to synchronize to the system PCI clocks. PCI\_SYNC\_OUT must be connected properly to PCI\_SYNC\_IN, with equal delay to all PCI agent devices in the system, to allow the MPC8343EA to function. When the device is configured as a PCI agent device, PCI\_CLK is the primary input clock and the CLKIN signal should be tied to GND. MPC8343EA PowerQUICC II Pro Integrated Host Processor Hardware Specifications, Rev. 11 As shown in Figure 37, the primary clock input (frequency) is multiplied up by the system phase-locked loop (PLL) and the clock unit to create the coherent system bus clock ( $csb\_clk$ ), the internal clock for the DDR controller ( $ddr\_clk$ ), and the internal clock for the local bus interface unit ( $lbiu\_clk$ ). The *csb\_clk* frequency is derived from a complex set of factors that can be simplified into the following equation: $$csb\_clk = \{PCI\_SYNC\_IN \times (1 + CFG\_CLKIN\_DIV)\} \times SPMF$$ In PCI host mode, PCI SYNC IN $\times$ (1 + CFG CLKIN DIV) is the CLKIN frequency. The *csb\_clk* serves as the clock input to the e300 core. A second PLL inside the e300 core multiplies the *csb\_clk* frequency to create the internal clock for the e300 core (*core\_clk*). The system and core PLL multipliers are selected by the SPMF and COREPLL fields in the reset configuration word low (RCWL), which is loaded at power-on reset or by one of the hard-coded reset options. See the chapter on reset, clocking, and initialization in the *MPC8349EA Reference Manual* for more information on the clock subsystem. The internal *ddr\_clk* frequency is determined by the following equation: $$ddr_{c}lk = csb_{c}lk \times (1 + RCWL[DDRCM])$$ $ddr\_clk$ is not the external memory bus frequency; $ddr\_clk$ passes through the DDR clock divider (÷2) to create the differential DDR memory bus clock outputs (MCK and $\overline{\text{MCK}}$ ). However, the data rate is the same frequency as $ddr\_clk$ . The internal *lbiu\_clk* frequency is determined by the following equation: $$lbiu\_clk = csb\_clk \times (1 + RCWL[LBIUCM])$$ *lbiu\_clk* is not the external local bus frequency; *lbiu\_clk* passes through the LBIU clock divider to create the external local bus clock outputs (LSYNC\_OUT and LCLK[0:2]). The LBIU clock divider ratio is controlled by LCCR[CLKDIV]. In addition, some of the internal units may have to be shut off or operate at lower frequency than the *csb\_clk* frequency. Those units have a default clock ratio that can be configured by a memory-mapped register after the device exits reset. Table 52 specifies which units have a configurable clock frequency. | Unit | Default Frequency | Options | |--------------------------|-------------------|------------------------------------| | TSEC1 | csb_clk/3 | Off, csb_clk, csb_clk/2, csb_clk/3 | | TSEC2, I <sup>2</sup> C1 | csb_clk/3 | Off, csb_clk, csb_clk/2, csb_clk/3 | | Security core | csb_clk/3 | Off, csb_clk, csb_clk/2, csb_clk/3 | | USB DR, USB MPH | csb_clk/3 | Off, csb_clk, csb_clk/2, csb_clk/3 | | PCI and DMA complex | csb_clk | Off, csb_clk | Table 52. Configurable Clock Units All frequency combinations shown in the table below may not be available. Maximum operating frequencies depend on the part ordered, see Section 22.1, "Part Numbers Fully Addressed by This Document," for part ordering details and contact your Freescale Sales Representative or authorized distributor for more information. MPC8343EA PowerQUICC II Pro Integrated Host Processor Hardware Specifications, Rev. 11 #### Clocking Table 57. e300 Core PLL Configuration (continued) | RCWL[COREPLL] | | core_clk: csb_clk Ratio | VCO Divider <sup>1</sup> | | | |---------------|------|-------------------------|--------------------------|-------------|--| | 0–1 | 2–5 | 6 | COIE_CIK: CSD_CIK Hallo | VCO Divider | | | 00 | 0010 | 0 | 2:1 | 2 | | | 01 | 0010 | 0 | 2:1 | 4 | | | 10 | 0010 | 0 | 2:1 | 8 | | | 11 | 0010 | 0 | 2:1 | 8 | | | 00 | 0010 | 1 | 2.5:1 | 2 | | | 01 | 0010 | 1 | 2.5:1 | 4 | | | 10 | 0010 | 1 | 2.5:1 | 8 | | | 11 | 0010 | 1 | 2.5:1 | 8 | | | 00 | 0011 | 0 | 3:1 | 2 | | | 01 | 0011 | 0 | 3:1 | 4 | | | 10 | 0011 | 0 | 3:1 | 8 | | | 11 | 0011 | 0 | 3:1 | 8 | | <sup>1</sup> Core VCO frequency = core frequency × VCO divider. The VCO divider must be set properly so that the core VCO frequency is in the range of 800–1800 MHz. # 19.3 Suggested PLL Configurations Table 58 shows suggested PLL configurations for 33 and 66 MHz input clocks, when CFG\_CLKIN\_DIV is low at reset. **Table 58. Suggested PLL Configurations** | Ref<br>No. <sup>1</sup> | RCWL | | 266 MHz Device | | 333 MHz Device | | | 400 MHz Device | | | | |-------------------------|------|-------------|----------------------------------------------|----------------------|-----------------------|----------------------------------------------|----------------------|-----------------------|----------------------------------------------|----------------------|-----------------------| | | SPMF | CORE<br>PLL | Input<br>Clock<br>Freq<br>(MHz) <sup>2</sup> | CSB<br>Freq<br>(MHz) | Core<br>Freq<br>(MHz) | Input<br>Clock<br>Freq<br>(MHz) <sup>2</sup> | CSB<br>Freq<br>(MHz) | Core<br>Freq<br>(MHz) | Input<br>Clock<br>Freq<br>(MHz) <sup>2</sup> | CSB<br>Freq<br>(MHz) | Core<br>Freq<br>(MHz) | | | | | | 33 1 | MHz CLKIN | I/PCI_CLK | Options | | | | | | 343 | 0011 | 1000011 | 33 | 100 | 150 | 33 | 100 | 150 | 33 | 100 | 150 | | 324 | 0011 | 0100100 | 33 | 100 | 200 | 33 | 100 | 200 | 33 | 100 | 200 | | 423 | 0100 | 0100011 | 33 | 133 | 200 | 33 | 133 | 200 | 33 | 133 | 200 | | 622 | 0110 | 0100010 | 33 | 200 | 200 | 33 | 200 | 200 | 33 | 200 | 200 | | 523 | 0101 | 0100011 | 33 | 166 | 250 | 33 | 166 | 250 | 33 | 166 | 250 | | 424 | 0100 | 0100100 | 33 | 133 | 266 | 33 | 133 | 266 | 33 | 133 | 266 | | 822 | 1000 | 0100010 | 33 | 266 | 266 | 33 | 266 | 266 | 33 | 266 | 266 | MPC8343EA PowerQUICC II Pro Integrated Host Processor Hardware Specifications, Rev. 11 Table 58. Suggested PLL Configurations (continued) | | RC | RCWL | | 266 MHz Device | | 333 | 333 MHz Device | | | 400 MHz Device | | | |-------------------------|------|-------------|----------------------------------------------|----------------------|-----------------------|----------------------------------------------|----------------------|-----------------------|----------------------------------------------|----------------------|-----------------------|--| | Ref<br>No. <sup>1</sup> | SPMF | CORE<br>PLL | Input<br>Clock<br>Freq<br>(MHz) <sup>2</sup> | CSB<br>Freq<br>(MHz) | Core<br>Freq<br>(MHz) | Input<br>Clock<br>Freq<br>(MHz) <sup>2</sup> | CSB<br>Freq<br>(MHz) | Core<br>Freq<br>(MHz) | Input<br>Clock<br>Freq<br>(MHz) <sup>2</sup> | CSB<br>Freq<br>(MHz) | Core<br>Freq<br>(MHz) | | | 326 | 0011 | 0100110 | _ | | | 33 | 100 | 300 | 33 | 100 | 300 | | | 623 | 0110 | 0100011 | | _ | | 33 | 200 | 300 | 33 | 200 | 300 | | | 922 | 1001 | 0100010 | | _ | | 33 | 300 | 300 | 33 | 300 | 300 | | | 425 | 0100 | 0100101 | | _ | | 33 | 133 | 333 | 33 | 133 | 333 | | | 524 | 0101 | 0100100 | _ | | | 33 | 166 | 333 | 33 | 166 | 333 | | | A22 | 1010 | 0100010 | _ | | | 33 | 333 | 333 | 33 | 333 | 333 | | | 723 | 0111 | 0100011 | _ | | | | _ | | | 233 | 350 | | | 604 | 0110 | 0000100 | _ | | | _ | | | 33 | 200 | 400 | | | 624 | 0110 | 0100100 | _ | | | _ | | | 33 | 200 | 400 | | | 823 | 1000 | 0100011 | | <del>_</del> | | | _ | | | 266 | 400 | | | | | | | 66 N | /Hz CLKIN | I/PCI_CLK | Options | | | | | | | 242 | 0010 | 1000010 | 66 | 133 | 133 | 66 | 133 | 133 | 66 | 133 | 133 | | | 322 | 0011 | 0100010 | 66 | 200 | 200 | 66 | 200 | 200 | 66 | 200 | 200 | | | 224 | 0010 | 0100100 | 66 | 133 | 266 | 66 | 133 | 266 | 66 | 133 | 266 | | | 422 | 0100 | 0100010 | 66 | 266 | 266 | 66 | 266 | 266 | 66 | 266 | 266 | | | 323 | 0011 | 0100011 | | _ | | 66 | 200 | 300 | 66 | 200 | 300 | | | 223 | 0010 | 0100101 | | _ | | | 133 | 333 | 66 | 133 | 333 | | | 522 | 0101 | 0100010 | _ | | | 66 | 333 | 333 | 66 | 333 | 333 | | | 304 | 0011 | 0000100 | _ | | | _ | | | 66 | 200 | 400 | | | 324 | 0011 | 0100100 | _ | | | _ | | | 66 | 200 | 400 | | | 403 | 0100 | 0000011 | | _ | | | _ | | | 266 | 400 | | | 423 | 0100 | 0100011 | | _ | | | _ | | | 266 | 400 | | The PLL configuration reference number is the hexadecimal representation of RCWL, bits 4–15 associated with the SPMF and COREPLL settings given in the table. The input clock is CLKIN for PCI host mode or PCI\_CLK for PCI agent mode. Thermal ### 20 Thermal This section describes the thermal specifications of the MPC8343EA. ### 20.1 Thermal Characteristics . Table 59 provides the package thermal characteristics for the $62029 \times 29$ mm PBGA of the MPC8343EA. Table 59. Package Thermal Characteristics for PBGA | Parameter | Symbol | Value | Unit | Notes | |-------------------------------------------------------------------|------------------|-------|------|-------| | Junction-to-ambient natural convection on single-layer board (1s) | $R_{\theta JA}$ | 21 | °C/W | 1, 2 | | Junction-to-ambient natural convection on four-layer board (2s2p) | $R_{\theta JMA}$ | 15 | °C/W | 1, 3 | | Junction-to-ambient (at 200 ft/min) on single-layer board (1s) | $R_{ heta JMA}$ | 17 | °C/W | 1, 3 | | Junction-to-ambient (at 200 ft/min) on four-layer board (2s2p) | $R_{ heta JMA}$ | 12 | °C/W | 1, 3 | | Junction-to-board thermal | $R_{\theta JB}$ | 6 | °C/W | 4 | | Junction-to-case thermal | $R_{ heta JC}$ | 5 | °C/W | 5 | | Junction-to-package natural convection on top | ΨЈТ | 5 | °C/W | 6 | #### **Notes** - Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance - 2. Per SEMI G38-87 and JEDEC JESD51-2 with the single-layer board horizontal. - 3. Per JEDEC JESD51-6 with the board horizontal. - 4. Thermal resistance between the die and the printed-circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. - 5. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). - 6. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT. ### 20.2 Thermal Management Information For the following sections, $P_D = (V_{DD} \times I_{DD}) + P_{I/O}$ where $P_{I/O}$ is the power dissipation of the I/O drivers. See Table 5 for I/O power dissipation values. # 20.2.1 Estimation of Junction Temperature with Junction-to-Ambient Thermal Resistance An estimation of the chip junction temperature, T<sub>J</sub>, can be obtained from the equation: $$T_I = T_A + (R_{\theta IA} \times P_D)$$ where: $T_I$ = junction temperature (°C) $T_A$ = ambient temperature for the package (°C) $R_{\theta IA}$ = junction-to-ambient thermal resistance (°C/W) $P_D$ = power dissipation in the package (W) MPC8343EA PowerQUICC II Pro Integrated Host Processor Hardware Specifications, Rev. 11 $OV_{DD}/2$ . $R_P$ then becomes the resistance of the pull-up devices. $R_P$ and $R_N$ are designed to be close to each other in value. Then, $Z_0 = (R_P + R_N) \div 2$ . Figure 39. Driver Impedance Measurement Two measurements give the value of this resistance and the strength of the driver current source. First, the output voltage is measured while driving logic 1 without an external differential termination resistor. The measured voltage is $V_1 = R_{source} \times I_{source}$ . Second, the output voltage is measured while driving logic 1 with an external precision differential termination resistor of value $R_{term}$ . The measured voltage is $V_2 = (1 \div (1/R_1 + 1/R_2)) \times I_{source}$ . Solving for the output impedance gives $R_{source} = R_{term} \times (V_1 \div V_2 - 1)$ . The drive current is then $I_{source} = V_1 \div R_{source}$ . Table 61 summarizes the signal impedance targets. The driver impedance are targeted at minimum $V_{DD}$ , nominal $OV_{DD}$ , $105^{\circ}C$ . | Impedance | Local Bus, Ethernet,<br>DUART, Control,<br>Configuration, Power<br>Management | PCI Signals<br>(Not Including PCI<br>Output Clocks) | PCI Output Clocks<br>(Including<br>PCI_SYNC_OUT) | DDR DRAM | Symbol | Unit | |----------------|-------------------------------------------------------------------------------|-----------------------------------------------------|--------------------------------------------------|-----------|-------------------|------| | R <sub>N</sub> | 42 Target | 25 Target | 42 Target | 20 Target | Z <sub>0</sub> | W | | R <sub>P</sub> | 42 Target | 25 Target | 42 Target | 20 Target | Z <sub>0</sub> | W | | Differential | NA | NA | NA | NA | Z <sub>DIFF</sub> | W | **Table 61. Impedance Characteristics** **Note:** Nominal supply voltages. See Table 1, $T_i = 105$ °C. # 21.6 Configuration Pin Multiplexing The MPC8343EA power-on configuration options can be set through external pull-up or pull-down resistors of 4.7 k $\Omega$ on certain output pins (see the customer-visible configuration pins). These pins are used as output only pins in normal operation. #### How to Reach Us: #### Home Page: www.freescale.com #### Web Support: http://www.freescale.com/support #### **USA/Europe or Locations Not Listed:** Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support #### Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support #### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com #### Asia/Pacific: Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com #### For Literature Requests Only: Freescale Semiconductor Literature Distribution Center 1-800 441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor @ hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Freescale, the Freescale logo and PowerQUICC are trademarks of Freescale Semiconductor, Inc. Reg. U.S. Pat. & Tm. Off. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. © 2006–2011 Freescale Semiconductor, Inc. Document Number: MPC8343EAEC Rev. 11 09/2011