Welcome to **E-XFL.COM** ### **Understanding Embedded - Microprocessors** Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications. ### **Applications of Embedded - Microprocessors** Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in | Details | | |---------------------------------|------------------------------------------------------------| | Product Status | Active | | Core Processor | PowerPC e300 | | Number of Cores/Bus Width | 1 Core, 32-Bit | | Speed | 266MHz | | Co-Processors/DSP | - | | RAM Controllers | DDR, DDR2 | | Graphics Acceleration | No | | Display & Interface Controllers | - | | Ethernet | 10/100/1000Mbps (3) | | SATA | - | | USB | USB 2.0 + PHY (2) | | Voltage - I/O | 1.8V, 2.5V, 3.3V | | Operating Temperature | 0°C ~ 105°C (TA) | | Security Features | - | | Package / Case | 620-BBGA Exposed Pad | | Supplier Device Package | 620-PBGA (29x29) | | Purchase URL | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc8343zgaddb | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Overview ### **NOTE** The information in this document is accurate for revision 3.x silicon and later (in other words, for orderable part numbers ending in A or B). For information on revision 1.1 silicon and earlier versions, see the MPC8343E PowerQUICC II Pro Integrated Host Processor Hardware Specifications. See Section 22.1, "Part Numbers Fully Addressed by This Document," for silicon revision level determination. ## 1 Overview This section provides a high-level overview of the device features. Figure 1 shows the major functional units within the MPC8343EA. Figure 1. MPC8343EA Block Diagram Major features of the device are as follows: - Embedded PowerPC e300 processor core; operates at up to 400 MHz - High-performance, superscalar processor core - Floating-point, integer, load/store, system register, and branch processing units - 32-Kbyte instruction cache, 32-Kbyte data cache - Lockable portion of L1 cache - Dynamic power management - Software-compatible with the other Freescale processor families that implement Power Architecture technology - Double data rate, DDR1/DDR2 SDRAM memory controller - Programmable timing supporting DDR1 and DDR2 SDRAM - 32- bit data interface, up to 266 MHz data rate MPC8343EA PowerQUICC II Pro Integrated Host Processor Hardware Specifications, Rev. 11 - Up to four physical banks (chip selects), each bank up to 1 Gbyte independently addressable - DRAM chip configurations from 64 Mbits to 1 Gbit with $\times 8/\times 16$ data ports - Full error checking and correction (ECC) support - Support for up to 16 simultaneous open pages (up to 32 pages for DDR2) - Contiguous or discontiguous memory mapping - Read-modify-write support - Sleep-mode support for SDRAM self refresh - Auto refresh - On-the-fly power management using CKE - Registered DIMM support - 2.5-V SSTL2 compatible I/O for DDR1, 1.8-V SSTL2 compatible I/O for DDR2 - Dual three-speed (10/100/1000) Ethernet controllers (TSECs) - Dual controllers designed to comply with IEEE 802.3<sup>TM</sup>, 802.3u<sup>TM</sup>, 820.3x<sup>TM</sup>, 802.3z<sup>TM</sup>, 802.3ac<sup>TM</sup> standards - Ethernet physical interfaces: - 1000 Mbps IEEE Std. 802.3 RGMII, IEEE Std. 802.3z RTBI, full-duplex - 10/100 Mbps IEEE Std. 802.3 MII full- and half-duplex - Buffer descriptors are backward-compatible with MPC8260 and MPC860T 10/100 programming models - 9.6-Kbyte jumbo frame support - RMON statistics support - Internal 2-Kbyte transmit and 2-Kbyte receive FIFOs per TSEC module - MII management interface for control and status - Programmable CRC generation and checking - PCI interface - Designed to comply with PCI Specification Revision 2.3 - Data bus width: - 32-bit data PCI interface operating at up to 66 MHz - PCI 3.3-V compatible - PCI host bridge capabilities - PCI agent mode on PCI interface - PCI-to-memory and memory-to-PCI streaming - Memory prefetching of PCI read accesses and support for delayed read transactions - Posting of processor-to-PCI and PCI-to-memory writes - On-chip arbitration supporting five masters on PCI - Accesses to all PCI address spaces - Parity supported - Selectable hardware-enforced coherency MPC8343EA PowerQUICC II Pro Integrated Host Processor Hardware Specifications, Rev. 11 #### **Electrical Characteristics** **Table 2. Recommended Operating Conditions (continued)** | Parameter | Symbol | Recommended<br>Value | Unit | Notes | |----------------------------------------------------------------------------------------------------|------------------|----------------------|------|-------| | PCI, local bus, DUART, system control and power management, I <sup>2</sup> C, and JTAG I/O voltage | OV <sub>DD</sub> | 3.3 V ± 330 mV | V | _ | ### Note: Figure 2 shows the undershoot and overshoot voltages at the interfaces of the MPC8343EA. <sup>1.</sup> $t_{\mbox{\scriptsize interface}}$ refers to the clock period associated with the bus clock interface. Figure 2. Overshoot/Undershoot Voltage for $GV_{DD}/OV_{DD}/LV_{DD}$ GV<sub>DD</sub>, LV<sub>DD</sub>, OV<sub>DD</sub>, AV<sub>DD</sub>, and V<sub>DD</sub> must track each other and must vary in the same direction—either in the positive or negative direction. #### **DDR and DDR2 SDRAM** ### Table 20. DDR and DDR2 SDRAM Output AC Timing Specifications (continued) At recommended operating conditions with $GV_{DD}$ of (1.8 or 2.5 V) $\pm$ 5%. | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |-------------------|---------------------|------|-----|------|-------| | MDQS epilogue end | t <sub>DDKHME</sub> | -0.6 | 0.6 | ns | 6 | #### Notes: - 1. The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)</sub>(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output goes invalid (AX or DX). For example, t<sub>DDKHAS</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes from the high (H) state until outputs (A) are set up (S) or output valid time. Also, t<sub>DDKLDX</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time. - 2. All MCK/MCK referenced measurements are made from the crossing of the two signals ±0.1 V. - 3. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK, MCS, and MDQ/MECC/MDM/MDQS. For the ADDR/CMD setup and hold specifications, it is assumed that the clock control register is set to adjust the memory clocks by 1/2 applied cycle. - 4. t<sub>DDKHMH</sub> follows the symbol conventions described in note 1. For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK(n) clock (KH) until the MDQS signal is valid (MH). t<sub>DDKHMH</sub> can be modified through control of the DQSS override bits in the TIMING\_CFG\_2 register and is typically set to the same delay as the clock adjust in the CLK\_CNTL register. The timing parameters listed in the table assume that these two parameters are set to the same adjustment value. See the MPC8349EA PowerQUICC II Pro Integrated Host Processor Family Reference Manual for the timing modifications enabled by use of these bits. - 5. Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data (MDQ), ECC (MECC), or data mask (MDM). The data strobe should be centered inside the data eye at the pins of the microprocessor. - 6. All outputs are referenced to the rising edge of MCK(n) at the pins of the microprocessor. Note that t<sub>DDKHMP</sub> follows the symbol conventions described in note 1. Figure 6 shows the DDR SDRAM output timing for the MCK to MDQS skew measurement (t<sub>DDKHMH</sub>). Figure 6. Timing Diagram for $t_{\mbox{\scriptsize DDKHMH}}$ Figure 7 shows the DDR SDRAM output timing diagram. Figure 7. DDR SDRAM Output Timing Diagram Figure 8 provides the AC test load for the DDR bus. Figure 8. DDR AC Test Load ## 7 DUART This section describes the DC and AC electrical specifications for the DUART interface of the MPC8343EA. ### 7.1 DUART DC Electrical Characteristics Table 21 provides the DC electrical characteristics for the DUART interface of the MPC8343EA. **Table 21. DUART DC Electrical Characteristics** | Parameter | Symbol | Min | Max | Unit | |---------------------------------------------------------|-----------------|------|------------------------|------| | High-level input voltage | V <sub>IH</sub> | 2 | OV <sub>DD</sub> + 0.3 | V | | Low-level input voltage | V <sub>IL</sub> | -0.3 | 0.8 | V | | Input current (0.8 V $\leq$ V <sub>IN</sub> $\leq$ 2 V) | I <sub>IN</sub> | _ | ±5 | μΑ | MPC8343EA PowerQUICC II Pro Integrated Host Processor Hardware Specifications, Rev. 11 ### 8.1.1 TSEC DC Electrical Characteristics MII, RGMII, and RTBI drivers and receivers comply with the DC parametric attributes specified in Table 23 and Table 24. The RGMII and RTBI signals in Table 24 are based on a 2.5-V CMOS interface voltage as defined by JEDEC EIA/JESD8-5. **Table 23. MII DC Electrical Characteristics** | Parameter | Symbol | Conditions | | Min | Max | Unit | |----------------------|-------------------------------|-------------------------------------------------|-------|------|------------------------|------| | Supply voltage 3.3 V | LV <sub>DD</sub> <sup>2</sup> | _ | | 2.97 | 3.63 | V | | Output high voltage | V <sub>OH</sub> | $I_{OH} = -4.0 \text{ mA}$ $LV_{DD} = Min$ | | 2.40 | LV <sub>DD</sub> + 0.3 | V | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 4.0 mA LV <sub>DD</sub> = Min | | GND | 0.50 | V | | Input high voltage | V <sub>IH</sub> | _ | | | LV <sub>DD</sub> + 0.3 | V | | Input low voltage | V <sub>IL</sub> | _ | | | 0.90 | V | | Input high current | I <sub>IH</sub> | $V_{IN}^{1} = LV_{DD}$ | | _ | 40 | μА | | Input low current | I <sub>IL</sub> | V <sub>IN</sub> <sup>1</sup> = | : GND | -600 | _ | μА | #### Notes: - 1. The symbol $V_{\text{IN}}$ , in this case, represents the $LV_{\text{IN}}$ symbol referenced in Table 1 and Table 2. - 2. MII pins not needed for RGMII or RTBI operation are powered by the ${ m OV}_{ m DD}$ supply. Table 24. RGMII/RTBI (When Operating at 2.5 V) DC Electrical Characteristics | Parameters | Symbol | Conditions | | Min | Max | Unit | |----------------------|------------------|-------------------------------------------------|--------------------------|-----------|------------------------|------| | Supply voltage 2.5 V | LV <sub>DD</sub> | _ | _ | | 2.63 | V | | Output high voltage | V <sub>OH</sub> | $I_{OH} = -1.0 \text{ mA}$ $LV_{DD} = Min$ | | 2.00 | LV <sub>DD</sub> + 0.3 | V | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 1.0 mA LV <sub>DD</sub> = Min | | GND - 0.3 | 0.40 | V | | Input high voltage | V <sub>IH</sub> | _ | LV <sub>DD</sub> = Min | 1.7 | LV <sub>DD</sub> + 0.3 | V | | Input low voltage | V <sub>IL</sub> | _ | - LV <sub>DD</sub> = Min | | 0.70 | V | | Input high current | I <sub>IH</sub> | $V_{IN}^{1} = LV_{DD}$ | | _ | 10 | μΑ | | Input low current | I <sub>IL</sub> | V <sub>IN</sub> <sup>1</sup> = | : GND | -15 | _ | μΑ | ### Note: 1. The symbol $V_{IN}$ , in this case, represents the $LV_{IN}$ symbol referenced in Table 1 and Table 2. **Ethernet: Three-Speed Ethernet, MII Management** ## 8.2 MII, RGMII, and RTBI AC Timing Specifications The AC timing specifications for MII, RGMII, and RTBI are presented in this section. ## 8.2.1 MII AC Timing Specifications This section describes the MII transmit and receive AC timing specifications. ### 8.2.1.1 MII Transmit AC Timing Specifications Table 25 provides the MII transmit AC timing specifications. ### **Table 25. MII Transmit AC Timing Specifications** At recommended operating conditions with $LV_{DD}/OV_{DD}$ of 3.3 V $\pm$ 10%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | |-------------------------------------------------|-------------------------------------|-----|-----|-----|------| | TX_CLK clock period 10 Mbps | t <sub>MTX</sub> | _ | 400 | _ | ns | | TX_CLK clock period 100 Mbps | t <sub>MTX</sub> | _ | 40 | _ | ns | | TX_CLK duty cycle | t <sub>MTXH</sub> /t <sub>MTX</sub> | 35 | _ | 65 | % | | TX_CLK to MII data TXD[3:0], TX_ER, TX_EN delay | t <sub>MTKHDX</sub> | 1 | 5 | 15 | ns | | TX_CLK data clock rise (20%–80%) | t <sub>MTXR</sub> | 1.0 | _ | 4.0 | ns | | TX_CLK data clock fall (80%–20%) | t <sub>MTXF</sub> | 1.0 | _ | 4.0 | ns | #### Note: 1. The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MTKHDX</sub> symbolizes MII transmit timing (MT) for the time t<sub>MTX</sub> clock reference (K) going high (H) until data outputs (D) are invalid (X). In general, the clock reference symbol is based on two to three letters representing the clock of a particular function. For example, the subscript of t<sub>MTX</sub> represents the MII(M) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). Figure 9 shows the MII transmit AC timing diagram. Figure 9. MII Transmit AC Timing Diagram MPC8343EA PowerQUICC II Pro Integrated Host Processor Hardware Specifications, Rev. 11 Figure 12 shows the RBMII and RTBI AC timing and multiplexing diagrams. Figure 12. RGMII and RTBI AC Timing and Multiplexing Diagrams # 8.3 Ethernet Management Interface Electrical Characteristics The electrical characteristics specified here apply to the MII management interface signals management data input/output (MDIO) and management data clock (MDC). The electrical characteristics for GMII, RGMII, TBI and RTBI are specified in Section 8.1, "Three-Speed Ethernet Controller (TSEC)—MII/RGMII/RTBI Electrical Characteristics." ## 8.3.1 MII Management DC Electrical Characteristics (At PHY) The MDC and MDIO are defined to operate at a supply voltage of 2.5 or 3.3 V. The DC electrical characteristics for MDIO and MDC are provided in Table 28 and Table 29. | Parameter | Symbol | Conditions | | Min | Max | Unit | |------------------------|------------------|----------------------------|------------------------|-----------|------------------------|------| | Supply voltage (2.5 V) | LV <sub>DD</sub> | _ | | 2.37 | 2.63 | V | | Output high voltage | V <sub>OH</sub> | $I_{OH} = -1.0 \text{ mA}$ | LV <sub>DD</sub> = Min | 2.00 | LV <sub>DD</sub> + 0.3 | V | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 1.0 mA | LV <sub>DD</sub> = Min | GND - 0.3 | 0.40 | V | | Input high voltage | V <sub>IH</sub> | _ | LV <sub>DD</sub> = Min | 1.7 | _ | V | | Input low voltage | V <sub>IL</sub> | _ | LV <sub>DD</sub> = Min | -0.3 | 0.70 | V | Table 28. MII Management DC Electrical Characteristics Powered at 2.5 V MPC8343EA PowerQUICC II Pro Integrated Host Processor Hardware Specifications, Rev. 11 **Ethernet: Three-Speed Ethernet, MII Management** Table 28. MII Management DC Electrical Characteristics Powered at 2.5 V (continued) | Parameter | Symbol | Conditions | Min | Max | Unit | |--------------------|-----------------|------------------------|-----|-----|------| | Input high current | I <sub>IH</sub> | $V_{IN}^{1} = LV_{DD}$ | _ | 10 | μА | | Input low current | I <sub>IL</sub> | $V_{IN} = LV_{DD}$ | -15 | _ | μА | #### Note: 1. The symbol $V_{IN}$ , in this case, represents the $LV_{IN}$ symbol referenced in Table 1 and Table 2. Table 29. MII Management DC Electrical Characteristics Powered at 3.3 V | Parameter | Symbol | Conditions | | Min | Max | Unit | |------------------------|------------------|----------------------------|------------------------------|------|------------------------|------| | Supply voltage (3.3 V) | LV <sub>DD</sub> | _ | | 2.97 | 3.63 | V | | Output high voltage | V <sub>OH</sub> | $I_{OH} = -1.0 \text{ mA}$ | LV <sub>DD</sub> = Min | 2.10 | LV <sub>DD</sub> + 0.3 | V | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 1.0 mA | LV <sub>DD</sub> = Min | GND | 0.50 | V | | Input high voltage | V <sub>IH</sub> | _ | _ | 2.00 | _ | V | | Input low voltage | V <sub>IL</sub> | _ | _ | _ | 0.80 | V | | Input high current | I <sub>IH</sub> | LV <sub>DD</sub> = Max | $V_{IN}^{1} = 2.1 \text{ V}$ | _ | 40 | μА | | Input low current | I <sub>IL</sub> | LV <sub>DD</sub> = Max | V <sub>IN</sub> = 0.5 V | -600 | _ | μА | #### Note: ## 8.3.2 MII Management AC Electrical Specifications Table 30 provides the MII management AC timing specifications. ### **Table 30. MII Management AC Timing Specifications** At recommended operating conditions with LV<sub>DD</sub> is 3.3 V $\pm$ 10% or 2.5 V $\pm$ 5%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | Notes | |----------------------------|---------------------|-----|-----|-----|------|-------| | MDC frequency | f <sub>MDC</sub> | _ | 2.5 | _ | MHz | 2 | | MDC period | t <sub>MDC</sub> | _ | 400 | _ | ns | _ | | MDC clock pulse width high | t <sub>MDCH</sub> | 32 | _ | _ | ns | _ | | MDC to MDIO delay | t <sub>MDKHDX</sub> | 10 | _ | 70 | ns | 3 | | MDIO to MDC setup time | t <sub>MDDVKH</sub> | 5 | _ | _ | ns | _ | | MDIO to MDC hold time | t <sub>MDDXKH</sub> | 0 | _ | _ | ns | _ | | MDC rise time | t <sub>MDCR</sub> | _ | _ | 10 | ns | _ | <sup>1.</sup> The symbol $V_{IN}$ , in this case, represents the $LV_{IN}$ symbol referenced in Table 1 and Table 2. #### **Local Bus** Figure 17 through Figure 22 show the local bus signals. Figure 17. Local Bus Signals, Nonspecial Signals Only (DLL Enabled) Figure 18. Local Bus Signals, Nonspecial Signals Only (DLL Bypass Mode) MPC8343EA PowerQUICC II Pro Integrated Host Processor Hardware Specifications, Rev. 11 Figure 22. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 4 (DLL Enabled) ## 11 JTAG This section describes the DC and AC electrical specifications for the IEEE Std. 1149.1 (JTAG) interface of the MPC8343EA. ## 11.1 JTAG DC Electrical Characteristics Table 36 provides the DC electrical characteristics for the IEEE Std. 1149.1 (JTAG) interface of the MPC8343EA. **Symbol** Condition Min Max Unit **Parameter** ٧ Input high voltage $V_{IH}$ $OV_{DD} - 0.3$ $OV_{DD} + 0.3$ $V_{\mathsf{IL}}$ ٧ Input low voltage -0.38.0 μΑ Input current ±5 $I_{IN}$ Output high voltage $I_{OH} = -8.0 \text{ mA}$ 2.4 ٧ $V_{OH}$ **Table 36. JTAG Interface DC Electrical Characteristics** MPC8343EA PowerQUICC II Pro Integrated Host Processor Hardware Specifications, Rev. 11 **Table 36. JTAG Interface DC Electrical Characteristics (continued)** | Parameter | Symbol | Condition | Min | Max | Unit | |--------------------|-----------------|--------------------------|-----|-----|------| | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 8.0 mA | _ | 0.5 | V | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA | _ | 0.4 | V | # 11.2 JTAG AC Timing Specifications This section describes the AC electrical specifications for the IEEE Std. 1149.1 (JTAG) interface of the MPC8343EA. Table 37 provides the JTAG AC timing specifications as defined in Figure 24 through Figure 27. Table 37. JTAG AC Timing Specifications (Independent of CLKIN)<sup>1</sup> At recommended operating conditions (see Table 2). | Parameter | | Symbol <sup>2</sup> | Min | Max | Unit | Notes | |--------------------------------------------|--------------------------------|--------------------------------------------|----------|----------|------|-------| | JTAG external clock frequency of operation | | $f_{JTG}$ | 0 | 33.3 | MHz | _ | | JTAG external clock cycle ti | me | t <sub>JTG</sub> | 30 | _ | ns | _ | | JTAG external clock pulse v | vidth measured at 1.4 V | t <sub>JTKHKL</sub> | 15 | _ | ns | _ | | JTAG external clock rise and | d fall times | t <sub>JTGR</sub> , t <sub>JTGF</sub> | 0 | 2 | ns | _ | | TRST assert time | | t <sub>TRST</sub> | 25 | _ | ns | 3 | | Input setup times: | Boundary-scan data<br>TMS, TDI | t <sub>JTDVKH</sub><br>t <sub>JTIVKH</sub> | 4<br>4 | _ | ns | 4 | | Input hold times: | Boundary-scan data<br>TMS, TDI | t <sub>JTDXKH</sub><br>t <sub>JTIXKH</sub> | 10<br>10 | | ns | 4 | | Valid times: | Boundary-scan data<br>TDO | t <sub>JTKLDV</sub><br>t <sub>JTKLOV</sub> | 2<br>2 | 11<br>11 | ns | 5 | | Output hold times: | Boundary-scan data<br>TDO | t <sub>JTKLDX</sub><br>t <sub>JTKLOX</sub> | 2<br>2 | | ns | 5 | ### Table 37. JTAG AC Timing Specifications (Independent of CLKIN)<sup>1</sup> (continued) At recommended operating conditions (see Table 2). | Parameter | Symbol <sup>2</sup> | Min | Max | Unit | Notes | |------------------------------------------------------------------------|--------------------------------------------|--------|---------|------|-------| | JTAG external clock to output high impedance: Boundary-scan data TDO | t <sub>jtkldz</sub><br>t <sub>jtkloz</sub> | 2<br>2 | 19<br>9 | ns | 5, 6 | #### Notes: - All outputs are measured from the midpoint voltage of the falling/rising edge of t<sub>TCLK</sub> to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50 Ω load (see Figure 14). Time-of-flight delays must be added for trace lengths, vias, and connectors in the system. - 2. The symbols for timing specifications follow the pattern of $t_{(first\ two\ letters\ of\ functional\ block)(signal)(state)}$ for inputs and $t_{(first\ two\ letters\ of\ functional\ block)(reference)(state)}$ for outputs. For example, $t_{JTDVKH}$ symbolizes JTAG device timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the $t_{JTG}$ clock reference (K) going to the high (H) state or setup time. Also, $t_{JTDXKH}$ symbolizes JTAG timing (JT) with respect to the time data input signals (D) went invalid (X) relative to the $t_{JTG}$ clock reference (K) going to the high (H) state. In general, the clock reference symbol is based on three letters representing the clock of a particular function. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 3. TRST is an asynchronous level sensitive signal. The setup time is for test purposes only. - 4. Non-JTAG signal input timing with respect to t<sub>TCLK</sub>. - 5. Non-JTAG signal output timing with respect to t<sub>TCLK</sub>. - 6. Guaranteed by design and characterization. Figure 23 provides the AC test load for TDO and the boundary-scan outputs of the MPC8343EA. Figure 23. AC Test Load for the JTAG Interface Figure 24 provides the JTAG clock input timing diagram. Figure 24. JTAG Clock Input Timing Diagram Figure 25 provides the $\overline{TRST}$ timing diagram. Figure 25. TRST Timing Diagram MPC8343EA PowerQUICC II Pro Integrated Host Processor Hardware Specifications, Rev. 11 # 12 $I^{2}C$ This section describes the DC and AC electrical characteristics for the I<sup>2</sup>C interface of the MPC8343EA. ## 12.1 I<sup>2</sup>C DC Electrical Characteristics Table 38 provides the DC electrical characteristics for the I<sup>2</sup>C interface of the MPC8343EA. ### Table 38. I<sup>2</sup>C DC Electrical Characteristics At recommended operating conditions with $OV_{DD}$ of 3.3 V $\pm$ 10%. | Parameter | Symbol | Min | Max | Unit | Notes | |------------------------------------------------------------------------------------------------------------------------|---------------------|------------------------------------|------------------------------------|------|-------| | Input high voltage level | V <sub>IH</sub> | $0.7 \times \text{OV}_{\text{DD}}$ | OV <sub>DD</sub> + 0.3 | V | _ | | Input low voltage level | V <sub>IL</sub> | -0.3 | $0.3 \times \text{OV}_{\text{DD}}$ | V | _ | | Low level output voltage | V <sub>OL</sub> | 0 | $0.2 \times \text{OV}_{\text{DD}}$ | V | 1 | | Output fall time from $V_{IH}(min)$ to $V_{IL}(max)$ with a bus capacitance from 10 to 400 pF | t <sub>I2KLKV</sub> | 20 + 0.1 × C <sub>B</sub> | 250 | ns | 2 | | Pulse width of spikes which must be suppressed by the input filter | t <sub>I2KHKL</sub> | 0 | 50 | ns | 3 | | Input current each I/O pin (input voltage is between $0.1 \times \text{OV}_{DD}$ and $0.9 \times \text{OV}_{DD}$ (max) | l <sub>l</sub> | -10 | 10 | μΑ | 4 | | Capacitance for each I/O pin | C <sub>I</sub> | _ | 10 | pF | _ | #### Notes: - 1. Output voltage (open drain or open collector) condition = 3 mA sink current. - 2. $C_B$ = capacitance of one bus line in pF. - 3. Refer to the MPC8349EA Integrated Host Processor Family Reference Manual, for information on the digital filter used. - 4. I/O pins obstruct the SDA and SCL lines if OV<sub>DD</sub> is switched off. # 12.2 I<sup>2</sup>C AC Electrical Specifications Table 39 provides the AC timing parameters for the $I^2C$ interface of the MPC8343EA. Note that all values refer to $V_{IH}$ (min) and $V_{IL}$ (max) levels (see Table 38). Table 39. I<sup>2</sup>C AC Electrical Specifications | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | |----------------------------------------------------------------------------------------------|---------------------|-----|------------------|------| | SCL clock frequency | f <sub>I2C</sub> | 0 | 400 | kHz | | Low period of the SCL clock | t <sub>I2CL</sub> | 1.3 | _ | μS | | High period of the SCL clock | t <sub>I2CH</sub> | 0.6 | _ | μS | | Setup time for a repeated START condition | t <sub>I2SVKH</sub> | 0.6 | _ | μS | | Hold time (repeated) START condition (after this period, the first clock pulse is generated) | t <sub>I2SXKL</sub> | 0.6 | _ | μS | | Data setup time | t <sub>I2DVKH</sub> | 100 | _ | ns | | Data hold time:CBUS compatible masters I <sup>2</sup> C bus devices | t <sub>I2DXKL</sub> | | 0.9 <sup>3</sup> | μS | MPC8343EA PowerQUICC II Pro Integrated Host Processor Hardware Specifications, Rev. 11 ### 16 IPIC This section describes the DC and AC electrical specifications for the external interrupt pins. ### 16.1 IPIC DC Electrical Characteristics Table 47 provides the DC electrical characteristics for the external interrupt pins. Table 47. IPIC DC Electrical Characteristics<sup>1</sup> | Parameter | Symbol | Condition | Min | Max | Unit | Notes | |--------------------|-----------------|--------------------------|------|------------------------|------|-------| | Input high voltage | V <sub>IH</sub> | _ | 2.0 | OV <sub>DD</sub> + 0.3 | V | _ | | Input low voltage | V <sub>IL</sub> | _ | -0.3 | 0.8 | V | _ | | Input current | I <sub>IN</sub> | _ | _ | ±5 | μΑ | _ | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 8.0 mA | _ | 0.5 | V | 2 | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA | _ | 0.4 | V | 2 | ### Notes: - 1. This table applies for pins IRQ[0:7], IRQ\_OUT, and MCP\_OUT. - 2. IRQ\_OUT and MCP\_OUT are open-drain pins; thus V<sub>OH</sub> is not relevant for those pins. ## 16.2 IPIC AC Timing Specifications Table 48 provides the IPIC input and output AC timing specifications. Table 48. IPIC Input AC Timing Specifications<sup>1</sup> | Parameter | Symbol <sup>2</sup> | Min | Unit | |---------------------------------|---------------------|-----|------| | IPIC inputs—minimum pulse width | t <sub>PICWID</sub> | 20 | ns | #### Notes - 1. Input specifications are measured at the 50 percent level of the IPIC input signals. Timings are measured at the pin. - 2. IPIC inputs and outputs are asynchronous to any visible clock. IPIC outputs should be synchronized before use by external synchronous logic. IPIC inputs must be valid for at least t<sub>PICWID</sub> ns to ensure proper operation in edge triggered mode. ## **17 SPI** This section describes the SPI DC and AC electrical specifications. ### 17.1 SPI DC Electrical Characteristics Table 49 provides the SPI DC electrical characteristics. **Table 49. SPI DC Electrical Characteristics** | Parameter | Symbol | Condition | Min | Max | Unit | |--------------------|-----------------|-----------|------|------------------------|------| | Input high voltage | V <sub>IH</sub> | _ | 2.0 | OV <sub>DD</sub> + 0.3 | V | | Input low voltage | V <sub>IL</sub> | _ | -0.3 | 0.8 | V | MPC8343EA PowerQUICC II Pro Integrated Host Processor Hardware Specifications, Rev. 11 ### Package and Pin Listings ### Table 51. MPC8343EA (PBGA) Pinout Listing (continued) | Signal | Package Pin Number | Pin Type | Power<br>Supply | Notes | | | |--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|--------------------|-------|--|--| | Power and Ground Signals | | | | | | | | AV <sub>DD</sub> 1 | C15 | Power for e300<br>PLL (1.2 V) | AV <sub>DD</sub> 1 | _ | | | | AV <sub>DD</sub> 2 | U1 | Power for<br>system PLL<br>(1.2 V) | AV <sub>DD</sub> 2 | _ | | | | AV <sub>DD</sub> 3 | AF9 | Power for DDR<br>DLL (1.2 V) | _ | _ | | | | AV <sub>DD</sub> 4 | U2 | Power for LBIU<br>DLL (1.2 V) | AV <sub>DD</sub> 4 | _ | | | | GND | A2, B1, B2, D10, D18, E6, E14, E22, F9, F12, F15, F18, F21, F24, G5, H6, J23, L4, L6, L12, L13, L14, L15, L16, L17, M11, M12, M13, M14, M15, M16, M17, M18, M23, N11, N12, N13, N14, N15, N16, N17, N18, P6, P11, P12, P13, P14, P15, P16, P17, P18, P24, R5, R23, R11, R12, R13, R14, R15, R16, R17, R18, T11, T12, T13, T14, T15, T16, T17, T18, U6, U11, U12, U13, U14, U15, U16, U17, U18, V12, V13, V14, V15, V16, V17, V23, V25, W4, Y6, AA23, AB24, AC5, AC8, AC11, AC14, AC17, AC20, AD9, AD15, AD21, AE12, AE18, AF3, AF26 | _ | _ | _ | | | | GV <sub>DD</sub> | U9, V9, W10, W19, Y11, Y12, Y14, Y15, Y17, Y18, AA6, AB5, AC9, AC12, AC15, AC18, AC21, AC24, AD6, AD8, AD14, AD20, AE5, AE11, AE17, AG2, AG27 | Power for DDR<br>DRAM I/O<br>voltage<br>(2.5 V) | GV <sub>DD</sub> | _ | | | | LV <sub>DD1</sub> | U20, W25 | Power for three<br>speed Ethernet<br>#1 and for<br>Ethernet<br>management<br>interface I/O<br>(2.5V, 3.3V) | LV <sub>DD1</sub> | _ | | | | LV <sub>DD2</sub> | V20, Y23 | Power for three<br>speed Ethernet<br>#2 I/O (2.5 V,<br>3.3 V) | LV <sub>DD2</sub> | _ | | | | V <sub>DD</sub> | J11, J12, J15, K10, K11, K12, K13, K14, K15, K16, K17, K18, K19, L10, L11, L18, L19, M10, M19, N10, N19, P9, P10, P19, R10, R19, R20, T10, T19, U10, U19, V10, V11, V18, V19, W11, W12, W13, W14, W15, W16, W17, W18 | Power for core<br>(1.2 V) | V <sub>DD</sub> | _ | | | MPC8343EA PowerQUICC II Pro Integrated Host Processor Hardware Specifications, Rev. 11 Clocking # 19 Clocking Figure 37 shows the internal distribution of the clocks. Figure 37. MPC8343EA Clock Subsystem The primary clock source can be one of two inputs, CLKIN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode. When the MPC8343EA is configured as a PCI host device, CLKIN is its primary input clock. CLKIN feeds the PCI clock divider (÷2) and the multiplexors for PCI\_SYNC\_OUT and PCI\_CLK\_OUT. The CFG\_CLKIN\_DIV configuration input selects whether CLKIN or CLKIN/2 is driven out on the PCI\_SYNC\_OUT signal. The OCCR[PCICDn] parameters select whether CLKIN or CLKIN/2 is driven out on the PCI\_CLK\_OUTn signals. PCI\_SYNC\_OUT is connected externally to PCI\_SYNC\_IN to allow the internal clock subsystem to synchronize to the system PCI clocks. PCI\_SYNC\_OUT must be connected properly to PCI\_SYNC\_IN, with equal delay to all PCI agent devices in the system, to allow the MPC8343EA to function. When the device is configured as a PCI agent device, PCI\_CLK is the primary input clock and the CLKIN signal should be tied to GND. MPC8343EA PowerQUICC II Pro Integrated Host Processor Hardware Specifications, Rev. 11 #### Clocking Table 53 provides the operating frequencies for the MPC8343EA PBGA under recommended operating conditions. Table 53. Operating Frequencies for PBGA | Parameter <sup>1</sup> | 266 MHz | 333 MHz | 400 MHz | Unit | |------------------------------------------------------|-----------|---------|---------|------| | e300 core frequency (core_clk) | 200–266 | 200–333 | 200–400 | MHz | | Coherent system bus frequency (csb_clk) | | 100–266 | l | MHz | | DDR1 memory bus frequency (MCK) <sup>2</sup> | 100–133 | | MHz | | | DDR2 memory bus frequency (MCK) <sup>3</sup> | 100–133 | | | MHz | | Local bus frequency (LCLKn) <sup>4</sup> | 16.67–133 | | MHz | | | PCI input frequency (CLKIN or PCI_CLK) | 25–66 | | MHz | | | Security core maximum internal operating frequency | 133 | | MHz | | | USB_DR, USB_MPH maximum internal operating frequency | 133 | | | MHz | The CLKIN frequency, RCWL[SPMF], and RCWL[COREPLL] settings must be chosen so that the resulting csb\_clk, MCLK, LCLK[0:2], and core\_clk frequencies do not exceed their respective maximum or minimum operating frequencies. The value of SCCR[ENCCM], SCCR[USBDRCM], and SCCR[USBMPHCM] must be programmed so that the maximum internal operating frequency of the Security core and USB modules does not exceed the respective values listed in this table. ## 19.1 System PLL Configuration The system PLL is controlled by the RCWL[SPMF] parameter. Table 54 shows the multiplication factor encodings for the system PLL. **Table 54. System PLL Multiplication Factors** | RCWL[SPMF] | System PLL Multiplication Factor | |------------|----------------------------------| | 0000 | × 16 | | 0001 | Reserved | | 0010 | × 2 | | 0011 | ×3 | | 0100 | × 4 | | 0101 | × 5 | | 0110 | × 6 | | 0111 | ×7 | | 1000 | × 8 | | 1001 | × 9 | | 1010 | × 10 | MPC8343EA PowerQUICC II Pro Integrated Host Processor Hardware Specifications, Rev. 11 <sup>&</sup>lt;sup>2</sup> The DDR data rate is 2x the DDR memory bus frequency. <sup>&</sup>lt;sup>3</sup> The DDR data rate is 2× the DDR memory bus frequency. <sup>&</sup>lt;sup>4</sup> The local bus frequency is ½, ¼, or 1/8 of the *lbiu\_clk* frequency (depending on LCCR[CLKDIV]) which is in turn 1× or 2× the *csb\_clk* frequency (depending on RCWL[LBIUCM]). 73 $R_{\theta JC}$ = junction-to-case thermal resistance (°C/W) $P_D$ = power dissipation (W) # 21 System Design Information This section provides electrical and thermal design recommendations for successful application of the MPC8343EA. ## 21.1 System Clocking The MPC8343EA includes two PLLs: - 1. The platform PLL generates the platform clock from the externally supplied CLKIN input. The frequency ratio between the platform and CLKIN is selected using the platform PLL ratio configuration bits as described in Section 19.1, "System PLL Configuration." - 2. The e300 core PLL generates the core clock as a slave to the platform clock. The frequency ratio between the e300 core clock and the platform clock is selected using the e300 PLL ratio configuration bits as described in Section 19.2, "Core PLL Configuration." ## 21.2 PLL Power Supply Filtering Each PLL gets power through independent power supply pins ( $AV_{DD}1$ , $AV_{DD}2$ , respectively). The $AV_{DD}$ level should always equal to $V_{DD}$ , and preferably these voltages are derived directly from $V_{DD}$ through a low frequency filter scheme. There are a number of ways to provide power reliably to the PLLs, but the recommended solution is to provide four independent filter circuits as illustrated in Figure 38, one to each of the four $AV_{DD}$ pins. Independent filters to each PLL reduce the opportunity to cause noise injection from one PLL to the other. The circuit filters noise in the PLL resonant frequency range from 500 kHz to 10 MHz. It should be built with surface mount capacitors with minimum effective series inductance (ESL). Consistent with the recommendations of Dr. Howard Johnson in *High Speed Digital Design: A Handbook of Black Magic* (Prentice Hall, 1993), multiple small capacitors of equal value are recommended over a single large value capacitor. To minimize noise coupled from nearby circuits, each circuit should be placed as closely as possible to the specific $AV_{DD}$ pin being supplied. It should be possible to route directly from the capacitors to the $AV_{DD}$ pin, which is on the periphery of package, without the inductance of vias. Figure 38 shows the PLL power supply filter circuit. Freescale Semiconductor Figure 38. PLL Power Supply Filter Circuit MPC8343EA PowerQUICC II Pro Integrated Host Processor Hardware Specifications, Rev. 11 #### How to Reach Us: #### Home Page: www.freescale.com ### Web Support: http://www.freescale.com/support #### **USA/Europe or Locations Not Listed:** Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support #### Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support #### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com #### Asia/Pacific: Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com ### For Literature Requests Only: Freescale Semiconductor Literature Distribution Center 1-800 441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor @ hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Freescale, the Freescale logo and PowerQUICC are trademarks of Freescale Semiconductor, Inc. Reg. U.S. Pat. & Tm. Off. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. © 2006–2011 Freescale Semiconductor, Inc. Document Number: MPC8343EAEC Rev. 11 09/2011