

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                               |
|----------------------------|--------------------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                                      |
| Core Size                  | 32-Bit Single-Core                                                                   |
| Speed                      | 100MHz                                                                               |
| Connectivity               | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, IrDA, SD, SPI, UART/USART, USB, USB OTG |
| Peripherals                | DMA, I <sup>2</sup> S, LVD, POR, PWM, WDT                                            |
| Number of I/O              | 86                                                                                   |
| Program Memory Size        | 512KB (512K x 8)                                                                     |
| Program Memory Type        | FLASH                                                                                |
| EEPROM Size                | -                                                                                    |
| RAM Size                   | 128K x 8                                                                             |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3V                                                                           |
| Data Converters            | A/D 2x16b                                                                            |
| Oscillator Type            | Internal                                                                             |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                                   |
| Mounting Type              | Surface Mount                                                                        |
| Package / Case             | 121-LFBGA                                                                            |
| Supplier Device Package    | 121-MAPBGA (8x8)                                                                     |
| Purchase URL               | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mk60dn512zvmc10                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Communication interfaces
  - Ethernet controller with MII and RMII interface to external PHY and hardware IEEE 1588 capability
  - USB full-/low-speed On-the-Go controller with on-chip transceiver
  - Two Controller Area Network (CAN) modules
  - Three SPI modules
  - Two I2C modules
  - Six UART modules
  - Secure Digital host controller (SDHC)
  - I2S module

## 3.1.1 Example

This is an example of an operating requirement:

| Symbol          | Description                  | Min. | Max. | Unit |
|-----------------|------------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply<br>voltage | 0.9  | 1.1  | V    |

# 3.2 Definition: Operating behavior

An *operating behavior* is a specified value or range of values for a technical characteristic that are guaranteed during operation if you meet the operating requirements and any other specified conditions.

### 3.2.1 Example

This is an example of an operating behavior:

| Symbol          | Description                                  | Min. | Max. | Unit |
|-----------------|----------------------------------------------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak pullup/<br>pulldown current | 10   | 130  | μA   |

# 3.3 Definition: Attribute

An *attribute* is a specified value or range of values for a technical characteristic that are guaranteed, regardless of whether you meet the operating requirements.

## 3.3.1 Example

This is an example of an attribute:

| Symbol | Description                        | Min. | Max. | Unit |
|--------|------------------------------------|------|------|------|
| CIN_D  | Input capacitance:<br>digital pins | —    | 7    | pF   |

# 3.4 Definition: Rating

A *rating* is a minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure:

- Operating ratings apply during operation of the chip.
- Handling ratings apply when the chip is not powered.

## 3.4.1 Example

This is an example of an operating rating:

| Symbol          | Description                  | Min. | Max. | Unit |
|-----------------|------------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply<br>voltage | -0.3 | 1.2  | V    |

# 3.5 Result of exceeding a rating



# 5.2.2 LVD and POR operating requirements

Table 2. V<sub>DD</sub> supply LVD and POR operating requirements

| Symbol             | Description                                                 | Min. | Тур. | Max. | Unit | Notes |
|--------------------|-------------------------------------------------------------|------|------|------|------|-------|
| V <sub>POR</sub>   | Falling VDD POR detect voltage                              | 0.8  | 1.1  | 1.5  | V    |       |
| V <sub>LVDH</sub>  | Falling low-voltage detect threshold — high range (LVDV=01) | 2.48 | 2.56 | 2.64 | V    |       |
|                    | Low-voltage warning thresholds — high range                 |      |      |      |      | 1     |
| V <sub>LVW1H</sub> | Level 1 falling (LVWV=00)                                   | 2.62 | 2.70 | 2.78 | V    |       |
| V <sub>LVW2H</sub> | Level 2 falling (LVWV=01)                                   | 2.72 | 2.80 | 2.88 | V    |       |
| V <sub>LVW3H</sub> | Level 3 falling (LVWV=10)                                   | 2.82 | 2.90 | 2.98 | V    |       |
| V <sub>LVW4H</sub> | Level 4 falling (LVWV=11)                                   | 2.92 | 3.00 | 3.08 | V    |       |
| V <sub>HYSH</sub>  | Low-voltage inhibit reset/recover hysteresis — high range   | _    | ±80  | _    | mV   |       |
| V <sub>LVDL</sub>  | Falling low-voltage detect threshold — low range (LVDV=00)  | 1.54 | 1.60 | 1.66 | V    |       |
|                    | Low-voltage warning thresholds — low range                  |      |      |      |      | 1     |
| V <sub>LVW1L</sub> | Level 1 falling (LVWV=00)                                   | 1.74 | 1.80 | 1.86 | V    |       |
| V <sub>LVW2L</sub> | Level 2 falling (LVWV=01)                                   | 1.84 | 1.90 | 1.96 | V    |       |
| V <sub>LVW3L</sub> | Level 3 falling (LVWV=10)                                   | 1.94 | 2.00 | 2.06 | V    |       |
| V <sub>LVW4L</sub> | Level 4 falling (LVWV=11)                                   | 2.04 | 2.10 | 2.16 | V    |       |
| V <sub>HYSL</sub>  | Low-voltage inhibit reset/recover hysteresis — low range    | _    | ±60  |      | mV   |       |
| V <sub>BG</sub>    | Bandgap voltage reference                                   | 0.97 | 1.00 | 1.03 | V    |       |
| t <sub>LPO</sub>   | Internal low power oscillator period — factory trimmed      | 900  | 1000 | 1100 | μs   |       |

1. Rising thresholds are falling threshold + hysteresis voltage

#### Table 3. VBAT power operating requirements

| Symbol                | Description                            | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|----------------------------------------|------|------|------|------|-------|
| V <sub>POR_VBAT</sub> | Falling VBAT supply POR detect voltage | 0.8  | 1.1  | 1.5  | V    |       |

### 5.2.3 Voltage and current operating behaviors Table 4. Voltage and current operating behaviors

| Symbol           | Description                                                                                        | Min.                  | Typ. <sup>1</sup> | Max. | Unit | Notes   |
|------------------|----------------------------------------------------------------------------------------------------|-----------------------|-------------------|------|------|---------|
| V <sub>OH</sub>  | Output high voltage — high drive strength                                                          |                       |                   |      |      |         |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OH</sub> = -9mA                                | V <sub>DD</sub> – 0.5 | —                 | _    | V    |         |
|                  | • $1.71 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}, \text{ I}_{\text{OH}} = -3\text{mA}$ | V <sub>DD</sub> – 0.5 | —                 | _    | V    |         |
|                  | Output high voltage — low drive strength                                                           |                       |                   |      |      |         |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OH</sub> = -2mA                                | V <sub>DD</sub> – 0.5 | _                 | _    | V    |         |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -0.6mA                             | V <sub>DD</sub> – 0.5 | —                 | _    | v    |         |
| I <sub>OHT</sub> | Output high current total for all ports                                                            | _                     |                   | 100  | mA   |         |
| V <sub>OL</sub>  | Output low voltage — high drive strength                                                           |                       |                   |      |      | 2       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OL</sub> = 9mA                                 | _                     | _                 | 0.5  | V    |         |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OL</sub> = 3mA                                | _                     | —                 | 0.5  | v    |         |
|                  | Output low voltage — low drive strength                                                            |                       |                   |      |      |         |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OL</sub> = 2mA                                 | _                     | —                 | 0.5  | v    |         |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OL</sub> = 0.6mA                              | _                     | —                 | 0.5  | v    |         |
| I <sub>OLT</sub> | Output low current total for all ports                                                             | _                     |                   | 100  | mA   |         |
| I <sub>INA</sub> | Input leakage current, analog pins and digital pins configured as analog inputs                    |                       |                   |      |      | 3, 4    |
|                  | • $V_{SS} \le V_{IN} \le V_{DD}$                                                                   |                       |                   |      |      |         |
|                  | <ul> <li>All pins except EXTAL32, XTAL32,<br/>EXTAL, XTAL</li> </ul>                               | _                     | 0.002             | 0.5  | μA   |         |
|                  | EXTAL (PTA18) and XTAL (PTA19)                                                                     | —                     | 0.004             | 1.5  | μA   |         |
|                  | • EXTAL32, XTAL32                                                                                  | _                     | 0.075             | 10   | μA   |         |
| I <sub>IND</sub> | Input leakage current, digital pins                                                                |                       |                   |      |      | 4, 5    |
|                  | • $V_{SS} \leq V_{IN} \leq V_{IL}$                                                                 |                       |                   |      |      |         |
|                  | All digital pins                                                                                   | _                     | 0.002             | 0.5  | μA   |         |
|                  | • V <sub>IN</sub> = V <sub>DD</sub>                                                                |                       |                   |      |      |         |
|                  | All digital pins except PTD7                                                                       | _                     | 0.002             | 0.5  | μA   |         |
|                  | • PTD7                                                                                             | _                     | 0.004             | 1    | μA   |         |
| I <sub>IND</sub> | Input leakage current, digital pins                                                                |                       |                   |      |      | 4, 5, 6 |
|                  | • $V_{IL} < V_{IN} < V_{DD}$                                                                       |                       |                   |      |      |         |
|                  | • V <sub>DD</sub> = 3.6 V                                                                          | -                     | 18                | 26   | μA   |         |
|                  | • V <sub>DD</sub> = 3.0 V                                                                          | -                     | 12                | 49   | μA   |         |
|                  | • V <sub>DD</sub> = 2.5 V                                                                          | -                     | 8                 | 13   | μA   |         |
|                  | • V <sub>DD</sub> = 1.7 V                                                                          | -                     | 3                 | 6    | μA   |         |

Table continues on the next page...

#### General

| Symbol                | Description                                                                | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|----------------------------------------------------------------------------|------|------|------|------|-------|
| I <sub>DD_VLPR</sub>  | Very-low-power run mode current at 3.0 V — all peripheral clocks enabled   | —    | N/A  | _    | mA   | 7     |
| I <sub>DD_VLPW</sub>  | Very-low-power wait mode current at 3.0 V — all peripheral clocks disabled | —    | N/A  | _    | mA   | 8     |
| I <sub>DD_STOP</sub>  | Stop mode current at 3.0 V                                                 |      |      |      |      |       |
|                       | • @ –40 to 25°C                                                            | _    | 0.59 | 1.4  | mA   |       |
|                       | • @ 70°C                                                                   | _    | 2.26 | 7.9  | mA   |       |
|                       | • @ 105°C                                                                  | _    | 5.94 | 19.2 | mA   |       |
| I <sub>DD_VLPS</sub>  | Very-low-power stop mode current at 3.0 V                                  |      |      |      |      |       |
|                       | • @ -40 to 25°C                                                            | _    | 93   | 435  | μA   |       |
|                       | • @ 70°C                                                                   | —    | 520  | 2000 | μA   |       |
|                       | • @ 105°C                                                                  | —    | 1350 | 4000 | μA   |       |
| I <sub>DD_LLS</sub>   | Low leakage stop mode current at 3.0 V                                     |      |      |      |      | 9     |
|                       | <ul> <li>● -40 to 25°C</li> </ul>                                          | _    | 4.8  | 20   | μA   |       |
|                       | • @ 70°C                                                                   | _    | 28   | 68   | μΑ   |       |
|                       | • @ 105°C                                                                  | —    | 126  | 270  | μA   |       |
| I <sub>DD_VLLS3</sub> | Very low-leakage stop mode 3 current at 3.0 V                              |      |      |      |      | 9     |
|                       | • @ –40 to 25°C                                                            | —    | 3.1  | 8.9  | μΑ   |       |
|                       | • @ 70°C                                                                   | —    | 17   | 35   | μA   |       |
|                       | • @ 105°C                                                                  | —    | 82   | 148  | μA   |       |
| I <sub>DD_VLLS2</sub> | Very low-leakage stop mode 2 current at 3.0 V                              |      |      |      |      |       |
|                       | • @ –40 to 25°C                                                            | _    | 2.2  | 5.4  | μΑ   |       |
|                       | • @ 70°C                                                                   | _    | 7.1  | 12.5 | μA   |       |
|                       | • @ 105°C                                                                  | _    | 41   | 125  | μΑ   |       |
| I <sub>DD_VLLS1</sub> | Very low-leakage stop mode 1 current at 3.0 V                              |      |      |      |      |       |
|                       | <ul> <li>● -40 to 25°C</li> </ul>                                          | _    | 2.1  | 7.6  | μA   |       |
|                       | • @ 70°C                                                                   | _    | 6.2  | 13.5 | μA   |       |
|                       | • @ 105°C                                                                  | _    | 30   | 46   | μΑ   |       |
| I <sub>DD_VBAT</sub>  | Average current with RTC and 32kHz disabled at 3.0 V                       |      |      |      |      |       |
|                       | • @ -40 to 25°C                                                            | _    | 0.33 | 0.39 | υA   |       |
|                       | • @ 70°C                                                                   | _    | 0.60 | 0.78 | υA   |       |
|                       | • @ 105°C                                                                  | _    | 1.97 | 2.9  | μΑ   |       |

#### Table 6. Power consumption operating behaviors (continued)

Table continues on the next page...





Figure 2. Run mode supply current vs. core frequency

## 5.2.6 EMC radiated emissions operating behaviors

#### Table 7. EMC radiated emissions operating behaviors as measured on 144LQFP and 144MAPBGA packages

| Symbol              | Description                        | Frequency<br>band (MHz) | 144LQFP | 144MAPBGA | Unit | Notes |
|---------------------|------------------------------------|-------------------------|---------|-----------|------|-------|
| V <sub>RE1</sub>    | Radiated emissions voltage, band 1 | 0.15–50                 | 23      | 12        | dBµV | 1,2   |
| V <sub>RE2</sub>    | Radiated emissions voltage, band 2 | 50–150                  | 27      | 24        | dBµV |       |
| V <sub>RE3</sub>    | Radiated emissions voltage, band 3 | 150–500                 | 28      | 27        | dBµV |       |
| V <sub>RE4</sub>    | Radiated emissions voltage, band 4 | 500–1000                | 14      | 11        | dBµV |       |
| V <sub>RE_IEC</sub> | IEC level                          | 0.15–1000               | К       | К         | _    | 2, 3  |

 Determined according to IEC Standard 61967-1, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 1: General Conditions and Definitions and IEC Standard 61967-2, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions – TEM Cell and Wideband TEM Cell Method. Measurements were made while the microcontroller was running basic application code. The reported emission level is the value of the maximum measured emission, rounded up to the next whole number, from among the measured orientations in each frequency range.

Peripheral operating requirements and behaviors

# 6.3.1 MCG specifications

| Symbol                   | Description                                                                  |                                                                  | Min.                           | Тур.    | Max.  | Unit              | Notes    |
|--------------------------|------------------------------------------------------------------------------|------------------------------------------------------------------|--------------------------------|---------|-------|-------------------|----------|
| f <sub>ints_ft</sub>     | Internal reference<br>factory trimmed at                                     | frequency (slow clock) —<br>nominal VDD and 25 °C                | _                              | 32.768  | _     | kHz               |          |
| f <sub>ints_t</sub>      | Internal reference<br>trimmed — over fix<br>range of 0–70°C                  | frequency (slow clock) — user<br>ked voltage and temperature     | 31.25                          | _       | 38.2  | kHz               |          |
| Δ <sub>fdco_res_t</sub>  | Resolution of trimr<br>frequency at fixed<br>using SCTRIM and                | ned average DCO output<br>voltage and temperature —<br>d SCFTRIM | _                              | ± 0.3   | ± 0.6 | %f <sub>dco</sub> | 1        |
| Δf <sub>dco_t</sub>      | Total deviation of t<br>frequency over fixe<br>range of 0–70°C               | rimmed average DCO output<br>ed voltage and temperature          | _                              | ± 4.5   | _     | %f <sub>dco</sub> | 1        |
| f <sub>intf_ft</sub>     | Internal reference<br>factory trimmed at                                     | frequency (fast clock) —<br>nominal VDD and 25°C                 | _                              | 4       | _     | MHz               |          |
| f <sub>intf_t</sub>      | Internal reference<br>trimmed at nomina                                      | frequency (fast clock) — user<br>al VDD and 25 °C                | 3                              | _       | 5     | MHz               |          |
| f <sub>loc_low</sub>     | Loss of external cl<br>RANGE = 00                                            | ock minimum frequency —                                          | (3/5) x<br>f <sub>ints_t</sub> |         | _     | kHz               |          |
| f <sub>loc_high</sub>    | Loss of external cl<br>RANGE = 01, 10,                                       | (16/5) x<br>f <sub>ints_t</sub>                                  | _                              | _       | kHz   |                   |          |
|                          | ļ                                                                            | F                                                                | LL                             |         | 1     |                   | <u> </u> |
| f <sub>fll_ref</sub>     | FLL reference free                                                           | 31.25                                                            |                                | 39.0625 | kHz   |                   |          |
| f <sub>dco</sub>         | DCO output<br>frequency range                                                | Low range (DRS=00)<br>640 × f <sub>fll ref</sub>                 | 20                             | 20.97   | 25    | MHz               | 2, 3     |
|                          |                                                                              | Mid range (DRS=01)<br>1280 × f <sub>fll_ref</sub>                | 40                             | 41.94   | 50    | MHz               |          |
|                          |                                                                              | Mid-high range (DRS=10)<br>1920 × f <sub>fll ref</sub>           | 60                             | 62.91   | 75    | MHz               |          |
|                          |                                                                              | High range (DRS=11)<br>2560 × f <sub>fll ref</sub>               | 80                             | 83.89   | 100   | MHz               |          |
| f <sub>dco_t_DMX32</sub> | DCO output<br>frequency                                                      | Low range (DRS=00)<br>732 × f <sub>fll ref</sub>                 | _                              | 23.99   | _     | MHz               | 4, 5     |
|                          |                                                                              | Mid range (DRS=01)<br>1464 × f <sub>fill ref</sub>               | _                              | 47.97   |       | MHz               |          |
|                          |                                                                              | Mid-high range (DRS=10)<br>2197 × f <sub>fll ref</sub>           |                                | 71.99   |       | MHz               |          |
|                          |                                                                              | High range (DRS=11)<br>2929 × f <sub>fll ref</sub>               |                                | 95.98   |       | MHz               |          |
| J <sub>cvc fll</sub>     | FLL period jitter                                                            |                                                                  |                                | 100     |       | ps                |          |
|                          | <ul> <li>f<sub>VCO</sub> = 48 MI</li> <li>f<sub>VCO</sub> = 98 MI</li> </ul> | Hz<br>Hz                                                         | _                              | 150     | _     |                   |          |
| t <sub>fll_acquire</sub> | FLL target frequer                                                           | cy acquisition time                                              | -                              |         | 1     | ms                | 6        |

Table 15. MCG specifications

Table continues on the next page ...

| Symbol                | Description                                                                                                                    | Min.   | Тур. | Max.                                                        | Unit | Notes |  |  |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------|--------|------|-------------------------------------------------------------|------|-------|--|--|
| PLL                   |                                                                                                                                |        |      |                                                             |      |       |  |  |
| f <sub>vco</sub>      | VCO operating frequency                                                                                                        | 48.0   | —    | 100                                                         | MHz  |       |  |  |
| I <sub>pll</sub>      | PLL operating current<br>• PLL @ 96 MHz (f <sub>osc_hi_1</sub> = 8 MHz, f <sub>pll_ref</sub> =<br>2 MHz, VDIV multiplier = 48) | _      | 1060 | _                                                           | μA   | 7     |  |  |
| I <sub>pll</sub>      | PLL operating current<br>• PLL @ 48 MHz (f <sub>osc_hi_1</sub> = 8 MHz, f <sub>pll_ref</sub> =<br>2 MHz, VDIV multiplier = 24) | _      | 600  | _                                                           | μA   | 7     |  |  |
| f <sub>pll_ref</sub>  | PLL reference frequency range                                                                                                  | 2.0    | —    | 4.0                                                         | MHz  |       |  |  |
| J <sub>cyc_pll</sub>  | PLL period jitter (RMS)                                                                                                        |        |      |                                                             |      | 8     |  |  |
|                       | • f <sub>vco</sub> = 48 MHz                                                                                                    | -      | 120  | _                                                           | ps   |       |  |  |
|                       | • f <sub>vco</sub> = 100 MHz                                                                                                   | -      | 50   | _                                                           | ps   |       |  |  |
| J <sub>acc_pll</sub>  | PLL accumulated jitter over 1µs (RMS)                                                                                          |        |      |                                                             |      | 8     |  |  |
|                       | • f <sub>vco</sub> = 48 MHz                                                                                                    | _      | 1350 | _                                                           | ps   |       |  |  |
|                       | • f <sub>vco</sub> = 100 MHz                                                                                                   | _      | 600  | _                                                           | ps   |       |  |  |
| D <sub>lock</sub>     | Lock entry frequency tolerance                                                                                                 | ± 1.49 | —    | ± 2.98                                                      | %    |       |  |  |
| D <sub>unl</sub>      | Lock exit frequency tolerance                                                                                                  | ± 4.47 | —    | ± 5.97                                                      | %    |       |  |  |
| t <sub>pll_lock</sub> | Lock detector detection time                                                                                                   |        |      | $150 \times 10^{-6}$<br>+ 1075(1/<br>f <sub>pll_ref</sub> ) | S    | 9     |  |  |

#### Table 15. MCG specifications (continued)

1. This parameter is measured with the internal reference (slow clock) being used as a reference to the FLL (FEI clock mode).

- 2. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=0.
- The resulting system clock frequencies should not exceed their maximum specified values. The DCO frequency deviation (Δf<sub>dco t</sub>) over voltage and temperature should be considered.
- 4. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=1.
- 5. The resulting clock frequency must not exceed the maximum specified clock frequency of the device.
- 6. This specification applies to any time the FLL reference source or reference divider is changed, trim value is changed, DMX32 bit is changed, DRS bits are changed, or changing from FLL disabled (BLPE, BLPI) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.
- 7. Excludes any oscillator currents that are also consuming power while PLL is in operation.
- 8. This specification was obtained using a Freescale developed PCB. PLL jitter is dependent on the noise characteristics of each PCB and results will vary.
- This specification applies to any time the PLL VCO divider or reference divider is changed, or changing from PLL disabled (BLPE, BLPI) to PLL enabled (PBE, PEE). If a crystal/resonator is being used as the reference, this specification assumes it is already running.

### 6.3.2 Oscillator electrical specifications

This section provides the electrical characteristics of the module.

#### 6.3.2.1 Oscillator DC electrical specifications Table 16. Oscillator DC electrical specifications

| Symbol             | Description                                                 | Min. | Тур. | Max. | Unit | Notes |
|--------------------|-------------------------------------------------------------|------|------|------|------|-------|
| V <sub>DD</sub>    | Supply voltage                                              | 1.71 | _    | 3.6  | V    |       |
| I <sub>DDOSC</sub> | Supply current — low-power mode (HGO=0)                     |      |      |      |      | 1     |
|                    | • 32 kHz                                                    | —    | 500  | —    | nA   |       |
|                    | • 4 MHz                                                     | —    | 200  | _    | μA   |       |
|                    | • 8 MHz (RANGE=01)                                          | —    | 300  | _    | μA   |       |
|                    | • 16 MHz                                                    | —    | 950  | _    | μA   |       |
|                    | • 24 MHz                                                    | —    | 1.2  | _    | mA   |       |
|                    | • 32 MHz                                                    | —    | 1.5  | _    | mA   |       |
| I <sub>DDOSC</sub> | Supply current — high gain mode (HGO=1)                     |      |      |      |      | 1     |
|                    | • 32 kHz                                                    | —    | 25   | _    | μA   |       |
|                    | • 4 MHz                                                     | —    | 400  | _    | μA   |       |
|                    | • 8 MHz (RANGE=01)                                          | —    | 500  | _    | μA   |       |
|                    | • 16 MHz                                                    | —    | 2.5  | _    | mA   |       |
|                    | • 24 MHz                                                    | —    | 3    | _    | mA   |       |
|                    | • 32 MHz                                                    | —    | 4    | _    | mA   |       |
| C <sub>x</sub>     | EXTAL load capacitance                                      |      |      |      |      | 2, 3  |
| Cy                 | XTAL load capacitance                                       | _    | —    | —    |      | 2, 3  |
| R <sub>F</sub>     | Feedback resistor — low-frequency, low-power mode (HGO=0)   | _    | _    | _    | MΩ   | 2, 4  |
|                    | Feedback resistor — low-frequency, high-gain mode (HGO=1)   | —    | 10   |      | MΩ   |       |
|                    | Feedback resistor — high-frequency, low-power mode (HGO=0)  | _    | _    | _    | MΩ   |       |
|                    | Feedback resistor — high-frequency, high-gain mode (HGO=1)  | —    | 1    | _    | MΩ   |       |
| R <sub>S</sub>     | Series resistor — low-frequency, low-power mode (HGO=0)     | _    |      |      | kΩ   |       |
|                    | Series resistor — low-frequency, high-gain mode (HGO=1)     | _    | 200  |      | kΩ   |       |
|                    | Series resistor — high-frequency, low-power<br>mode (HGO=0) | _    | _    |      | kΩ   |       |
|                    | Series resistor — high-frequency, high-gain<br>mode (HGO=1) |      |      |      |      |       |
|                    |                                                             | —    | 0    | —    | kΩ   |       |

Table continues on the next page ...

| Symbol                       | Description                                                                                            | Min. | Тур.            | Max. | Unit | Notes |
|------------------------------|--------------------------------------------------------------------------------------------------------|------|-----------------|------|------|-------|
| V <sub>pp</sub> <sup>5</sup> | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — low-frequency, low-power mode<br>(HGO=0)  | _    | 0.6             | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — low-frequency, high-gain mode<br>(HGO=1)  | _    | V <sub>DD</sub> | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — high-frequency, low-power mode<br>(HGO=0) | _    | 0.6             | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — high-frequency, high-gain mode<br>(HGO=1) |      | V <sub>DD</sub> | _    | V    |       |

 Table 16.
 Oscillator DC electrical specifications (continued)

- 1.  $V_{DD}$ =3.3 V, Temperature =25 °C
- 2. See crystal or resonator manufacturer's recommendation
- 3. C<sub>x</sub>,C<sub>y</sub> can be provided by using either the integrated capacitors or by using external components.
- 4. When low power mode is selected, R<sub>F</sub> is integrated and must not be attached externally.
- 5. The EXTAL and XTAL pins should only be connected to required oscillator components and must not be connected to any other devices.

# 6.3.2.2 Oscillator frequency specifications

#### Table 17. Oscillator frequency specifications

| Symbol                | Description                                                                                           | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|-------------------------------------------------------------------------------------------------------|------|------|------|------|-------|
| f <sub>osc_lo</sub>   | Oscillator crystal or resonator frequency — low frequency mode (MCG_C2[RANGE]=00)                     | 32   | _    | 40   | kHz  |       |
| f <sub>osc_hi_1</sub> | Oscillator crystal or resonator frequency — high<br>frequency mode (low range)<br>(MCG_C2[RANGE]=01)  | 3    | _    | 8    | MHz  |       |
| f <sub>osc_hi_2</sub> | Oscillator crystal or resonator frequency — high<br>frequency mode (high range)<br>(MCG_C2[RANGE]=1x) | 8    | _    | 32   | MHz  |       |
| f <sub>ec_extal</sub> | Input clock frequency (external clock mode)                                                           | _    |      | 50   | MHz  | 1, 2  |
| t <sub>dc_extal</sub> | Input clock duty cycle (external clock mode)                                                          | 40   | 50   | 60   | %    |       |
| t <sub>cst</sub>      | Crystal startup time — 32 kHz low-frequency, low-power mode (HGO=0)                                   | _    | 750  | _    | ms   | 3, 4  |
|                       | Crystal startup time — 32 kHz low-frequency,<br>high-gain mode (HGO=1)                                | _    | 250  |      | ms   |       |
|                       | Crystal startup time — 8 MHz high-frequency<br>(MCG_C2[RANGE]=01), low-power mode<br>(HGO=0)          |      | 0.6  | _    | ms   |       |
|                       | Crystal startup time — 8 MHz high-frequency<br>(MCG_C2[RANGE]=01), high-gain mode<br>(HGO=1)          |      | 1    |      | ms   |       |

- 1. Other frequency limits may apply when external clock is being used as a reference for the FLL or PLL.
- 2. When transitioning from FBE to FEI mode, restrict the frequency of the input clock so that, when it is divided by FRDIV, it remains within the limits of the DCO input clock frequency.
- 3. Proper PC board layout procedures must be followed to achieve specifications.

Peripheral operating requirements and behaviors



Figure 9. EEPROM backup writes to FlexRAM

# 6.4.2 EzPort Switching Specifications

| Table 24. | EzPort switching | specifications |
|-----------|------------------|----------------|
|-----------|------------------|----------------|

| Num  | Description                                              | Min.                    | Max.                | Unit |
|------|----------------------------------------------------------|-------------------------|---------------------|------|
|      | Operating voltage                                        | 1.71                    | 3.6                 | V    |
| EP1  | EZP_CK frequency of operation (all commands except READ) | —                       | f <sub>SYS</sub> /2 | MHz  |
| EP1a | EZP_CK frequency of operation (READ command)             | —                       | f <sub>SYS</sub> /8 | MHz  |
| EP2  | EZP_CS negation to next EZP_CS assertion                 | 2 x t <sub>EZP_CK</sub> |                     | ns   |
| EP3  | EZP_CS input valid to EZP_CK high (setup)                | 5                       |                     | ns   |
| EP4  | EZP_CK high to EZP_CS input invalid (hold)               | 5                       |                     | ns   |
| EP5  | EZP_D input valid to EZP_CK high (setup)                 | 2                       |                     | ns   |
| EP6  | EZP_CK high to EZP_D input invalid (hold)                | 5                       | —                   | ns   |
| EP7  | EZP_CK low to EZP_Q output valid                         | —                       | 16                  | ns   |
| EP8  | EZP_CK low to EZP_Q output invalid (hold)                | 0                       | —                   | ns   |
| EP9  | EZP_CS negation to EZP_Q tri-state                       | —                       | 12                  | ns   |

2. Specification is valid for all FB\_AD[31:0] and FB\_TA.

Table 26. Flexbus full voltage range switching specifications

| Num | Description                             | Min.     | Max.   | Unit | Notes |
|-----|-----------------------------------------|----------|--------|------|-------|
|     | Operating voltage                       | 1.71     | 3.6    | V    |       |
|     | Frequency of operation                  | _        | FB_CLK | MHz  |       |
| FB1 | Clock period                            | 1/FB_CLK | _      | ns   |       |
| FB2 | Address, data, and control output valid | _        | 13.5   | ns   | 1     |
| FB3 | Address, data, and control output hold  | 0        | —      | ns   | 1     |
| FB4 | Data and FB_TA input setup              | 13.7     | _      | ns   | 2     |
| FB5 | Data and FB_TA input hold               | 0.5      | _      | ns   | 2     |

1. Specification is valid for all FB\_AD[31:0], FB\_BE/BWEn, FB\_CSn, FB\_OE, FB\_R/W, FB\_TBST, FB\_TSIZ[1:0], FB\_ALE, and FB\_TS.

2. Specification is valid for all FB\_AD[31:0] and  $\overline{\text{FB}_{-}\text{TA}}.$ 

Peripheral operating requirements and behaviors



Typical ADC 16-bit Single-Ended ENOB vs ADC Clock 100Hz, 90% FS Sine Input

Figure 15. Typical ENOB vs. ADC\_CLK for 16-bit single-ended mode

| 6.6.1.3 | 16-bit ADC with | n PGA operating conditions               |
|---------|-----------------|------------------------------------------|
|         | Table 29.       | 16-bit ADC with PGA operating conditions |

| Symbol              | Description                 | Conditions        | Min.             | Typ. <sup>1</sup> | Max.             | Unit | Notes                   |
|---------------------|-----------------------------|-------------------|------------------|-------------------|------------------|------|-------------------------|
| V <sub>DDA</sub>    | Supply voltage              | Absolute          | 1.71             | —                 | 3.6              | V    |                         |
| V <sub>REFPGA</sub> | PGA ref voltage             |                   | VREF_OU<br>T     | VREF_OU<br>T      | VREF_OU<br>T     | V    | 2, 3                    |
| V <sub>ADIN</sub>   | Input voltage               |                   | V <sub>SSA</sub> | —                 | V <sub>DDA</sub> | V    |                         |
| V <sub>CM</sub>     | Input Common<br>Mode range  |                   | V <sub>SSA</sub> | —                 | V <sub>DDA</sub> | V    |                         |
| R <sub>PGAD</sub>   | Differential input          | Gain = 1, 2, 4, 8 | —                | 128               | —                | kΩ   | IN+ to IN- <sup>4</sup> |
|                     | impedance                   | Gain = 16, 32     | _                | 64                | —                |      |                         |
|                     |                             | Gain = 64         | _                | 32                | —                |      |                         |
| R <sub>AS</sub>     | Analog source<br>resistance |                   | _                | 100               | _                | Ω    | 5                       |
| T <sub>S</sub>      | ADC sampling time           |                   | 1.25             | _                 |                  | μs   | 6                       |

Table continues on the next page...



Peripheral operating requirements and behaviors

Figure 17. Typical hysteresis vs. Vin level (VDD=3.3V, PMODE=1)

### 6.6.3 12-bit DAC electrical characteristics

#### 6.6.3.1 12-bit DAC operating requirements Table 32. 12-bit DAC operating requirements

| Symbol            | Desciption              | Min.                                         | Max. | Unit | Notes |
|-------------------|-------------------------|----------------------------------------------|------|------|-------|
| V <sub>DDA</sub>  | Supply voltage          | 1.71                                         | 3.6  | V    |       |
| V <sub>DACR</sub> | Reference voltage       | 1.13                                         | 3.6  | V    | 1     |
| T <sub>A</sub>    | Temperature             | Operating temperature<br>range of the device |      | °C   |       |
| CL                | Output load capacitance | _                                            | 100  | pF   | 2     |
| ١L                | Output load current     |                                              | 1    | mA   |       |

1. The DAC reference can be selected to be V<sub>DDA</sub> or the voltage output of the VREF module (VREF\_OUT)

2. A small load capacitance (47 pF) can improve the bandwidth performance of the DAC





Figure 18. Typical INL error vs. digital code





Figure 19. Offset at half scale vs. temperature

## 6.6.4 Voltage reference electrical specifications

| Table 34. | VREF full-range | operating | requirements |
|-----------|-----------------|-----------|--------------|
|-----------|-----------------|-----------|--------------|

| Symbol           | Description             | Min.                                         | Max. | Unit | Notes |
|------------------|-------------------------|----------------------------------------------|------|------|-------|
| V <sub>DDA</sub> | Supply voltage          | 1.71                                         | 3.6  | V    |       |
| T <sub>A</sub>   | Temperature             | Operating temperature<br>range of the device |      | °C   |       |
| CL               | Output load capacitance | 100                                          |      | nF   | 1, 2  |

1. C<sub>L</sub> must be connected to VREF\_OUT if the VREF\_OUT functionality is being used for either an internal or external reference.

 The load capacitance should not exceed +/-25% of the nominal specified C<sub>L</sub> value over the operating temperature range of the device.

#### Peripheral operating requirements and behaviors

| Num  | Description                              | Min.                      | Max.                      | Unit |
|------|------------------------------------------|---------------------------|---------------------------|------|
|      | Operating voltage                        | 2.7                       | 3.6                       | V    |
|      | Frequency of operation                   |                           | 12.5                      | MHz  |
| DS9  | DSPI_SCK input cycle time                | 4 x t <sub>BUS</sub>      |                           | ns   |
| DS10 | DSPI_SCK input high/low time             | (t <sub>SCK</sub> /2) – 2 | (t <sub>SCK</sub> /2) + 2 | ns   |
| DS11 | DSPI_SCK to DSPI_SOUT valid              |                           | 10                        | ns   |
| DS12 | DSPI_SCK to DSPI_SOUT invalid            | 0                         |                           | ns   |
| DS13 | DSPI_SIN to DSPI_SCK input setup         | 2                         |                           | ns   |
| DS14 | DSPI_SCK to DSPI_SIN input hold          | 7                         |                           | ns   |
| DS15 | DSPI_SS active to DSPI_SOUT driven       |                           | 14                        | ns   |
| DS16 | DSPI_SS inactive to DSPI_SOUT not driven |                           | 14                        | ns   |





Figure 23. DSPI classic SPI timing — slave mode

## 6.8.7 DSPI switching specifications (full voltage range)

The DMA Serial Peripheral Interface (DSPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The tables below provides DSPI timing characteristics for classic SPI timing modes. Refer to the DSPI chapter of the Reference Manual for information on the modified transfer formats used for communicating with slower peripheral devices.

| Num | Description                | Min.                 | Max. | Unit | Notes |
|-----|----------------------------|----------------------|------|------|-------|
|     | Operating voltage          | 1.71                 | 3.6  | V    | 1     |
|     | Frequency of operation     | —                    | 12.5 | MHz  |       |
| DS1 | DSPI_SCK output cycle time | 4 x t <sub>BUS</sub> |      | ns   |       |

Table 44. Master mode DSPI timing (full voltage range)

Table continues on the next page...

6.  $C_b$  = total capacitance of the one bus line in pF.



Figure 26. Timing definition for fast and standard mode devices on the I<sup>2</sup>C bus

## 6.8.9 UART switching specifications

See General switching specifications.

#### 6.8.10 SDHC specifications

The following timing specs are defined at the chip I/O pin and must be translated appropriately to arrive at timing specs/constraints for the physical interface.

| Num | Symbol                                                               | Description                                     | Min. | Max.  | Unit |  |  |  |
|-----|----------------------------------------------------------------------|-------------------------------------------------|------|-------|------|--|--|--|
|     | Card input clock                                                     |                                                 |      |       |      |  |  |  |
| SD1 | fpp                                                                  | Clock frequency (low speed)                     | 0    | 400   | kHz  |  |  |  |
|     | fpp                                                                  | Clock frequency (SD\SDIO full speed\high speed) | 0    | 25\50 | MHz  |  |  |  |
|     | fpp                                                                  | Clock frequency (MMC full speed\high speed)     | 0    | 20\50 | MHz  |  |  |  |
|     | f <sub>OD</sub>                                                      | Clock frequency (identification mode)           | 0    | 400   | kHz  |  |  |  |
| SD2 | t <sub>WL</sub>                                                      | Clock low time                                  | 7    | —     | ns   |  |  |  |
| SD3 | t <sub>WH</sub>                                                      | Clock high time                                 | 7    | —     | ns   |  |  |  |
| SD4 | t <sub>TLH</sub>                                                     | Clock rise time                                 | —    | 3     | ns   |  |  |  |
| SD5 | t <sub>THL</sub>                                                     | Clock fall time                                 | —    | 3     | ns   |  |  |  |
|     | SDHC output / card inputs SDHC_CMD, SDHC_DAT (reference to SDHC_CLK) |                                                 |      |       |      |  |  |  |
| SD6 | t <sub>OD</sub>                                                      | SDHC output delay (output valid)                | -5   | 8.3   | ns   |  |  |  |
|     | SDHC input / card inputs SDHC_CMD, SDHC_DAT (reference to SDHC_CLK)  |                                                 |      |       |      |  |  |  |
| SD7 | t <sub>ISU</sub> SDHC input setup time 5 –                           |                                                 |      |       | ns   |  |  |  |
| SD8 | D8 t <sub>IH</sub> SDHC input hold time                              |                                                 | 0    | —     | ns   |  |  |  |

Table 47. SDHC switching specifications

# 7 Dimensions

## 7.1 Obtaining package dimensions

Package dimensions are provided in package drawings.

To find a package drawing, go to freescale.com and perform a keyword search for the drawing's document number:

| If you want the drawing for this package | Then use this document number |  |  |  |  |
|------------------------------------------|-------------------------------|--|--|--|--|
| 121-pin MAPBGA                           | 98ASA00344D                   |  |  |  |  |

# 8 Pinout

# 8.1 K60 Signal Multiplexing and Pin Assignments

The following table shows the signals available on each pin and the locations of these pins on the devices supported by this document. The Port Control Module is responsible for selecting which ALT functionality is available on each pin.

| 121        | Pin Name         | Default   | ALT0      | ALT1             | ALT2      | ALT3        | ALT4       | ALT5 | ALT6       | ALT7 | EzPort |
|------------|------------------|-----------|-----------|------------------|-----------|-------------|------------|------|------------|------|--------|
| MAP<br>Bga |                  |           |           |                  |           |             |            |      |            |      |        |
| E4         | PTE0             | ADC1_SE4a | ADC1_SE4a | PTE0             | SPI1_PCS1 | UART1_TX    | SDHC0_D1   |      | I2C1_SDA   |      |        |
| E3         | PTE1/<br>LLWU_P0 | ADC1_SE5a | ADC1_SE5a | PTE1/<br>LLWU_P0 | SPI1_SOUT | UART1_RX    | SDHC0_D0   |      | I2C1_SCL   |      |        |
| E2         | PTE2/<br>LLWU_P1 | ADC1_SE6a | ADC1_SE6a | PTE2/<br>LLWU_P1 | SPI1_SCK  | UART1_CTS_b | SDHC0_DCLK |      |            |      |        |
| F4         | PTE3             | ADC1_SE7a | ADC1_SE7a | PTE3             | SPI1_SIN  | UART1_RTS_b | SDHC0_CMD  |      |            |      |        |
| E7         | VDD              | VDD       | VDD       |                  |           |             |            |      |            |      |        |
| F7         | VSS              | VSS       | VSS       |                  |           |             |            |      |            |      |        |
| H7         | PTE4/<br>LLWU_P2 | DISABLED  |           | PTE4/<br>LLWU_P2 | SPI1_PCS0 | UART3_TX    | SDHC0_D3   |      |            |      |        |
| G4         | PTE5             | DISABLED  |           | PTE5             | SPI1_PCS2 | UART3_RX    | SDHC0_D2   |      |            |      |        |
| F3         | PTE6             | DISABLED  |           | PTE6             | SPI1_PCS3 | UART3_CTS_b | I2S0_MCLK  |      | I2S0_CLKIN |      |        |
| E6         | VDD              | VDD       | VDD       |                  |           |             |            |      |            |      |        |
| G7         | VSS              | VSS       | VSS       |                  |           |             |            |      |            |      |        |
| L6         | VSS              | VSS       | VSS       |                  |           |             |            |      |            |      |        |
| F1         | USB0_DP          | USB0_DP   | USB0_DP   |                  |           |             |            |      |            |      |        |