



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Details                    |                                                                                      |
|----------------------------|--------------------------------------------------------------------------------------|
| Product Status             | Not For New Designs                                                                  |
| Core Processor             | ARM® Cortex®-M4                                                                      |
| Core Size                  | 32-Bit Single-Core                                                                   |
| Speed                      | 100MHz                                                                               |
| Connectivity               | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, IrDA, SD, SPI, UART/USART, USB, USB OTG |
| Peripherals                | DMA, I <sup>2</sup> S, LVD, POR, PWM, WDT                                            |
| Number of I/O              | 86                                                                                   |
| Program Memory Size        | 256КВ (256К х 8)                                                                     |
| Program Memory Type        | FLASH                                                                                |
| EEPROM Size                | 4K x 8                                                                               |
| RAM Size                   | 64K x 8                                                                              |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V                                                                         |
| Data Converters            | A/D 38x16b; D/A 2x12b                                                                |
| Oscillator Type            | Internal                                                                             |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                                   |
| Mounting Type              | Surface Mount                                                                        |
| Package / Case             | 121-LFBGA                                                                            |
| Supplier Device Package    | 121-MAPBGA (8x8)                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mk60dx256zvmc10              |
|                            |                                                                                      |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 1 Ordering parts

## 1.1 Determining valid orderable parts

Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to freescale.com and perform a part number search for the following device numbers: PK60 and MK60.

# 2 Part identification

## 2.1 Description

Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received.

## 2.2 Format

Part numbers for this device have the following format:

Q K## A M FFF R T PP CC N

## 2.3 Fields

This table lists the possible values for each field in the part number (not all combinations are valid):

| Field | Description          | Values                                                                                     |
|-------|----------------------|--------------------------------------------------------------------------------------------|
| Q     | Qualification status | <ul> <li>M = Fully qualified, general market flow</li> <li>P = Prequalification</li> </ul> |
| K##   | Kinetis family       | • K60                                                                                      |
| A     | Key attribute        | <ul> <li>D = Cortex-M4 w/ DSP</li> <li>F = Cortex-M4 w/ DSP and FPU</li> </ul>             |
| М     | Flash memory type    | <ul> <li>N = Program flash only</li> <li>X = Program flash and FlexMemory</li> </ul>       |

Table continues on the next page ...

## 3.1.1 Example

This is an example of an operating requirement:

| Symbol          | Description                  | Min. | Max. | Unit |
|-----------------|------------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply<br>voltage | 0.9  | 1.1  | V    |

## 3.2 Definition: Operating behavior

An *operating behavior* is a specified value or range of values for a technical characteristic that are guaranteed during operation if you meet the operating requirements and any other specified conditions.

### 3.2.1 Example

This is an example of an operating behavior:

| Symbol          | Description                                  | Min. | Max. | Unit |
|-----------------|----------------------------------------------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak pullup/<br>pulldown current | 10   | 130  | μΑ   |

## 3.3 Definition: Attribute

An *attribute* is a specified value or range of values for a technical characteristic that are guaranteed, regardless of whether you meet the operating requirements.

### 3.3.1 Example

This is an example of an attribute:

| Symbol | Description                        | Min. | Max. | Unit |
|--------|------------------------------------|------|------|------|
| CIN_D  | Input capacitance:<br>digital pins | —    | 7    | pF   |

Terminology and guidelines



## 3.7 Guidelines for ratings and operating requirements

Follow these guidelines for ratings and operating requirements:

- Never exceed any of the chip's ratings.
- During normal operation, don't exceed any of the chip's operating requirements.
- If you must exceed an operating requirement at times other than during normal operation (for example, during power sequencing), limit the duration as much as possible.

## 3.8 Definition: Typical value

A *typical value* is a specified value for a technical characteristic that:

- Lies within the range of values specified by the operating behavior
- Given the typical manufacturing process, is representative of that characteristic during operation when you meet the typical-value conditions or other specified conditions

Typical values are provided as design guidelines and are neither tested nor guaranteed.

# 4 Ratings

## 4.1 Thermal handling ratings

| Symbol           | Description                   | Min. | Max. | Unit | Notes |
|------------------|-------------------------------|------|------|------|-------|
| T <sub>STG</sub> | Storage temperature           | -55  | 150  | °C   | 1     |
| T <sub>SDR</sub> | Solder temperature, lead-free | —    | 260  | °C   | 2     |
|                  | Solder temperature, leaded    | —    | 245  |      |       |

1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.

2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

### 4.2 Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level | —    | 3    | _    | 1     |

1. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

## 4.3 ESD handling ratings

| Symbol           | Description                                           | Min.  | Max.  | Unit | Notes |
|------------------|-------------------------------------------------------|-------|-------|------|-------|
| V <sub>HBM</sub> | Electrostatic discharge voltage, human body model     | -2000 | +2000 | V    | 1     |
| V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500  | +500  | V    | 2     |
| I <sub>LAT</sub> | Latch-up current at ambient temperature of 105°C      | -100  | +100  | mA   | 3     |

1. Determined according to JEDEC Standard JESD22-A114, *Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)*.

2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.

3. Determined according to JEDEC Standard JESD78, IC Latch-Up Test.

## 4.4 Voltage and current operating ratings

General

| Symbol              | Description                                                    | Min.                  | Max.                  | Unit |
|---------------------|----------------------------------------------------------------|-----------------------|-----------------------|------|
| V <sub>DD</sub>     | Digital supply voltage                                         | -0.3                  | 3.8                   | V    |
| I <sub>DD</sub>     | Digital supply current                                         |                       | 185                   | mA   |
| V <sub>DIO</sub>    | Digital input voltage (except RESET, EXTAL, and XTAL)          | -0.3                  | 5.5                   | V    |
| V <sub>AIO</sub>    | Analog <sup>1</sup> , RESET, EXTAL, and XTAL input voltage     | -0.3                  | V <sub>DD</sub> + 0.3 | V    |
| I <sub>D</sub>      | Maximum current single pin limit (applies to all digital pins) | -25                   | 25                    | mA   |
| V <sub>DDA</sub>    | Analog supply voltage                                          | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> + 0.3 | V    |
| V <sub>USB_DP</sub> | USB_DP input voltage                                           | -0.3                  | 3.63                  | V    |
| V <sub>USB_DM</sub> | USB_DM input voltage                                           | -0.3                  | 3.63                  | V    |
| VREGIN              | USB regulator input                                            | -0.3                  | 6.0                   | V    |
| V <sub>BAT</sub>    | RTC battery supply voltage                                     | -0.3                  | 3.8                   | V    |

1. Analog pins are defined as pins that do not have an associated general purpose I/O port function.

## 5 General

## 5.1 AC electrical characteristics

Unless otherwise specified, propagation delays are measured from the 50% to the 50% point, and rise and fall times are measured at the 20% and 80% points, as shown in the following figure.



The midpoint is  $V_{IL}$  +  $(V_{IH} - V_{IL})/2$ .

### Figure 1. Input signal measurement reference

All digital I/O switching characteristics assume:

- 1. output pins
  - have C<sub>L</sub>=30pF loads,
  - are configured for fast slew rate (PORTx\_PCRn[SRE]=0), and
  - are configured for high drive strength (PORTx\_PCRn[DSE]=1)
- 2. input pins
  - have their passive filter disabled (PORTx\_PCRn[PFE]=0)

### 5.3.2 General switching specifications

These general purpose specifications apply to all signals configured for GPIO, UART, CAN, CMT, IEEE 1588 timer, and I<sup>2</sup>C signals.

| Symbol | Description                                                                                                 | Min. | Max. | Unit                | Notes |
|--------|-------------------------------------------------------------------------------------------------------------|------|------|---------------------|-------|
|        | GPIO pin interrupt pulse width (digital glitch filter disabled) — Synchronous path                          | 1.5  | -    | Bus clock<br>cycles | 1, 2  |
|        | GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter enabled) — Asynchronous path  | 100  | -    | ns                  | 3     |
|        | GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter disabled) — Asynchronous path | 16   | -    | ns                  | 3     |
|        | External reset pulse width (digital glitch filter disabled)                                                 | 100  | _    | ns                  | 3     |
|        | Mode select (EZP_CS) hold time after reset deassertion                                                      | 2    | -    | Bus clock<br>cycles |       |
|        | Port rise and fall time (high drive strength)                                                               |      |      |                     | 4     |
|        | Slew disabled                                                                                               |      |      |                     |       |
|        | • $1.71 \le V_{DD} \le 2.7V$                                                                                | —    | 12   | ns                  |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                                                                                 | —    | 6    | ns                  |       |
|        | Slew enabled                                                                                                |      |      |                     |       |
|        | • $1.71 \le V_{DD} \le 2.7V$                                                                                | _    | 36   | ns                  |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                                                                                 | —    | 24   | ns                  |       |
|        | Port rise and fall time (low drive strength)                                                                |      |      |                     | 5     |
|        | Slew disabled                                                                                               |      |      |                     |       |
|        | • $1.71 \le V_{DD} \le 2.7V$                                                                                | _    | 12   | ns                  |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                                                                                 | _    | 6    | ns                  |       |
|        | Slew enabled                                                                                                |      |      |                     |       |
|        | • 1.71 ≤ V <sub>DD</sub> ≤ 2.7V                                                                             | _    | 36   | ns                  |       |
|        | <ul> <li>2.7 ≤ V<sub>DD</sub> ≤ 3.6V</li> </ul>                                                             | _    | 24   | ns                  |       |

Table 10. General switching specifications

- 1. This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In Stop, VLPS, LLS, and VLLSx modes, the synchronizer is bypassed so shorter pulses can be recognized in that case.
- 2. The greater synchronous and asynchronous timing must be met.
- 3. This is the minimum pulse width that is guaranteed to be recognized as a pin interrupt request in Stop, VLPS, LLS, and VLLSx modes.
- 4. 75 pF load
- 5. 15 pF load

## 5.4 Thermal specifications

### 5.4.1 Thermal operating requirements

 Table 11.
 Thermal operating requirements

| Symbol         | Description              | Min. | Max. | Unit |
|----------------|--------------------------|------|------|------|
| TJ             | Die junction temperature | -40  | 125  | °C   |
| T <sub>A</sub> | Ambient temperature      | -40  |      | °C   |

### 5.4.2 Thermal attributes

| Board type        | Symbol            | Description                                                                                                       | 121 MAPBGA | Unit | Notes |
|-------------------|-------------------|-------------------------------------------------------------------------------------------------------------------|------------|------|-------|
| Single-layer (1s) | R <sub>0JA</sub>  | Thermal<br>resistance, junction<br>to ambient (natural<br>convection)                                             | 65         | °C/W | 1     |
| Four-layer (2s2p) | R <sub>0JA</sub>  | Thermal<br>resistance, junction<br>to ambient (natural<br>convection)                                             | 36         | °C/W | 1     |
| Single-layer (1s) | R <sub>θJMA</sub> | Thermal<br>resistance, junction<br>to ambient (200 ft./<br>min. air speed)                                        | 52         | °C/W | 1     |
| Four-layer (2s2p) | R <sub>θJMA</sub> | Thermal<br>resistance, junction<br>to ambient (200 ft./<br>min. air speed)                                        | 31         | °C/W | 1     |
| —                 | R <sub>θJB</sub>  | Thermal<br>resistance, junction<br>to board                                                                       | 17         | °C/W | 2     |
| _                 | R <sub>θJC</sub>  | Thermal<br>resistance, junction<br>to case                                                                        | 13         | °C/W | 3     |
|                   | Ψ <sub>JT</sub>   | Thermal<br>characterization<br>parameter, junction<br>to package top<br>outside center<br>(natural<br>convection) | 3          | °C/W | 4     |

- 1. Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air), or EIA/JEDEC Standard JESD51-6, Integrated Circuit Thermal Test Method Environmental Conditions—Forced Convection (Moving Air).
- 2. Determined according to JEDEC Standard JESD51-8, Integrated Circuit Thermal Test Method Environmental Conditions—Junction-to-Board.
- 3. Determined according to Method 1012.1 of MIL-STD 883, *Test Method Standard, Microcircuits*, with the cold plate temperature used for the case temperature. The value includes the thermal resistance of the interface material between the top of the package and the cold plate.
- 4. Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air).

| Symbol                | Description                                                                                                                    | Min.   | Тур. | Max.                                        | Unit | Notes |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------|--------|------|---------------------------------------------|------|-------|
|                       | P                                                                                                                              | LL     |      |                                             |      |       |
| f <sub>vco</sub>      | VCO operating frequency                                                                                                        | 48.0   | —    | 100                                         | MHz  |       |
| I <sub>pli</sub>      | PLL operating current<br>• PLL @ 96 MHz (f <sub>osc_hi_1</sub> = 8 MHz, f <sub>pll_ref</sub> =<br>2 MHz, VDIV multiplier = 48) | _      | 1060 | _                                           | μA   | 7     |
| I <sub>pli</sub>      | PLL operating current<br>• PLL @ 48 MHz (f <sub>osc_hi_1</sub> = 8 MHz, f <sub>pll_ref</sub> =<br>2 MHz, VDIV multiplier = 24) | _      | 600  | -                                           | μA   | 7     |
| f <sub>pll_ref</sub>  | PLL reference frequency range                                                                                                  | 2.0    | —    | 4.0                                         | MHz  |       |
| J <sub>cyc_pll</sub>  | PLL period jitter (RMS)                                                                                                        |        |      |                                             |      | 8     |
|                       | • f <sub>vco</sub> = 48 MHz                                                                                                    | —      | 120  |                                             | ps   |       |
|                       | • f <sub>vco</sub> = 100 MHz                                                                                                   | _      | 50   | _                                           | ps   |       |
| J <sub>acc_pll</sub>  | PLL accumulated jitter over 1µs (RMS)                                                                                          |        |      |                                             |      | 8     |
|                       | • f <sub>vco</sub> = 48 MHz                                                                                                    | _      | 1350 | _                                           | ps   |       |
|                       | • f <sub>vco</sub> = 100 MHz                                                                                                   | _      | 600  | _                                           | ps   |       |
| D <sub>lock</sub>     | Lock entry frequency tolerance                                                                                                 | ± 1.49 | —    | ± 2.98                                      | %    |       |
| D <sub>unl</sub>      | Lock exit frequency tolerance                                                                                                  | ± 4.47 | _    | ± 5.97                                      | %    |       |
| t <sub>pll_lock</sub> | Lock detector detection time                                                                                                   | _      | _    | $150 \times 10^{-6} + 1075(1/ f_{pll_ref})$ | S    | 9     |

#### Table 15. MCG specifications (continued)

1. This parameter is measured with the internal reference (slow clock) being used as a reference to the FLL (FEI clock mode).

- 2. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=0.
- The resulting system clock frequencies should not exceed their maximum specified values. The DCO frequency deviation (Δf<sub>dco t</sub>) over voltage and temperature should be considered.
- 4. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=1.
- 5. The resulting clock frequency must not exceed the maximum specified clock frequency of the device.
- 6. This specification applies to any time the FLL reference source or reference divider is changed, trim value is changed, DMX32 bit is changed, DRS bits are changed, or changing from FLL disabled (BLPE, BLPI) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.
- 7. Excludes any oscillator currents that are also consuming power while PLL is in operation.
- 8. This specification was obtained using a Freescale developed PCB. PLL jitter is dependent on the noise characteristics of each PCB and results will vary.
- This specification applies to any time the PLL VCO divider or reference divider is changed, or changing from PLL disabled (BLPE, BLPI) to PLL enabled (PBE, PEE). If a crystal/resonator is being used as the reference, this specification assumes it is already running.

### 6.3.2 Oscillator electrical specifications

This section provides the electrical characteristics of the module.

| Symbol                       | Description                                                                                            | Min. | Тур.            | Max. | Unit | Notes |
|------------------------------|--------------------------------------------------------------------------------------------------------|------|-----------------|------|------|-------|
| V <sub>pp</sub> <sup>5</sup> | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — low-frequency, low-power mode<br>(HGO=0)  | _    | 0.6             | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — low-frequency, high-gain mode<br>(HGO=1)  | _    | V <sub>DD</sub> | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — high-frequency, low-power mode<br>(HGO=0) | _    | 0.6             | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — high-frequency, high-gain mode<br>(HGO=1) | —    | V <sub>DD</sub> | _    | V    |       |

 Table 16.
 Oscillator DC electrical specifications (continued)

- 1.  $V_{DD}$ =3.3 V, Temperature =25 °C
- 2. See crystal or resonator manufacturer's recommendation
- 3. C<sub>x</sub>,C<sub>y</sub> can be provided by using either the integrated capacitors or by using external components.
- 4. When low power mode is selected, R<sub>F</sub> is integrated and must not be attached externally.
- 5. The EXTAL and XTAL pins should only be connected to required oscillator components and must not be connected to any other devices.

# 6.3.2.2 Oscillator frequency specifications

### Table 17. Oscillator frequency specifications

| Symbol                | Description                                                                                           | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|-------------------------------------------------------------------------------------------------------|------|------|------|------|-------|
| f <sub>osc_lo</sub>   | Oscillator crystal or resonator frequency — low frequency mode (MCG_C2[RANGE]=00)                     | 32   | —    | 40   | kHz  |       |
| f <sub>osc_hi_1</sub> | Oscillator crystal or resonator frequency — high<br>frequency mode (low range)<br>(MCG_C2[RANGE]=01)  | 3    | _    | 8    | MHz  |       |
| f <sub>osc_hi_2</sub> | Oscillator crystal or resonator frequency — high<br>frequency mode (high range)<br>(MCG_C2[RANGE]=1x) | 8    | _    | 32   | MHz  |       |
| f <sub>ec_extal</sub> | Input clock frequency (external clock mode)                                                           |      | —    | 50   | MHz  | 1, 2  |
| t <sub>dc_extal</sub> | Input clock duty cycle (external clock mode)                                                          | 40   | 50   | 60   | %    |       |
| t <sub>cst</sub>      | Crystal startup time — 32 kHz low-frequency, low-power mode (HGO=0)                                   | _    | 750  |      | ms   | 3, 4  |
|                       | Crystal startup time — 32 kHz low-frequency,<br>high-gain mode (HGO=1)                                |      | 250  | _    | ms   |       |
|                       | Crystal startup time — 8 MHz high-frequency<br>(MCG_C2[RANGE]=01), low-power mode<br>(HGO=0)          | _    | 0.6  | _    | ms   |       |
|                       | Crystal startup time — 8 MHz high-frequency<br>(MCG_C2[RANGE]=01), high-gain mode<br>(HGO=1)          | _    | 1    | _    | ms   |       |

- 1. Other frequency limits may apply when external clock is being used as a reference for the FLL or PLL.
- 2. When transitioning from FBE to FEI mode, restrict the frequency of the input clock so that, when it is divided by FRDIV, it remains within the limits of the DCO input clock frequency.
- 3. Proper PC board layout procedures must be followed to achieve specifications.

#### Peripheral operating requirements and behaviors

| Table 21. Flash command timing specifications (continu | led) |
|--------------------------------------------------------|------|
|--------------------------------------------------------|------|

| Symbol                   | Description                                              | Min.       | Тур.         | Max. | Unit | Notes |
|--------------------------|----------------------------------------------------------|------------|--------------|------|------|-------|
| -                        | Swap Control execution time                              |            |              |      |      |       |
| t <sub>swapx01</sub>     | control code 0x01                                        | _          | 200          | —    | μs   |       |
| t <sub>swapx02</sub>     | control code 0x02                                        | —          | 70           | 150  | μs   |       |
| t <sub>swapx04</sub>     | control code 0x04                                        | —          | 70           | 150  | μs   |       |
| t <sub>swapx08</sub>     | control code 0x08                                        | _          |              | 30   | μs   |       |
|                          | Program Partition for EEPROM execution time              |            |              |      |      |       |
| t <sub>pgmpart64k</sub>  | 256 KB FlexNVM                                           | _          | 450          | _    | ms   |       |
| t <sub>pgmpart256k</sub> |                                                          |            | 450          |      |      |       |
| 13 1 1 1                 | Set FlexRAM Function execution time:                     |            |              |      |      |       |
| t <sub>setramff</sub>    | Control Code 0xFF                                        | —          | 70           | —    | μs   |       |
| t <sub>setram32k</sub>   | 32 KB EEPROM backup                                      | —          | 0.8          | 1.2  | ms   |       |
| t <sub>setram64k</sub>   | 64 KB EEPROM backup                                      | —          | 1.3          | 1.9  | ms   |       |
| t <sub>setram256k</sub>  | • 256 KB EEPROM backup                                   | —          | 4.5          | 5.5  | ms   |       |
|                          | Byte-write to FlexRAM                                    | for EEPRON | l operation  |      |      |       |
| t <sub>eewr8bers</sub>   | Byte-write to erased FlexRAM location execution time     | —          | 175          | 260  | μs   | 3     |
|                          | Byte-write to FlexRAM execution time:                    |            |              |      |      |       |
| t <sub>eewr8b32k</sub>   | 32 KB EEPROM backup                                      | —          | 385          | 1800 | μs   |       |
| t <sub>eewr8b64k</sub>   | 64 KB EEPROM backup                                      | —          | 475          | 2000 | μs   |       |
| t <sub>eewr8b128k</sub>  | 128 KB EEPROM backup                                     | —          | 650          | 2400 | μs   |       |
| t <sub>eewr8b256k</sub>  | 256 KB EEPROM backup                                     | —          | 1000         | 3200 | μs   |       |
|                          | Word-write to FlexRAM                                    | for EEPRON | A operation  |      |      |       |
| t <sub>eewr16bers</sub>  | Word-write to erased FlexRAM location execution time     | —          | 175          | 260  | μs   |       |
|                          | Word-write to FlexRAM execution time:                    |            |              |      |      |       |
| t <sub>eewr16b32k</sub>  | 32 KB EEPROM backup                                      | —          | 385          | 1800 | μs   |       |
| t <sub>eewr16b64k</sub>  | 64 KB EEPROM backup                                      | —          | 475          | 2000 | μs   |       |
| t <sub>eewr16b128k</sub> | 128 KB EEPROM backup                                     | —          | 650          | 2400 | μs   |       |
| t <sub>eewr16b256k</sub> | 256 KB EEPROM backup                                     | —          | 1000         | 3200 | μs   |       |
|                          | Longword-write to FlexRA                                 | M for EEPR | OM operation | 1    |      |       |
| t <sub>eewr32bers</sub>  | Longword-write to erased FlexRAM location execution time | _          | 360          | 540  | μs   |       |
|                          | Longword-write to FlexRAM execution time:                |            |              |      |      |       |
| t <sub>eewr32b32k</sub>  | 32 KB EEPROM backup                                      | —          | 630          | 2050 | μs   |       |
| t <sub>eewr32b64k</sub>  | 64 KB EEPROM backup                                      | —          | 810          | 2250 | μs   |       |
| t <sub>eewr32b128k</sub> | 128 KB EEPROM backup                                     | —          | 1200         | 2675 | μs   |       |
| t <sub>eewr32b256k</sub> | 256 KB EEPROM backup                                     |            | 1900         | 3500 | μs   |       |

Peripheral operating requirements and behaviors



Figure 9. EEPROM backup writes to FlexRAM

## 6.4.2 EzPort Switching Specifications

| Table 24. | EzPort switching | specifications |
|-----------|------------------|----------------|
|-----------|------------------|----------------|

| Num  | Description                                              | Min.                    | Max.                | Unit |
|------|----------------------------------------------------------|-------------------------|---------------------|------|
|      | Operating voltage                                        | 1.71                    | 3.6                 | V    |
| EP1  | EZP_CK frequency of operation (all commands except READ) | —                       | f <sub>SYS</sub> /2 | MHz  |
| EP1a | EZP_CK frequency of operation (READ command)             | _                       | f <sub>SYS</sub> /8 | MHz  |
| EP2  | EZP_CS negation to next EZP_CS assertion                 | 2 x t <sub>EZP_CK</sub> | _                   | ns   |
| EP3  | EZP_CS input valid to EZP_CK high (setup)                | 5                       | _                   | ns   |
| EP4  | EZP_CK high to EZP_CS input invalid (hold)               | 5                       | _                   | ns   |
| EP5  | EZP_D input valid to EZP_CK high (setup)                 | 2                       | _                   | ns   |
| EP6  | EZP_CK high to EZP_D input invalid (hold)                | 5                       | _                   | ns   |
| EP7  | EZP_CK low to EZP_Q output valid                         | _                       | 16                  | ns   |
| EP8  | EZP_CK low to EZP_Q output invalid (hold)                | 0                       | _                   | ns   |
| EP9  | EZP_CS negation to EZP_Q tri-state                       | _                       | 12                  | ns   |

2. Specification is valid for all FB\_AD[31:0] and FB\_TA.

Table 26. Flexbus full voltage range switching specifications

| Num | Description                             | Min.     | Max.   | Unit | Notes |
|-----|-----------------------------------------|----------|--------|------|-------|
|     | Operating voltage                       | 1.71     | 3.6    | V    |       |
|     | Frequency of operation                  | —        | FB_CLK | MHz  |       |
| FB1 | Clock period                            | 1/FB_CLK | _      | ns   |       |
| FB2 | Address, data, and control output valid | _        | 13.5   | ns   | 1     |
| FB3 | Address, data, and control output hold  | 0        | _      | ns   | 1     |
| FB4 | Data and FB_TA input setup              | 13.7     | _      | ns   | 2     |
| FB5 | Data and FB_TA input hold               | 0.5      | —      | ns   | 2     |

1. Specification is valid for all FB\_AD[31:0], FB\_BE/BWEn, FB\_CSn, FB\_OE, FB\_R/W, FB\_TBST, FB\_TSIZ[1:0], FB\_ALE, and FB\_TS.

2. Specification is valid for all FB\_AD[31:0] and  $\overline{\text{FB}_{-}\text{TA}}.$ 

Peripheral operating requirements and behaviors



Figure 12. FlexBus write timing diagram

### 6.5 Security and integrity modules

There are no specifications necessary for the device's security and integrity modules.

## 6.6 Analog

### 6.6.1 ADC electrical specifications

The 16-bit accuracy specifications listed in Table 27 and Table 28 are achievable on the differential pins ADCx\_DP0, ADCx\_DM0, ADCx\_DP1, ADCx\_DM1, ADCx\_DP3, and ADCx\_DM3.

The ADCx\_DP2 and ADCx\_DM2 ADC inputs are connected to the PGA outputs and are not direct device pins. Accuracy specifications for these pins are defined in Table 29 and Table 30.

All other ADC channels meet the 13-bit differential/12-bit single-ended accuracy specifications.

| Symbol            | Description                       | Conditions                                                                                                      | Min.             | Typ. <sup>1</sup> | Max.             | Unit | Notes |
|-------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------|------------------|-------------------|------------------|------|-------|
| V <sub>DDA</sub>  | Supply voltage                    | Absolute                                                                                                        | 1.71             | —                 | 3.6              | V    |       |
| $\Delta V_{DDA}$  | Supply voltage                    | Delta to V <sub>DD</sub> (V <sub>DD</sub> - V <sub>DDA</sub> )                                                  | -100             | 0                 | +100             | mV   | 2     |
| $\Delta V_{SSA}$  | Ground voltage                    | Delta to V <sub>SS</sub> (V <sub>SS</sub> - V <sub>SSA</sub> )                                                  | -100             | 0                 | +100             | mV   | 2     |
| V <sub>REFH</sub> | ADC reference voltage high        |                                                                                                                 | 1.13             | V <sub>DDA</sub>  | V <sub>DDA</sub> | V    |       |
| V <sub>REFL</sub> | ADC reference voltage low         |                                                                                                                 | V <sub>SSA</sub> | V <sub>SSA</sub>  | V <sub>SSA</sub> | V    |       |
| V <sub>ADIN</sub> | Input voltage                     | 16-bit differential mode                                                                                        | VREFL            |                   | 31/32 *<br>VREFH | V    |       |
|                   |                                   | All other modes                                                                                                 | VREFL            |                   | VREFH            |      |       |
| C <sub>ADIN</sub> | Input capacitance                 | 16-bit mode                                                                                                     | _                | 8                 | 10               | pF   |       |
|                   |                                   | <ul> <li>8-bit / 10-bit / 12-bit<br/>modes</li> </ul>                                                           | _                | 4                 | 5                |      |       |
| R <sub>ADIN</sub> | Input resistance                  |                                                                                                                 | _                | 2                 | 5                | kΩ   |       |
| R <sub>AS</sub>   | Analog source<br>resistance       | 13-bit / 12-bit modes<br>f <sub>ADCK</sub> < 4 MHz                                                              | _                | _                 | 5                | kΩ   | 3     |
| f <sub>ADCK</sub> | ADC conversion<br>clock frequency | ≤ 13-bit mode                                                                                                   | 1.0              |                   | 18.0             | MHz  | 4     |
| f <sub>ADCK</sub> | ADC conversion<br>clock frequency | 16-bit mode                                                                                                     | 2.0              |                   | 12.0             | MHz  | 4     |
| C <sub>rate</sub> | ADC conversion<br>rate            | ≤ 13-bit modes<br>No ADC hardware averaging<br>Continuous conversions<br>enabled, subsequent<br>conversion time | 20.000           |                   | 818.330          | Ksps | 5     |

# 6.6.1.1 16-bit ADC operating conditions

 Table 27.
 16-bit ADC operating conditions

Table continues on the next page...

| Symbol | Description                                 | Conditions                             | Min. | Typ. <sup>1</sup> | Max. | Unit | Notes                                       |
|--------|---------------------------------------------|----------------------------------------|------|-------------------|------|------|---------------------------------------------|
| ENOB   | Effective number                            | Gain=1, Average=4                      | 11.6 | 13.4              | —    | bits | 16-bit                                      |
|        | of bits                                     | • Gain=64, Average=4                   | 7.2  | 9.6               | _    | bits | differential<br>mode,f <sub>in</sub> =100Hz |
|        |                                             | <ul> <li>Gain=1, Average=32</li> </ul> | 12.8 | 14.5              |      | bits |                                             |
|        |                                             | Gain=2, Average=32                     | 11.0 | 14.3              |      | bits |                                             |
|        |                                             | Gain=4, Average=32                     | 7.9  | 13.8              | _    | bits |                                             |
|        |                                             | Gain=8, Average=32                     | 7.3  | 13.1              | _    | bits |                                             |
|        |                                             | Gain=16, Average=32                    | 6.8  | 12.5              |      | bits |                                             |
|        |                                             | Gain=32, Average=32                    | 6.8  | 11.5              | _    | bits |                                             |
|        |                                             | • Gain=64, Average=32                  | 7.5  | 10.6              | _    | bits |                                             |
| SINAD  | Signal-to-noise<br>plus distortion<br>ratio | See ENOB                               | 6.02 | × ENOB +          | 1.76 | dB   |                                             |

Table 30. 16-bit ADC with PGA characteristics (continued)

1. Typical values assume V\_{DDA} =3.0V, Temp=25°C, f\_{ADCK}=6MHz unless otherwise stated.

- 2. This current is a PGA module adder, in addition to ADC conversion currents.
- Between IN+ and IN-. The PGA draws a DC current from the input terminals. The magnitude of the DC current is a strong function of input common mode voltage (V<sub>CM</sub>) and the PGA gain.
- 4. Gain =  $2^{PGAG}$
- 5. After changing the PGA gain setting, a minimum of 2 ADC+PGA conversions should be ignored.
- 6. Limit the input signal swing so that the PGA does not saturate during operation. Input signal swing is dependent on the PGA reference voltage and gain setting.

## 6.6.2 CMP and 6-bit DAC electrical specifications

### Table 31. Comparator and 6-bit DAC electrical specifications

| Symbol             | Description                                        | Min.                  | Тур. | Max.            | Unit |
|--------------------|----------------------------------------------------|-----------------------|------|-----------------|------|
| V <sub>DD</sub>    | Supply voltage                                     | 1.71                  | _    | 3.6             | V    |
| I <sub>DDHS</sub>  | Supply current, High-speed mode (EN=1, PMODE=1)    | —                     | _    | 200             | μA   |
| I <sub>DDLS</sub>  | Supply current, low-speed mode (EN=1, PMODE=0)     | —                     | _    | 20              | μA   |
| V <sub>AIN</sub>   | Analog input voltage                               | V <sub>SS</sub> – 0.3 | _    | V <sub>DD</sub> | V    |
| V <sub>AIO</sub>   | Analog input offset voltage                        | —                     | _    | 20              | mV   |
| V <sub>H</sub>     | Analog comparator hysteresis <sup>1</sup>          |                       |      |                 |      |
|                    | • CR0[HYSTCTR] = 00                                | _                     | 5    | _               | mV   |
|                    | • CR0[HYSTCTR] = 01                                | _                     | 10   | _               | mV   |
|                    | • CR0[HYSTCTR] = 10                                | _                     | 20   | _               | mV   |
|                    | • CR0[HYSTCTR] = 11                                | —                     | 30   | _               | mV   |
| V <sub>CMPOh</sub> | Output high                                        | V <sub>DD</sub> – 0.5 | _    | _               | V    |
| V <sub>CMPOI</sub> | Output low                                         | —                     | _    | 0.5             | V    |
| t <sub>DHS</sub>   | Propagation delay, high-speed mode (EN=1, PMODE=1) | 20                    | 50   | 200             | ns   |

Table continues on the next page...



Figure 21. MII receive signal timing diagram

### 6.8.1.2 RMII signal switching specifications

The following timing specs meet the requirements for RMII style interfaces for a range of transceiver devices.

| Num   | Description                                 | Min. | Max. | Unit               |
|-------|---------------------------------------------|------|------|--------------------|
| —     | EXTAL frequency (RMII input clock RMII_CLK) | —    | 50   | MHz                |
| RMII1 | RMII_CLK pulse width high                   | 35%  | 65%  | RMII_CLK<br>period |
| RMII2 | RMII_CLK pulse width low                    | 35%  | 65%  | RMII_CLK<br>period |
| RMII3 | RXD[1:0], CRS_DV, RXER to RMII_CLK setup    | 4    | —    | ns                 |
| RMII4 | RMII_CLK to RXD[1:0], CRS_DV, RXER hold     | 2    | _    | ns                 |
| RMII7 | RMII_CLK to TXD[1:0], TXEN invalid          | 4    | —    | ns                 |
| RMII8 | RMII_CLK to TXD[1:0], TXEN valid            | —    | 15   | ns                 |

 Table 39. RMII signal switching specifications

## 6.8.2 USB electrical specifications

The USB electricals for the USB On-the-Go module conform to the standards documented by the Universal Serial Bus Implementers Forum. For the most up-to-date standards, visit **usb.org**.

#### Peripheral operating requirements and behaviors

| Num  | Description                              | Min.                      | Max.                      | Unit |
|------|------------------------------------------|---------------------------|---------------------------|------|
|      | Operating voltage                        | 2.7                       | 3.6                       | V    |
|      | Frequency of operation                   |                           | 12.5                      | MHz  |
| DS9  | DSPI_SCK input cycle time                | 4 x t <sub>BUS</sub>      | _                         | ns   |
| DS10 | DSPI_SCK input high/low time             | (t <sub>SCK</sub> /2) – 2 | (t <sub>SCK</sub> /2) + 2 | ns   |
| DS11 | DSPI_SCK to DSPI_SOUT valid              | —                         | 10                        | ns   |
| DS12 | DSPI_SCK to DSPI_SOUT invalid            | 0                         | _                         | ns   |
| DS13 | DSPI_SIN to DSPI_SCK input setup         | 2                         | —                         | ns   |
| DS14 | DSPI_SCK to DSPI_SIN input hold          | 7                         | —                         | ns   |
| DS15 | DSPI_SS active to DSPI_SOUT driven       | —                         | 14                        | ns   |
| DS16 | DSPI_SS inactive to DSPI_SOUT not driven | —                         | 14                        | ns   |





Figure 23. DSPI classic SPI timing — slave mode

### 6.8.7 DSPI switching specifications (full voltage range)

The DMA Serial Peripheral Interface (DSPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The tables below provides DSPI timing characteristics for classic SPI timing modes. Refer to the DSPI chapter of the Reference Manual for information on the modified transfer formats used for communicating with slower peripheral devices.

| Num | Description                | Min.                 | Max. | Unit | Notes |
|-----|----------------------------|----------------------|------|------|-------|
|     | Operating voltage          | 1.71                 | 3.6  | V    | 1     |
|     | Frequency of operation     | _                    | 12.5 | MHz  |       |
| DS1 | DSPI_SCK output cycle time | 4 x t <sub>BUS</sub> |      | ns   |       |

Table 44. Master mode DSPI timing (full voltage range)

Table continues on the next page...



Figure 25. DSPI classic SPI timing — slave mode

### 6.8.8 Inter-Integrated Circuit Interface (I<sup>2</sup>C) timing Table 46. I<sup>2</sup>C timing

| Characteristic                                                                                     | Symbol                | Standard Mode    |                   | Fast                               | Unit             |     |
|----------------------------------------------------------------------------------------------------|-----------------------|------------------|-------------------|------------------------------------|------------------|-----|
|                                                                                                    |                       | Minimum          | Maximum           | Minimum                            | Maximum          |     |
| SCL Clock Frequency                                                                                | f <sub>SCL</sub>      | 0                | 100               | 0                                  | 400              | kHz |
| Hold time (repeated) START condition.<br>After this period, the first clock pulse is<br>generated. | t <sub>HD</sub> ; STA | 4                |                   | 0.6                                | —                | μs  |
| LOW period of the SCL clock                                                                        | t <sub>LOW</sub>      | 4.7              | _                 | 1.3                                | —                | μs  |
| HIGH period of the SCL clock                                                                       | t <sub>HIGH</sub>     | 4                | —                 | 0.6                                | _                | μs  |
| Set-up time for a repeated START condition                                                         | t <sub>SU</sub> ; STA | 4.7              | _                 | 0.6                                | —                | μs  |
| Data hold time for $I_2C$ bus devices                                                              | t <sub>HD</sub> ; DAT | 01               | 3.45 <sup>2</sup> | 0 <sup>3</sup>                     | 0.9 <sup>1</sup> | μs  |
| Data set-up time                                                                                   | t <sub>SU</sub> ; DAT | 250 <sup>4</sup> | —                 | 100 <sup>2, 5</sup>                | _                | ns  |
| Rise time of SDA and SCL signals                                                                   | t <sub>r</sub>        | —                | 1000              | 20 +0.1C <sub>b</sub> <sup>6</sup> | 300              | ns  |
| Fall time of SDA and SCL signals                                                                   | t <sub>f</sub>        | —                | 300               | 20 +0.1C <sub>b</sub> <sup>5</sup> | 300              | ns  |
| Set-up time for STOP condition                                                                     | t <sub>SU</sub> ; STO | 4                | _                 | 0.6                                | _                | μs  |
| Bus free time between STOP and<br>START condition                                                  | t <sub>BUF</sub>      | 4.7              | _                 | 1.3                                | —                | μs  |
| Pulse width of spikes that must be<br>suppressed by the input filter                               | t <sub>SP</sub>       | N/A              | N/A               | 0                                  | 50               | ns  |

1. The master mode I<sup>2</sup>C deasserts ACK of an address byte simultaneously with the falling edge of SCL. If no slaves acknowledge this address byte, then a negative hold time can result, depending on the edge rates of the SDA and SCL lines.

2. The maximum tHD; DAT must be met only if the device does not stretch the LOW period (tLOW) of the SCL signal.

- 3. Input signal Slew = 10ns and Output Load = 50pf
- 4. Set-up time in slave-transmitter mode is 1 IPBus clock period, if the TX FIFO is empty.
- 5. A Fast mode l<sup>2</sup>C bus device can be used in a Standard mode l2C bus system, but the requirement t<sub>SU; DAT</sub> ≥ 250 ns must then be met. This is automatically the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, then it must output the next data bit to the SDA line t<sub>rmax</sub> + t<sub>SU; DAT</sub> = 1000 + 250 = 1250 ns (according to the Standard mode l<sup>2</sup>C bus specification) before the SCL line is released.





Figure 27. SDHC timing

### 6.8.11 I<sup>2</sup>S switching specifications

This section provides the AC timings for the I<sup>2</sup>S in master (clocks driven) and slave modes (clocks input). All timings are given for non-inverted serial clock polarity (TCR[TSCKP] = 0, RCR[RSCKP] = 0) and a non-inverted frame sync (TCR[TFSI] = 0, RCR[RFSI] = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timings remain valid by inverting the clock signal (I2S\_BCLK) and/or the frame sync (I2S\_FS) shown in the figures below.

| Num | Description                                | Min.                 | Max. | Unit        |  |
|-----|--------------------------------------------|----------------------|------|-------------|--|
|     | Operating voltage                          | 2.7                  | 3.6  | V           |  |
| S1  | I2S_MCLK cycle time                        | 2 x t <sub>SYS</sub> |      | ns          |  |
| S2  | I2S_MCLK pulse width high/low              | 45%                  | 55%  | MCLK period |  |
| S3  | I2S_BCLK cycle time                        | 5 x t <sub>SYS</sub> | —    | ns          |  |
| S4  | I2S_BCLK pulse width high/low              | 45%                  | 55%  | BCLK period |  |
| S5  | I2S_BCLK to I2S_FS output valid            | —                    | 15   | ns          |  |
| S6  | I2S_BCLK to I2S_FS output invalid          | -2.5                 | —    | ns          |  |
| S7  | I2S_BCLK to I2S_TXD valid                  | —                    | 15   | ns          |  |
| S8  | I2S_BCLK to I2S_TXD invalid                | -3                   | —    | ns          |  |
| S9  | I2S_RXD/I2S_FS input setup before I2S_BCLK | 20                   | —    | ns          |  |
| S10 | I2S_RXD/I2S_FS input hold after I2S_BCLK   | 0                    | —    | ns          |  |

Table 48. I<sup>2</sup>S master mode timing (limited voltage range)

| 121<br>Map<br>Bga | Pin Name                                         | Default                                          | ALTO                                             | ALT1  | ALT2    | ALT3        | ALT4                | ALT5 | ALT6       | ALT7      | EzPort |
|-------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|-------|---------|-------------|---------------------|------|------------|-----------|--------|
| F2                | USB0_DM                                          | USB0_DM                                          | USB0_DM                                          |       |         |             |                     |      |            |           |        |
| G1                | VOUT33                                           | VOUT33                                           | VOUT33                                           |       |         |             |                     |      |            |           |        |
| G2                | VREGIN                                           | VREGIN                                           | VREGIN                                           |       |         |             |                     |      |            |           |        |
| H1                | ADC0_DP1                                         | ADC0_DP1                                         | ADC0_DP1                                         |       |         |             |                     |      |            |           |        |
| H2                | ADC0_DM1                                         | ADC0_DM1                                         | ADC0_DM1                                         |       |         |             |                     |      |            |           |        |
| J1                | ADC1_DP1                                         | ADC1_DP1                                         | ADC1_DP1                                         |       |         |             |                     |      |            |           |        |
| J2                | ADC1_DM1                                         | ADC1_DM1                                         | ADC1_DM1                                         |       |         |             |                     |      |            |           |        |
| K1                | PGA0_DP/<br>ADC0_DP0/<br>ADC1_DP3                | PGA0_DP/<br>ADC0_DP0/<br>ADC1_DP3                | PGA0_DP/<br>ADC0_DP0/<br>ADC1_DP3                |       |         |             |                     |      |            |           |        |
| K2                | PGA0_DM/<br>ADC0_DM0/<br>ADC1_DM3                | PGA0_DM/<br>ADC0_DM0/<br>ADC1_DM3                | PGA0_DM/<br>ADC0_DM0/<br>ADC1_DM3                |       |         |             |                     |      |            |           |        |
| L1                | PGA1_DP/<br>ADC1_DP0/<br>ADC0_DP3                | PGA1_DP/<br>ADC1_DP0/<br>ADC0_DP3                | PGA1_DP/<br>ADC1_DP0/<br>ADC0_DP3                |       |         |             |                     |      |            |           |        |
| L2                | PGA1_DM/<br>ADC1_DM0/<br>ADC0_DM3                | PGA1_DM/<br>ADC1_DM0/<br>ADC0_DM3                | PGA1_DM/<br>ADC1_DM0/<br>ADC0_DM3                |       |         |             |                     |      |            |           |        |
| F5                | VDDA                                             | VDDA                                             | VDDA                                             |       |         |             |                     |      |            |           |        |
| G5                | VREFH                                            | VREFH                                            | VREFH                                            |       |         |             |                     |      |            |           |        |
| G6                | VREFL                                            | VREFL                                            | VREFL                                            |       |         |             |                     |      |            |           |        |
| F6                | VSSA                                             | VSSA                                             | VSSA                                             |       |         |             |                     |      |            |           |        |
| J3                | ADC1_SE16/<br>CMP2_IN2/<br>ADC0_SE22             | ADC1_SE16/<br>CMP2_IN2/<br>ADC0_SE22             | ADC1_SE16/<br>CMP2_IN2/<br>ADC0_SE22             |       |         |             |                     |      |            |           |        |
| H3                | ADC0_SE16/<br>CMP1_IN2/<br>ADC0_SE21             | ADC0_SE16/<br>CMP1_IN2/<br>ADC0_SE21             | ADC0_SE16/<br>CMP1_IN2/<br>ADC0_SE21             |       |         |             |                     |      |            |           |        |
| L3                | VREF_OUT/<br>CMP1_IN5/<br>CMP0_IN5/<br>ADC1_SE18 | VREF_OUT/<br>CMP1_IN5/<br>CMP0_IN5/<br>ADC1_SE18 | VREF_OUT/<br>CMP1_IN5/<br>CMP0_IN5/<br>ADC1_SE18 |       |         |             |                     |      |            |           |        |
| K5                | DAC0_OUT/<br>CMP1_IN3/<br>ADC0_SE23              | DAC0_OUT/<br>CMP1_IN3/<br>ADC0_SE23              | DAC0_OUT/<br>CMP1_IN3/<br>ADC0_SE23              |       |         |             |                     |      |            |           |        |
| K4                | DAC1_OUT/<br>CMP2_IN3/<br>ADC1_SE23              | DAC1_OUT/<br>CMP2_IN3/<br>ADC1_SE23              | DAC1_OUT/<br>CMP2_IN3/<br>ADC1_SE23              |       |         |             |                     |      |            |           |        |
| L4                | XTAL32                                           | XTAL32                                           | XTAL32                                           |       |         |             |                     |      |            |           |        |
| L5                | EXTAL32                                          | EXTAL32                                          | EXTAL32                                          |       |         |             |                     |      |            |           |        |
| K6                | VBAT                                             | VBAT                                             | VBAT                                             |       |         |             |                     |      |            |           |        |
| H5                | PTE24                                            | ADC0_SE17                                        | ADC0_SE17                                        | PTE24 | CAN1_TX | UART4_TX    |                     |      | EWM_OUT_b  |           |        |
| J5                | PTE25                                            | ADC0_SE18                                        | ADC0_SE18                                        | PTE25 | CAN1_RX | UART4_RX    |                     |      | EWM_IN     |           |        |
| H6                | PTE26                                            | DISABLED                                         |                                                  | PTE26 |         | UART4_CTS_b | ENET_1588_<br>CLKIN |      | RTC_CLKOUT | USB_CLKIN |        |

#### K60 Sub-Family Data Sheet Data Sheet, Rev. 7, 02/2013.

Pinout