



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                               |
|----------------------------|----------------------------------------------------------------------|
| Core Processor             | 56800E                                                               |
| Core Size                  | 16-Bit                                                               |
| Speed                      | 60MHz                                                                |
| Connectivity               | CANbus, I <sup>2</sup> C, LINbus, SCI, SPI                           |
| Peripherals                | LVD, POR, PWM, WDT                                                   |
| Number of I/O              | 39                                                                   |
| Program Memory Size        | 48KB (24K x 16)                                                      |
| Program Memory Type        | FLASH                                                                |
| EEPROM Size                | -                                                                    |
| RAM Size                   | 3K x 16                                                              |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                            |
| Data Converters            | A/D 10x12b; D/A 1x12b                                                |
| Oscillator Type            | Internal                                                             |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                   |
| Mounting Type              | Surface Mount                                                        |
| Package / Case             | 48-LQFP                                                              |
| Supplier Device Package    | 48-LQFP (7x7)                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc56f8246vlf |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Table of Contents**

| 4 | MOE          | CONFIGURATION 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2 |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 2 | 2 1          | MC56E825x/MC56E824x Eggturos                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|   | 2.1          | Award Winning Development Environment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|   | 2.2          | Award-Willining Development Environment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|   | 2.5          | Breduet Decumentation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 2 | 2.4<br>Signo |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 3 | 3 1          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|   | 3.1          | Pin Assignment 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|   | 3.2          | MC56E825y/MC56E824y Signal Dine 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 1 | J.J<br>Mom   | MC50F825X/MC50F624X Signal Fills                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 4 |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|   | 4.1          | Program Map 30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|   | 4.2          | Program Map                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|   | 4.5          | Interrupt Vector Table and Poset Vector 33                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|   | 4.4          | Peripheral Memory Manped Peristers 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|   | 4.0          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 5 | 4.0<br>Cono  | ral System Control Information 36                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 5 | 5 1          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|   | 5.1          | Dowor Dipo                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|   | 5.2          | Power Fins                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|   | 5.5          | On chip Clock Synthesis                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|   | 5.4          | Interrupt Controllor 30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|   | 5.5          | System Integration Module (SIM) 30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|   | 5.0          | Inter Module Connections 40                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|   | 5.0          | loint Test Action Group (ITAG)/Enhanced On Chin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|   | 5.0          | Emulator (EODCE)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 6 | Socu         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 0 | 6 1          | Operation with Security Enabled 46                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|   | 6.2          | Elash Access Lock and Unlock Mechanisms 47                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|   | 6.3          | Product Applysic 48                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 7 | 0.0<br>Sneci | Froduct Analysis                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 1 | 7 1          | Concerned Characteristics 48                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|   | 7.1          | Absolute Maximum Patings 40                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|   | 73           | ESD Protection and Latch-up Immunity 50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|   | 7.J          | Thermal Characteristics 50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|   | 7.4          | Performance And Antice States |
|   | 1.5          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

|    | 76     | DC Electrical Characteristics                         | 50   |
|----|--------|-------------------------------------------------------|------|
|    | 1.0    |                                                       | 55   |
|    | 7.0    | Supply Current Characteristics                        | 55   |
|    | 7.0    | Power-On Reset, Low Voltage Detection Specification   | 50   |
|    | 7.9    |                                                       | 50   |
|    | 7.10   | AC Electrical Characteristics                         | 50   |
|    | 7.11   | Ennanced Flex PVVIII Characteristics                  | 57   |
|    | 7.12   | Flash Memory Characteristics                          | 57   |
|    | 7.13   |                                                       | 57   |
|    | 7.14   | Phase Locked Loop Timing                              | 58   |
|    | 7.15   | External Crystal or Resonator Requirement             | 59   |
|    | 7.16   | Relaxation Oscillator Timing                          | 59   |
|    | 7.17   | Reset, Stop, Wait, Mode Select, and Interrupt Timing. | 60   |
|    | 7.18   | Queued Serial Peripheral Interface (SPI) Timing       | 60   |
|    | 7.19   | Queued Serial Communication Interface (SCI) Timing    | 64   |
|    | 7.20   | Freescale's Scalable Controller Area Network (MSCAI   | N)65 |
|    | 7.21   | Inter-Integrated Circuit Interface (I2C) Timing       | 65   |
|    | 7.22   | JTAG Timing                                           | 66   |
|    | 7.23   | Quad Timer Timing                                     | 67   |
|    | 7.24   | COP Specifications                                    | 68   |
|    | 7.25   | Analog-to-Digital Converter (ADC) Parameters          | 68   |
|    | 7.26   | Digital-to-Analog Converter (DAC) Parameters          | 70   |
|    | 7.27   | 5-Bit Digital-to-Analog Converter (DAC) Parameters .  | 71   |
|    | 7.28   | HSCMP Specifications.                                 | 71   |
|    | 7.29   | Optimize Power Consumption                            | 71   |
| 8  | Desig  | n Considerations                                      | 72   |
|    | 8.1    | Thermal Design Considerations                         | 72   |
|    | 8.2    | Electrical Design Considerations                      | 73   |
| 9  | Orde   | ring Information                                      | 74   |
| 10 | Pack   | age Mechanical Outline Drawings                       | 76   |
|    | 10.1   | 44-pin LQFP                                           | 76   |
|    | 10.2   | 48-pin LQFP                                           | 79   |
|    | 10.3   | 64-pin LQFP                                           | 81   |
| 11 | Revis  | sion History                                          | 84   |
| Ар | pendix | A                                                     |      |
|    | Interr | upt Vector Table                                      | 85   |

NP



# 2 Overview

# 2.1 MC56F825x/MC56F824x Features

## 2.1.1 Core

- Efficient 56800E digital signal processor (DSP) engine with modified Harvard architecture
  - Three internal address buses
  - Four internal data buses
- As many as 60 million instructions per second (MIPS) at 60 MHz core frequency
- 155 basic instructions in conjunction with up to 20 address modes
- 32-bit internal primary data buses supporting 8-bit, 16-bit, and 32-bit data movement, addition, subtraction, and logical operation
- Single-cycle 16 × 16-bit parallel multiplier-accumulator (MAC)
- Four 36-bit accumulators, including extension bits
- 32-bit arithmetic and logic multi-bit shifter
- Parallel instruction set with unique DSP addressing modes
- Hardware DO and REP loops
- Instruction set supports DSP and controller functions
- Controller-style addressing modes and instructions for compact code
- Efficient C compiler and local variable support
- Software subroutine and interrupt stack with depth limited only by memory
- JTAG/enhanced on-chip emulation (EOnCE) for unobtrusive, processor speed-independent, real-time debugging

## 2.1.2 Operation Range

- 3.0 V to 3.6 V operation (power supplies and I/O)
- From power-on-reset: approximately 2.7 V to 3.6 V
- Ambient temperature operating range
  - V temperature devices: -40 °C to +105 °C
  - M temperature devices: -40 °C to +125 °C

## 2.1.3 Memory

- Dual Harvard architecture that permits as many as three simultaneous accesses to program and data memory
- 48 KB (24K x 16) to 64 KB (32K x 16) on-chip flash memory with 2048 bytes (1024 x 16) page size
- 6 KB (3K x 16) to 8 KB (4K x 16) on-chip RAM with byte addressable
- EEPROM emulation capability using flash
- Support for 60 MHz program execution from both internal flash and RAM memories
- Flash security and protection that prevent unauthorized users from gaining access to the internal flash



- Option to supply the source for each complementary PWM signal pair from any of the following:
  - Crossbar module outputs
  - External ADC input, taking into account values set in ADC high and low limit registers
- Two independent 12-bit analog-to-digital converters (ADCs)
- 2 x 8 channel external inputs
- Built-in x1, x2, x4 programmable gain pre-amplifier
- Maximum ADC clock frequency: up to 10 MHz
  - Single conversion time of 8.5 ADC clock cycles (8.5 x 100 ns = 850 ns)
  - Additional conversion time of 6-ADC clock cycles (6 x 100 ns = 600 ns)
- Sequential, parallel, and independent scan mode
- First 8 samples have Offset, Limit and Zero-crossing calculation supported
- ADC conversions can be synchronized by eFlexPWM and timer modules via internal crossbar module
- Support for simultaneous and software triggering conversions
- Support for multi-triggering mode with a programmable number of conversions on each trigger
- Inter-module Crossbar Switch (XBAR)
  - Programmable internal module connections among the eFlexPWM, ADCs, Quad Timers, 12-bit DAC, HSCMPs, and package pins
  - User-defined input/output pins for PWM fault inputs, Timer input/output, ADC triggers, and Comparator outputs
- Three analog comparators (CMPs)
  - Selectable input source includes external pins, internal DACs
  - Programmable output polarity
  - Output can drive timer input, eFlexPWM fault input, eFlexPWM source, external pin output, and trigger ADCs
  - Output falling and rising edge detection able to generate interrupts
  - 32-tap programmable voltage reference per comparator
- One 12-bit digital-to-analog converter (12-bit DAC)
  - 12-bit resolution
  - Power down mode
  - Output can be routed to internal comparator, or off chip
  - Two four-channel 16-bit multi-purpose timer (TMR) modules
    - Four independent 16-bit counter/timers with cascading capability per module
    - Up to 120 MHz operating clock
    - Each timer has capture and compare and quadrature decoder capability
    - Up to 12 operating modes
    - Four external inputs and two external outputs
- · Two queued serial communication interface (QSCI) modules with LIN slave functionality
  - Up to 120 MHz operating clock
  - Four-byte-deep FIFOs available on both transmit and receive buffers
  - Full-duplex or single-wire operation
  - Programmable 8- or 9-bit data format
  - 13-bit integer and 3-bit fractional baud rate selection
  - Two receiver wakeup methods:
    - Idle line
    - Address mark
  - 1/16 bit-time noise detection
  - Support LIN slave operation



#### Overview



Figure 1. 56800E Core Block Diagram

Figure 2 shows the peripherals and control blocks connected to the IP bus bridge. Refer to the system integration module (SIM) section in the device's reference manual for information about which signals are multiplexed with those of other peripherals.



## 3.2 Pin Assignment

Figure 3 shows the pin assignments of the 56F8245 and 56F8255's 44-pin low-profile quad flat pack (44LQFP). Figure 4 shows the pin assignments of the 56F8246 and 56F8256's 48-pin low-profile quad flat pack (48LQFP). Figure 5 shows the pin assignments of the 56F8247 and 56F8257's 64-pin low-profile quad flat pack (64LQFP).

### NOTE

The CANRX and CANTX signals of the MSCAN module are not available on the MC56F824x devices.



Figure 3. Top View: 56F8245 and 56F8255 44-Pin LQFP Package



### Signal/Connection Descriptions

### Table 5. MC56F825x/MC56F824x Signal and Package Information (continued)

| Signal<br>Name                | 44<br>LQFP | 48<br>LQFP | 64<br>LQFP | Туре             | State<br>During<br>Reset     | Signal Description                                                                                                                              |
|-------------------------------|------------|------------|------------|------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| GPIOB0                        | 15         | 17         | 24         | Input/<br>Output | Input,<br>internal<br>pullup | Port B GPIO — This GPIO pin can be individually programmed as an input or output pin.                                                           |
| (ANB0&<br>CMPB_P2)            |            |            |            | Input            | enabled                      | ANB0 and CMPB_P2 — Analog input to channel 0 of ADCB and positive input 2 of analog comparator B.                                               |
|                               |            |            |            |                  |                              | When used as an analog input, the signal goes to ANB0 and CMPB_P2.                                                                              |
|                               |            |            |            |                  |                              | After reset, the default state is GPIOB0.                                                                                                       |
| GPIOB1                        | 16         | 18         | 25         | Input/<br>Output | Input,<br>internal<br>pullup | Port B GPIO — This GPIO pin can be individually programmed as an input or output pin.                                                           |
| (ANB1&<br>CMPB_M0)            |            |            |            | Input            | enabled                      | ANB1 and CMPB_M0— Analog input to channel 1 of ADCB and negative input 0 of analog comparator B.                                                |
|                               |            |            |            |                  |                              | When used as an analog input, the signal goes to ANB1 and CMPB_M0.                                                                              |
|                               |            |            |            |                  |                              | After reset, the default state is GPIOB1.                                                                                                       |
| GPIOB2                        | 18         | 20         | 27         | Input/<br>Output | Input,<br>internal           | Port B GPIO — This GPIO pin can be individually programmed as an input or output pin.                                                           |
| (ANB2&<br>VREFHB&<br>CMPC_P2) |            |            |            | Input            | enabled                      | ANB2 and VREFHB and CMPC_P2 — Analog input to channel 2 of ADCB and analog references high of ADCB and positive input 2 of analog comparator C. |
|                               |            |            |            |                  |                              | When used as an analog input, the signal goes to ANB2 and VREFHB and CMPC_P2. ADC control register configures this input as ANB2 or VREFHB.     |
|                               |            |            |            |                  |                              | After reset, the default state is GPIOB2.                                                                                                       |
| GPIOB3                        | 19         | 21         | 28         | Input/<br>Output | Input,<br>internal<br>pullup | Port B GPIO — This GPIO pin can be individually programmed as an input or output pin.                                                           |
| (ANB3&<br>VREFLB&<br>CMPC_M0) |            |            |            | Input            | enabled                      | ANB3 and VREFLB and CMPC_M0 — Analog input to channel 3 of ADCB and analog references low of ADCB and negative input 0 of analog comparator C.  |
|                               |            |            |            |                  |                              | When used as an analog input, the signal goes to ANB3 and VREFLB and MPC_M0. ADC control register configures this input as ANB3 or VREFLB.      |
|                               |            |            |            |                  |                              | After reset, the default state is GPIOB3.                                                                                                       |



### Signal/Connection Descriptions

### Table 5. MC56F825x/MC56F824x Signal and Package Information (continued)

| Signal<br>Name | 44<br>LQFP | 48<br>LQFP | 64<br>LQFP | Туре             | State<br>During<br>Reset | Signal Description                                                                    |
|----------------|------------|------------|------------|------------------|--------------------------|---------------------------------------------------------------------------------------|
| GPIOE4         | 35         | 39         | 51         | Input/<br>Output | Input,<br>internal       | Port E GPIO — This GPIO pin can be individually programmed as an input or output pin. |
| (PWM2B)        |            |            |            | Output           | enabled                  | PWM2B — NanoEdge PWM submodule 2 output B                                             |
| (XB_IN2)       |            |            |            | Input            |                          | XB_IN2 — Crossbar module input 2                                                      |
|                |            |            |            |                  |                          | After reset, the default state is GPIOE4.                                             |
| GPIOE5         | 36         | 40         | 52         | Input/<br>Output | Input,<br>internal       | Port E GPIO — This GPIO pin can be individually programmed as an input or output pin. |
| (PWM2A)        |            |            |            | Output           | pullup<br>enabled        | PWM2A — NanoEdge PWM submodule 2 output A                                             |
| (XB_IN3)       |            |            |            | Input            | 0.100.000                | XB IN3 — Crossbar module input 3                                                      |
| ()(D_1110)     |            |            |            | mpar             |                          | After reset the default state is CPIOE5                                               |
| GPIOE6         |            |            | 53         | Innut/           | Input                    | Port E GPIQ — This GPIQ pin can be individually programmed as                         |
| GINOLU         |            |            | 00         | Output           | internal                 | an input or output pin.                                                               |
| (PWM3B)        |            |            |            | Input/<br>Output | enabled                  | PWM3B — Enhanced PWM submodule 3 output B or input capture B                          |
| (XB_IN4)       |            |            |            | Input            |                          | XB_IN4 — Crossbar module input 4                                                      |
|                |            |            |            |                  |                          | After reset, the default state is GPIOE6.                                             |
| GPIOE7         |            |            | 54         | Input/<br>Output | Input,<br>internal       | Port E GPIO — This GPIO pin can be individually programmed as an input or output pin. |
| (PWM3A)        |            |            |            | Input/<br>Output | enabled                  | PWM3A — Enhanced PWM submodule 3 output A or input capture A                          |
| (XB_IN5)       |            |            |            | Input            |                          | XB_IN5 — Crossbar module input 5                                                      |
|                |            |            |            |                  |                          | After reset, the default state is GPIOE7.                                             |
| GPIOF0         |            | 28         | 36         | Input/<br>Output | Input,<br>internal       | Port F GPIO — This GPIO pin can be individually programmed as an input or output pin. |
| (XB_IN6)       |            |            |            | Input            | enabled                  | XB_IN6 — Crossbar module input 6                                                      |
|                |            |            |            |                  |                          | After reset, the default state is GPIOF0.                                             |



### Signal/Connection Descriptions

### Table 5. MC56F825x/MC56F824x Signal and Package Information (continued)

| Signal<br>Name | 44<br>LQFP | 48<br>LQFP | 64<br>LQFP | Туре                           | State<br>During<br>Reset | Signal Description                                                                                                                                                    |  |
|----------------|------------|------------|------------|--------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| GPIOF1         |            | 38         | 50         | Input/<br>Output               | Input,<br>internal       | Port F GPIO — This GPIO pin can be individually programmed as an input or output pin.                                                                                 |  |
| (CLKO)         |            |            |            | Output                         | enabled                  | CLKO — This is a buffered clock output; the clock source is<br>selected by clockout select (CLKOSEL) bits in the clock output<br>select register (CLKOUT) of the SIM. |  |
| (XB_IN7)       |            |            |            | Input                          |                          | XB_IN7 — Crossbar module input 7                                                                                                                                      |  |
|                |            |            |            |                                |                          | After reset, the default state is GPIOF1.                                                                                                                             |  |
| GPIOF2         |            |            | 39         | Input/<br>Output               | Input,<br>internal       | Port F GPIO — This GPIO pin can be individually programmed as an input or output pin.                                                                                 |  |
| (SCL1)         |            |            |            | Input/<br>Open-drain<br>Output | enabled                  | SCL1 — The I <sup>2</sup> C1 serial clock.                                                                                                                            |  |
| (XB_OUT2)      |            |            |            | Output                         |                          | XB_OUT2 — Crossbar module output 2                                                                                                                                    |  |
|                |            |            |            |                                |                          | After reset, the default state is GPIOF2.                                                                                                                             |  |
| GPIOF3         |            |            | 40         | Input/<br>Output               | Input,<br>internal       | Port F GPIO — This GPIO pin can be individually programmed as an input or output pin.                                                                                 |  |
| (SDA1)         |            |            |            | Input/<br>Open-drain<br>Output | enabled                  | SDA1 — The I <sup>2</sup> C1 serial data line.                                                                                                                        |  |
| (XB_OUT3)      |            |            |            | Output                         |                          | XB_OUT3 — Crossbar module output 3                                                                                                                                    |  |
|                |            |            |            |                                |                          | After reset, the default state is GPIOF3.                                                                                                                             |  |
| GPIOF4         |            |            | 41         | Input/<br>Output               | Input,<br>internal       | Port F GPIO — This GPIO pin can be individually programmed as an input or output pin.                                                                                 |  |
| (TXD1)         |            |            |            | Output                         | enabled                  | TXD1 — The SCI1 transmit data output or transmit/receive in single wire operation.                                                                                    |  |
| (XB_OUT4)      |            |            |            | Output                         |                          | XB_OUT4 — Crossbar module output 4                                                                                                                                    |  |
|                |            |            |            |                                |                          | After reset, the default state is GPIOF4.                                                                                                                             |  |
| GPIOF5         |            |            | 42         | Input/<br>Output               | Input,<br>internal       | Port F GPIO — This GPIO pin can be individually programmed as an input or output pin.                                                                                 |  |
| (RXD1)         |            |            |            | Output                         | enabled                  | RXD1 — The SCI1 receive data input.                                                                                                                                   |  |
| (XB_OUT5)      |            |            |            | Output                         |                          | XB_OUT5 — Crossbar module output 5                                                                                                                                    |  |
|                |            |            |            |                                |                          | After reset, the default state is GPIOF5.                                                                                                                             |  |



<sup>1</sup> All addresses are 16-bit word addresses.

<sup>2</sup> This RAM is shared with data space starting at address X: 0x00 0000. See Figure 7.

| Begin/End Address            | Memory Allocation                                                                                                                                                                               |
|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P: 0x1F FFFF<br>P: 0x00 8800 | RESERVED                                                                                                                                                                                        |
| P: 0x00 8BFF<br>P: 0x00 8000 | On-chip RAM <sup>2</sup> : 6 KB                                                                                                                                                                 |
| P: 0x00 7FFF<br>P: 0x00 2000 | <ul> <li>Internal program flash: 48 KB</li> <li>Interrupt vector table locates from 0x00 2000 to 0x00 2085</li> <li>COP reset address = 0x00 2002</li> <li>Boot location = 0x00 2000</li> </ul> |
| P: 0x00 2000<br>P: 0x00 0000 | RESERVED                                                                                                                                                                                        |

| Table 9. Program Memory Map | <sup>1</sup> for 56F8245/46 at Reset |
|-----------------------------|--------------------------------------|
|-----------------------------|--------------------------------------|

<sup>1</sup> All addresses are 16-bit word addresses.

<sup>2</sup> This RAM is shared with data space starting at address X: 0x00 0000. See Figure 7.

## 4.3 Data Map

The MC56F825x/MC56F824x series contains dual access memory. It can be accessed from core primary data buses (XAB1, CDBW, CDBR) and secondary data buses (XAB2, XDB2). Addresses in data memory are selected on the XAB1 and XAB2 buses. Byte, word, and long data transfers occur on the 32-bit CDBR and CDBW buses. A second 16-bit read operation can be performed in parallel on the XDB2 bus.

Peripheral registers and on-chip JTAG/EOnCE controller registers are memory mapped into data memory access. A special direct address mode is supported for accessing a first 64-location in data memory by using a single word instruction.

The data memory map appears in Table 10 and Table 11.

| Table 10 | . 56F8247 | and | 56F8255/56/57 | Data | Memory | Map <sup>1</sup> |
|----------|-----------|-----|---------------|------|--------|------------------|
|----------|-----------|-----|---------------|------|--------|------------------|

| Begin/End Address          | Memory Allocation                               |
|----------------------------|-------------------------------------------------|
| X:0xFF FFFF<br>X:0xFF FF00 | EOnCE<br>256 locations allocated                |
| X:0xFF FEFF<br>X:0x01 0000 | RESERVED                                        |
| X:0x00 FFFF<br>X:0x00 F000 | On-chip peripherals<br>4096 locations allocated |
| X:0x00 EFFF<br>X:0x00 9000 | RESERVED                                        |
| X:0x00 8FFF<br>X:0x00 8000 | On-chip data RAM alias                          |
| X:0x00 7FFF<br>X:0x00 1000 | RESERVED                                        |
| X:0x00 0FFF<br>X:0x00 0000 | On-chip data RAM<br>8 KB <sup>2</sup>           |

<sup>1</sup> All addresses are 16-bit word addresses.



### Memory Maps

<sup>2</sup> This RAM is shared with program space starting at P: 0x00 8000. See Figure 6 and Figure 7.

On-chip RAM is also mapped into program space starting at P: 0x00 8000. This mapping eases online reprogramming of on-chip flash.







Figure 7. 56F8247 Dual Port RAM Map



• The 56F824x's startup address is located at 0x00 2000. The reset value of VBA is reset to a value of 0x0020 that corresponds to the address 0x00 2000.

By default, the chip reset address and COP reset address correspond to vector 0 and 1 of the interrupt vector table. In these instances, the first two locations in the vector table must contain branch or JMP instructions. All other entries must contain JSR instructions.

Table 48 on page 85 provides the MC56F825x/MC56F824x's interrupt table contents and interrupt priority structure.

## 4.5 Peripheral Memory-Mapped Registers

The locations of on-chip peripheral registers are part of the data memory map on the 56800E series. These locations may be accessed with the same addressing modes used for ordinary data memory. However, all peripheral registers should be read or written using word accesses only.

Table 12 summarizes the base addresses for the set of peripherals on the MC56F825x/MC56F824x devices. Peripherals are listed in order of the base address.

| Peripheral                              | Prefix            | Base Address |
|-----------------------------------------|-------------------|--------------|
| Quad Timer A                            | TMRA              | X:0x00 F000  |
| Quad Timer B                            | TMRB              | X:0x00 F040  |
| Analog-to-Digital Converter             | ADC               | X:0x00 F080  |
| Interrupt Controller                    | INTC              | X:0x00 F0C0  |
| System Integration Module               | SIM               | X:0x00 F0E0  |
| Crossbar module                         | XBAR              | X:0x00 F100  |
| Computer Operating Properly module      | COP               | X:0x00 F110  |
| On-Chip Clock Synthesis module          | OCCS              | X:0x00 F120  |
| Power Supervisor                        | PS                | X:0x00 F130  |
| GPIO Port A                             | GPIOA             | X:0x00 F140  |
| GPIO Port B                             | GPIOB             | X:0x00 F150  |
| GPIO Port C                             | GPIOC             | X:0x00 F160  |
| GPIO Port D                             | GPIOD             | X:0x00 F170  |
| GPIO Port E                             | GPIOE             | X:0x00 F180  |
| GPIO Port F                             | GPIOF             | X:0x00 F190  |
| 12-bit Digital-to-Analog Converter      | DAC               | X:0x00 F1A0  |
| Analog Comparator A                     | CMPA              | X:0x00 F1B0  |
| Analog Comparator B                     | СМРВ              | X:0x00 F1C0  |
| Analog Comparator C                     | CMPC              | X:0x00 F1D0  |
| Queued Serial Communication Interface 0 | QSCI0             | X:0x00 F1E0  |
| Queued Serial Communication Interface 1 | QSCI1             | X:0x00 F1F0  |
| Queued Serial Peripheral Interface      | QSPI              | X:0x00 F200  |
| Inter-Integrated Circuit 0              | l <sup>2</sup> C0 | X:0x00 F210  |
| Inter-Integrated Circuit 1              | l <sup>2</sup> C1 | X:0x00 F220  |

### Table 12. Data Memory Peripheral Base Address Map Summary



| Peripheral                                     | Prefix   | Base Address |
|------------------------------------------------|----------|--------------|
| Cyclic Redundancy Check Generator              | CRC      | X:0x00 F230  |
| Comparator Voltage Reference A                 | REFA     | X:0x00 F240  |
| Comparator Voltage Reference B                 | REFB     | X:0x00 F250  |
| Comparator Voltage Reference C                 | REFB     | X:0x00 F260  |
| Enhanced Flex PWM Module                       | eFlexPWM | X:0x00 F300  |
| Flash Memory Interface                         | FM       | X:0x00 F400  |
| Freescale Controller Area Network <sup>1</sup> | MSCAN    | X:0x00 F440  |

#### Table 12. Data Memory Peripheral Base Address Map Summary (continued)

The core must enable clocks to the Freescale Controller Area Network module prior to accessing MSCAN addresses. For details, refer to the MSCAN chapter of the device's reference manual.

## 4.6 EOnCE Memory Map

1

Control registers of the EOnCE are located at the top of data memory space. These locations are fixed by the 56800E core. These registers can also be accessed through the JTAG port if flash security is not set. Table 13 lists all EOnCE registers necessary to access or control the EOnCE.

| Address                  | Register Abbreviation     | Register Name                                               |
|--------------------------|---------------------------|-------------------------------------------------------------|
| X:0xFF FFFF              | OTX1/ORX1                 | Transmit Register Upper Word<br>Receive Register Upper Word |
| X:0xFF FFFE              | OTX/ORX<br>(32 bits)      | Transmit Register<br>Receive Register                       |
| X:0xFF FFFD              | OTXRXSR                   | Transmit and Receive Status and Control Register            |
| X:0xFF FFFC              | OCLSR                     | Core Lock/Unlock Status Register                            |
| X:0xFF FFFB– X:0xFF FFA1 |                           | Reserved                                                    |
| X:0xFF FFA0              | OCR                       | Control Register                                            |
| X:0xFF FF9F–X:0xFF FF9E  | OSCNTR<br>(24 bits)       | Instruction Step Counter                                    |
| X:0xFF FF9D              | OSR                       | Status Register                                             |
| X:0xFF FF9C              | OBASE                     | Peripheral Base Address Register                            |
| X:0xFF FF9B              | OTBCR                     | Trace Buffer Control Register                               |
| X:0xFF FF9A              | OTBPR                     | Trace Buffer Pointer Register                               |
| X:0xFF FF99–X:0xFF FF98  | OTB<br>(21–24 bits/stage) | Trace Buffer Register Stages                                |
| X:0xFF FF97–X:0xFF FF96  | OBCR<br>(24 bits)         | Breakpoint Unit Control Register                            |
| X:0xFF FF95–X:0xFF FF94  | OBAR1<br>(24 bits)        | Breakpoint Unit Address Register 1                          |
| X:0xFF FF93–X:0xFF FF92  | OBAR2 (32 bits)           | Breakpoint Unit Address Register 2                          |

#### Table 13. EOnCE Memory Map





## 7.2 Absolute Maximum Ratings

Absolute maximum ratings are stress ratings only, and functional operation at the maximum is not guaranteed.

### CAUTION

Stress beyond the limits specified in Table 17 may affect device reliability or cause permanent damage to the device.

Unless otherwise stated, all specifications within this section apply over the ambient temperature range (-40 °C to +105 °C for V temperature devices or -40 °C to +125 °C for M temperature devices) over the following supply ranges:  $V_{SS} = V_{SSA} = 0$  V,  $V_{DD} = V_{DDA} = 3.0$  V to 3.6 V,  $CL \le 50$  pF,  $f_{OP} = 60$  MHz.

For functional operating conditions, refer to the remaining tables in the section.

| Table 17. Absolute Maximum Ratings | $(V_{SS} = 0)$ | V, V <sub>SSA</sub> | = 0 V) |
|------------------------------------|----------------|---------------------|--------|
|------------------------------------|----------------|---------------------|--------|

| Characteristic                                                  |              | Symbol               | Notes              | Min  | Мах   | Unit |
|-----------------------------------------------------------------|--------------|----------------------|--------------------|------|-------|------|
| Supply Voltage Range                                            |              | V <sub>DD</sub>      |                    | -0.3 | 4.0   | V    |
| Analog Supply Voltage Range                                     |              | V <sub>DDA</sub>     |                    | -0.3 | 4.0   | V    |
| ADC High Voltage Reference                                      |              | V <sub>REFHx</sub>   |                    | -0.3 | 4.0   | V    |
| Voltage difference $V_{DD}$ to $V_{DD}$                         | A            | $\Delta V_{DD}$      |                    | -0.3 | 0.3   | V    |
| Voltage difference $V_{SS}$ to $V_{SSA}$                        | N .          | $\Delta V_{SS}$      |                    | -0.3 | 0.3   | V    |
| Digital Input Voltage Range                                     |              | V <sub>IN</sub>      | Pin Groups<br>1, 2 | -0.3 | 6.0   | V    |
| Oscillator Voltage Range                                        |              | V <sub>OSC</sub>     | Pin Group 4        | -0.4 | 4.0   | V    |
| Analog Input Voltage Range                                      |              | V <sub>INA</sub>     | Pin Group 3        | -0.3 | 4.0   | V    |
| Input clamp current, per pin (V <sub>IN</sub> < 0) <sup>1</sup> |              | V <sub>IC</sub>      |                    | —    | -20.0 | mA   |
| Output clamp current, per pin (V <sub>O</sub> < 0) <sup>1</sup> |              | V <sub>OC</sub>      |                    |      | -20.0 | mA   |
| Output Voltage Range<br>(Normal Push-Pull mode)                 |              | V <sub>OUT</sub>     | Pin Group 1        | -0.3 | 4.0   | V    |
| Output Voltage Range<br>(Open Drain mode)                       |              | V <sub>OUTOD</sub>   | Pin Group 2        | -0.3 | 6.0   | V    |
| DAC Output Voltage Range                                        |              | V <sub>OUT_DAC</sub> | Pin Group 5        | -0.3 | 4.0   | V    |
| Ambient Temperature                                             | Industrial V | T <sub>A</sub>       |                    | -40  | 105   | °C   |
|                                                                 | Industrial M | T <sub>A</sub>       |                    | -40  | 125   | °C   |
| Junction Temperature                                            |              | TJ                   |                    |      | 150   | °C   |
| Storage Temperature Range<br>(Extended Industrial)              |              | T <sub>STG</sub>     |                    | -55  | 150   | °C   |

<sup>1</sup> Continuous clamp current per pin is –2.0 mA.

#### Default Mode

Pin Group 1: GPIO, TDI, TDO, TMS, TCK Pin Group 2: RESET, GPIOA7 Pin Group 3: ADC and Comparator Analog Inputs Pin Group 4: XTAL, EXTAL Pin Group 5: DAC analog output



#### Specifications

Table 22. Recommended Operating Conditions (continued) ( $V_{REFLx} = 0 V$ ,  $V_{SSA} = 0 V$ ,  $V_{SS} = 0 V$ )

| Characteristic                                      | Symbol             | Notes                         | Min | Тур | Мах | Unit  |
|-----------------------------------------------------|--------------------|-------------------------------|-----|-----|-----|-------|
| Flash Data Retention with <100 Program/Erase Cycles | t <sub>FLRET</sub> | T <sub>J</sub> <= 85°C<br>avg | 20  | —   |     | years |

<sup>1</sup> Total chip source or sink current cannot exceed 75 mA

### Default Mode

Pin Group 1: GPIO, TDI, TDO, TMS, TCK Pin Group 2: RESET, GPIOA7 Pin Group 3: ADC and Comparator Analog Inputs Pin Group 4: XTAL, EXTAL Pin Group 5: DAC analog output

## 7.6 DC Electrical Characteristics

This section includes information about power supply requirements and I/O pin characteristics.



| Characteristic                                    | Symbol            | Min                 | Тур | Мах                | Unit |
|---------------------------------------------------|-------------------|---------------------|-----|--------------------|------|
| External clock input rise time <sup>4</sup>       | t <sub>rise</sub> | —                   | —   | 3                  | ns   |
| External clock input fall time <sup>5</sup>       | t <sub>fall</sub> | —                   | —   | 3                  | ns   |
| Input high voltage overdrive by an external clock | V <sub>ih</sub>   | 0.85V <sub>DD</sub> | —   | —                  | V    |
| Input high voltage overdrive by an external clock | V <sub>il</sub>   | —                   | —   | 0.3V <sub>DD</sub> | V    |

 Table 29. External Clock Operation Timing Requirements<sup>1</sup> (continued)

<sup>1</sup> Parameters listed are guaranteed by design.

<sup>2</sup> See Figure 17 for details on using the recommended connection of an external clock driver.

<sup>3</sup> The chip may not function if the high or low pulse width is smaller than 6.25 ns.

<sup>4</sup> External clock input rise time is measured from 10% to 90%.

<sup>5</sup> External clock input fall time is measured from 90% to 10%.



Note: The midpoint is  $V_{IL}$  +  $(V_{IH} - V_{IL})/2$ .

Figure 17. External Clock Timing

# 7.14 Phase Locked Loop Timing

### Table 30. Phase Locked Loop Timing

| Characteristic                                                                    | Symbol                 | Min | Тур | Мах | Unit |
|-----------------------------------------------------------------------------------|------------------------|-----|-----|-----|------|
| PLL input reference frequency <sup>1</sup>                                        | f <sub>ref</sub>       | 4   | 8   | 8   | MHz  |
| PLL output frequency <sup>2</sup>                                                 | f <sub>op</sub>        | 120 |     | 240 | MHz  |
| PLL lock time <sup>3 4</sup>                                                      | t <sub>plls</sub>      | _   | 40  | 100 | μs   |
| Accumulated jitter using an 8 MHz external crystal as the PLL source <sup>5</sup> | J <sub>A</sub>         | _   | _   | TBD | %    |
| Cycle-to-cycle jitter                                                             | t <sub>jitterpll</sub> | _   | 350 | _   | ps   |

<sup>1</sup> An externally supplied reference clock should be as free as possible from any phase jitter for the PLL to work correctly. The PLL is optimized for 8 MHz input.

<sup>2</sup> The core system clock operates at 1/6 of the PLL output frequency.

<sup>3</sup> This is the time required after the PLL is enabled to ensure reliable operation.

<sup>4</sup> From powerdown to powerup state at 60 MHz system clock state.

<sup>5</sup> This is measured on the CLKO signal (programmed as system clock) over 264 system clocks at 60 MHz system clock frequency and using an 8 MHz oscillator frequency.



### Specifications



# 7.22 JTAG Timing

| Characteristic                          | Symbol          | Min | Max       | Unit | See Figure |
|-----------------------------------------|-----------------|-----|-----------|------|------------|
| TCK frequency of operation <sup>1</sup> | f <sub>OP</sub> | DC  | SYS_CLK/8 | MHz  | Figure 28  |
| TCK clock pulse width                   | t <sub>PW</sub> | 50  | —         | ns   | Figure 28  |
| TMS, TDI data set-up time               | t <sub>DS</sub> | 5   | —         | ns   | Figure 29  |
| TMS, TDI data hold time                 | t <sub>DH</sub> | 5   | —         | ns   | Figure 29  |
| TCK low to TDO data valid               | t <sub>DV</sub> | —   | 30        | ns   | Figure 29  |
| TCK low to TDO tri-state                | t <sub>TS</sub> | —   | 30        | ns   | Figure 29  |

<sup>1</sup> TCK frequency of operation must be less than 1/8 the processor rate.



Figure 28. Test Clock Input Timing Diagram



value is closer to the application depends on the power dissipated by other components on the board. The value obtained on a single layer board is appropriate for the tightly packed printed circuit board. The value obtained on the board with the internal planes is usually appropriate if the board has low-power dissipation and the components are well separated.

When a heat sink is used, the thermal resistance is expressed as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance.

$$R_{\theta JA} = R_{\theta JC} + R_{\theta CA} \qquad \qquad Eqn. 4$$

where:

 $R_{\theta JA}$  = Package junction-to-ambient thermal resistance (°C/W)  $R_{\theta JC}$  = Package junction-to-case thermal resistance (°C/W)  $R_{\theta CA}$  = Package case-to-ambient thermal resistance (°C/W)

 $R_{\theta JC}$  is device related and cannot be adjusted. You control the thermal environment to change the case to ambient thermal resistance,  $R_{\theta CA}$ . For instance, you can change the size of the heat sink, the air flow around the device, the interface material, the mounting arrangement on printed circuit board, or the thermal dissipation on the printed circuit board surrounding the device.

To determine the junction temperature of the device in the application when heat sinks are not used, the thermal characterization parameter ( $\Psi_{JT}$ ) can be used to determine the junction temperature with a measurement of the temperature at the top center of the package case. Refer to Equation 5.

$$T_{J} = T_{T} + (\Psi_{JT} \times P_{D})$$
 Eqn. 5

where:

 $T_T$  = Thermocouple temperature on top of package (°C)  $\Psi_{JT}$  = Thermal characterization parameter (°C/W)  $P_D$  = Power dissipation in package (W)

The thermal characterization parameter is measured per JESD51–2 specification using a 40-gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire.

When heat sink is used, the junction temperature is determined from a thermocouple inserted at the interface between the case of the package and the interface material. A clearance slot or hole is normally required in the heat sink. Minimizing the size of the clearance is important to minimize the change in thermal performance caused by removing part of the thermal interface to the heat sink. Because of the experimental difficulties with this technique, many engineers measure the heat sink temperature and then back-calculate the case temperature using a separate measurement of the thermal resistance of the interface. From this case temperature, the junction temperature is determined from the junction-to-case thermal resistance.

### 8.2 Electrical Design Considerations

### CAUTION

This device contains protective circuitry to guard against damage due to high static voltage or electrical fields. However, take normal precautions to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate voltage level.



Package Mechanical Outline Drawings

# **10** Package Mechanical Outline Drawings

To ensure you have the latest version of a package drawing, go to www.freescale.com and perform a keyword search for the drawing's document number (shown in the following sections for each package).

# 10.1 44-pin LQFP





Package Mechanical Outline Drawings





#### How to Reach Us:

Home Page: www.freescale.com

#### Web Support:

http://www.freescale.com/support

#### USA/Europe or Locations Not Listed:

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

For Literature Requests Only: Freescale Semiconductor Literature Distribution Center 1-800-441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com

Document Number: MC56F825X Rev. 4 06/2014 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

Freescale, the Freescale logo, and CodeWarrior are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. Processor Expert is a trademark of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc. 2009-2011, 2014. All rights reserved.

