



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                 |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | AVR                                                                      |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 12MHz                                                                    |
| Connectivity               | SPI                                                                      |
| Peripherals                | POR, WDT                                                                 |
| Number of I/O              | 15                                                                       |
| Program Memory Size        | 1KB (512 x 16)                                                           |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | 64 x 8                                                                   |
| RAM Size                   | -                                                                        |
| Voltage - Supply (Vcc/Vdd) | 4V ~ 6V                                                                  |
| Data Converters            | -                                                                        |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                          |
| Mounting Type              | Through Hole                                                             |
| Package / Case             | 20-DIP (0.300", 7.62mm)                                                  |
| Supplier Device Package    | 20-PDIP                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/at90s1200-12pc |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Figure 2. Oscillator Connections



Note: When using the MCU Oscillator as a clock for an external device, an HC buffer should be connected as indicated in the figure.





**On-chip RC Oscillator** An On-chip RC Oscillator running at a fixed frequency of 1 MHz can be selected as the MCU clock source. If enabled, the AT90S1200 can operate with no external components. A control bit (RCEN) in the Flash Memory selects the On-chip RC Oscillator as the clock source when programmed ("0"). The AT90S1200 is normally shipped with this bit unprogrammed ("1"). Parts with this bit programmed can be ordered as AT90S1200A. The RCEN-bit can be changed by parallel programming only. When using the On-chip RC Oscillator for Serial Program downloading, the RCEN bit must be programmed in Parallel Programming mode first.

### Architectural Overview

The fast-access register file concept contains 32 x 8-bit general purpose working registers with a single clock cycle access time. This means that during one single clock cycle, one ALU (Arithmetic Logic Unit) operation is executed. Two operands are output from the register file, the operation is executed, and the result is stored back in the register file – in one clock cycle.





AVR AT90S1200 Architecture

The ALU supports arithmetic and logic functions between registers or between a constant and a register. Single register operations are also executed in the ALU. Figure 4 shows the AT90S1200 AVR RISC microcontroller architecture. The AVR uses a Harvard architecture concept – with separate memories and buses for program and data memories. The program memory is accessed with a 2-stage pipeline. While one instruction is being executed, the next instruction is pre-fetched from the program memory. This concept enables instructions to be executed in every clock cycle. The program memory is In-System Programmable Flash memory.

With the relative jump and relative call instructions, the whole 512 address space is directly accessed. All AVR instructions have a single 16-bit word format, meaning that every program memory address contains a single 16-bit instruction.





Operands are contained in register r (Rr) and d (Rd). The result is stored in register d (Rd).

I/O Direct

Figure 9. I/O Direct Addressing



Operand address is contained in 6 bits of the instruction word. n is the destination or source register address.

Relative Program Addressing, RJMP and RCALL Figure 10. Relative Program Memory Addressing



Program execution continues at address PC + k + 1. The relative address k is -2048 to 2047.

**Subroutine and Interrupt Hardware Stack** The AT90S1200 uses a 3 level deep hardware stack for subroutines and interrupts. The hardware stack is 9 bits wide and stores the Program Counter (PC) return address while subroutines and interrupts are executed.

RCALL instructions and interrupts push the PC return address onto stack level 0, and the data in the other stack levels 1 - 2 are pushed one level deeper in the stack. When a RET or RETI instruction is executed the returning PC is fetched from stack level 0, and the data in the other stack levels 1 - 2 are popped one level in the stack.

If more than three subsequent subroutine calls or interrupts are executed, the first values written to the stack are overwritten.

8

Figure 13. Reset Logic



**Table 3.** Reset Characteristics ( $V_{CC} = 5.0V$ )

| Symbol            | Parameter                                                                                                                                                                    | Min | Тур  | Max                  | Units |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|----------------------|-------|
| V (1)             | Power-on Reset Threshold Voltage (rising)                                                                                                                                    | 0.8 | 1.2  | 1.6                  | V     |
| V POT             | Power-on Reset Threshold Voltage (falling)                                                                                                                                   | 0.2 | 0.4  | 0.6                  | V     |
| V <sub>RST</sub>  | Pin Threshold Voltage                                                                                                                                                        | _   | _    | 0.85 V <sub>CC</sub> | V     |
| t <sub>POR</sub>  | Power-on Reset Period                                                                                                                                                        | 2.0 | 3.0  | 4.0                  | ms    |
| t <sub>TOUT</sub> | Reset Delay Time-out Period (The Time-out<br>period equals 16K WDT cycles. See "Typical<br>Characteristics" on page 51. for typical WDT<br>frequency at different voltages). |     | 16.0 | 21.0                 | ms    |

Note: 1. The Power-on Reset will not work unless the supply voltage has been below V<sub>POT</sub> (falling).

#### **Power-on Reset**

A Power-on Reset (POR) circuit ensures that the device is reset from power-on. As shown in Figure 13, an internal timer clocked from the Watchdog timer oscillator prevents the MCU from starting until after a certain period after  $V_{CC}$  has reached the Power-on Threshold voltage ( $V_{POT}$ ), regardless of the  $V_{CC}$  rise time (see Figure 14).

#### Figure 14. MCU Start-up, RESET Tied to V<sub>CC</sub>.



If the built-in start-up delay is sufficient,  $\overline{\text{RESET}}$  can be connected to  $V_{CC}$  directly or via an external pull-up resistor. By holding the  $\overline{\text{RESET}}$  pin low for a period after  $V_{CC}$  has





been applied, the Power-on Reset period can be extended. Refer to Figure 15 for a timing example on this.

Figure 15. MCU Start-up, RESET Controlled Externally



#### **External Reset**

An External Reset is generated by a low level on the  $\overrightarrow{\text{RESET}}$  pin. Reset pulses longer than 50 ns will generate a reset, even if the clock is not running. Shorter pulses are not guaranteed to generate a reset. When the applied signal reaches the Reset Threshold Voltage (V<sub>RST</sub>) on its positive edge, the delay timer starts the MCU after the Time-out period t<sub>TOUT</sub> has expired.

#### Figure 16. External Reset during Operation



#### Watchdog Reset

When the Watchdog times out, it will generate a short reset pulse of 1 XTAL cycle duration. On the falling edge of this pulse, the delay timer starts counting the Time-out period  $t_{TOUT}$ . Refer to page 23 for details on operation of the Watchdog.



#### Figure 17. Watchdog Reset during Operation

#### Interrupt Handling

The AT90S1200 has two Interrupt Mask Control Registers: the GIMSK (General Interrupt Mask Register) at I/O space address \$3B and the TIMSK (Timer/Counter Interrupt Mask Register) at I/O address \$39.

When an interrupt occurs, the Global Interrupt Enable I-bit is cleared (zero) and all interrupts are disabled. The user software can set (one) the I-bit to enable interrupts. The I-bit is set (one) when a Return from Interrupt instruction (RETI) is executed.

When the Program Counter is vectored to the actual interrupt vector in order to execute the interrupt handling routine, hardware clears the corresponding flag that generated the interrupt. Some of the interrupt flags can also be cleared by writing a logic one to the flag bit position(s) to be cleared.

If an interrupt condition occurs when the corresponding interrupt enable bit is cleared (zero), the interrupt flag will be set and remembered until the interrupt is enabled, or the flag is cleared by software.

If one or more interrupt conditions occur when the global interrupt enable bit is cleared (zero), the corresponding interrupt flag(s) will be set and remembered until the global interrupt enable bit is set (one), and will be executed by order of priority.

Note that external level interrupt does not have a flag, and will only be remembered for as long as the interrupt condition is active.

Note that the Status Register is not automatically stored when entering an interrupt routine and restored when returning from an interrupt routine. This must be handled by software.

#### General Interrupt Mask Register – GIMSK



#### Bit 7 – Res: Reserved Bit

This bit is a reserved bit in the AT90S1200 and always reads as zero.



| Sleep Modes     | To enter the sleep modes, the SE bit in MCUCR must be set (one) and a SLEEP instruc-<br>tion must be executed. If an enabled interrupt occurs while the MCU is in a sleep mode,<br>the MCU awakes, executes the interrupt routine, and resumes execution from the<br>instruction following SLEEP. The contents of the register file and the I/O memory are<br>unaltered. If a Reset occurs during sleep mode, the MCU wakes up and executes from<br>the Reset Vector.                                                                                                                                                                                                               |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Idle Mode       | When the SM bit is cleared (zero), the SLEEP instruction makes the MCU enter the Idle mode, stopping the CPU but allowing Timer/Counters, Watchdog and the interrupt system to continue operating. This enables the MCU to wake up from external triggered interrupts as well as internal ones like Timer Overflow interrupt and Watchdog Reset. If wakeup from the Analog Comparator interrupt is not required, the Analog Comparator can be powered down by setting the ACD-bit in the Analog Comparator Control and Status Register (ACSR). This will reduce power consumption in Idle mode. When the MCU wakes up from Idle mode, the CPU starts program execution immediately. |
| Power-down Mode | When the SM bit is set (one), the SLEEP instruction makes the MCU enter Power-down mode. In this mode, the External Oscillator is stopped while the External Interrupts and the Watchdog (if enabled) continue operating. Only an External Reset, a Watchdog Reset (if enabled), an external level interrupt on INTO can wake up the MCU.                                                                                                                                                                                                                                                                                                                                           |
|                 | Note that when a level triggered interrupt is used for wake-up from Power-down, the low level must be held for a time longer than the reset delay time-out period $t_{TOUT}$ . Otherwise, the device will not wake up.                                                                                                                                                                                                                                                                                                                                                                                                                                                              |





Port D

Three I/O memory address locations are allocated for Port D, one each for the Data Register – PORTD (\$12), Data Direction Register – DDRD (\$11), and the Port D Input Pins – PIND (\$10). The Port D Input Pins address is read-only, while the Data Register and the Data Direction Register are read/write.

Port D has seven bi-directional I/O pins with internal pull-up resistors, PD6..PD0. The Port D output buffers can sink 20 mA. As inputs, Port D pins that are externally pulled low will source current if the pull-up resistors are activated.

Some Port D pins have alternate functions as shown in Table 10.

| Table 10 | Port D Pin | Alternate | Functions  |
|----------|------------|-----------|------------|
|          |            | Allemale  | i unctions |

| Port Pin                                | Alternate Function                |  |  |
|-----------------------------------------|-----------------------------------|--|--|
| PD2                                     | INT0 (External Interrupt 0 input) |  |  |
| PD4 T0 (Timer/Counter 0 external input) |                                   |  |  |

#### Port D Data Register - PORTD

|                                | Bit                        | 7                       | 6                     | 5                     | 4                      | 3                     | 2          | 1                   | 0                     |                       |
|--------------------------------|----------------------------|-------------------------|-----------------------|-----------------------|------------------------|-----------------------|------------|---------------------|-----------------------|-----------------------|
|                                | \$12                       | -                       | PORTD6                | PORTD5                | PORTD4                 | PORTD3                | PORTD2     | PORTD1              | PORTD0                | PORTD                 |
|                                | Read/Write                 | R                       | R/W                   | R/W                   | R/W                    | R/W                   | R/W        | R/W                 | R/W                   |                       |
|                                | Initial Value              | 0                       | 0                     | 0                     | 0                      | 0                     | 0          | 0                   | 0                     |                       |
| Port D Data Direction Register |                            |                         |                       |                       |                        |                       |            |                     |                       |                       |
| – DDRD                         | Bit                        | 7                       | 6                     | 5                     | 4                      | 3                     | 2          | 1                   | 0                     |                       |
|                                | \$11                       | -                       | DDD6                  | DDD5                  | DDD4                   | DDD3                  | DDD2       | DDD1                | DDD0                  | DDRD                  |
|                                | Read/Write                 | R                       | R/W                   | R/W                   | R/W                    | R/W                   | R/W        | R/W                 | R/W                   |                       |
|                                | Initial Value              | 0                       | 0                     | 0                     | 0                      | 0                     | 0          | 0                   | 0                     |                       |
| Port D Input Pins Address –    |                            |                         |                       |                       |                        |                       |            |                     |                       |                       |
| PIND                           | Bit                        | 7                       | 6                     | 5                     | 4                      | 3                     | 2          | 1                   | 0                     |                       |
|                                | \$10                       | -                       | PIND6                 | PIND5                 | PIND4                  | PIND3                 | PIND2      | PIND1               | PIND0                 | PIND                  |
|                                | Read/Write                 | R                       | R                     | R                     | R                      | R                     | R          | R                   | R                     |                       |
|                                | Initial Value              | 0                       | N/A                   | N/A                   | N/A                    | N/A                   | N/A        | N/A                 | N/A                   |                       |
|                                | The Port D<br>to the physi | Input Pi<br>ical valu   | ns addre:<br>e on eac | ss (PIND<br>h Port D  | ) is not a<br>pin. Whe | register<br>en readii | , and this | address<br>D. the P | s enables<br>ort D Da | s access<br>ta Latch  |
|                                | is read; and               | d when r                | eading P              | IND, the              | logical v              | alues pro             | esent on   | the pins            | are read              | l.                    |
| Port D as General Digital I/O  | PDn, gener                 | ral I/O p<br>n is set ( | in: The D             | )DDn bit<br>)n is con | in the D               | DRD Re                | gister se  | elects the          | e directio            | n of this<br>d (zero) |

PDn, general I/O pin: The DDDn bit in the DDRD Register selects the direction of this pin. If DDDn is set (one), PDn is configured as an output pin. If DDDn is cleared (zero), PDn is configured as an input pin. If PORTDn is set (one) when DDDn is configured as an input pin, the MOS pull-up resistor is activated. To switch the pull-up resistor off, the PORTDn bit has to be cleared (zero) or the pin has to be configured as an output pin. The Port D pins are tri-stated when a reset condition becomes active, even if the clock is not active.

# Memory Programming

#### Program and Data Memory Lock Bits

The AT90S1200 MCU provides two Lock bits that can be left unprogrammed ("1") or can be programmed ("0") to obtain the additional features listed in Table 12. The Lock bits can only be erased with the Chip Erase command.

#### Table 12. Lock Bit Protection Modes

| ry Lock | Bits                          |                                                                                   |
|---------|-------------------------------|-----------------------------------------------------------------------------------|
| LB1     | LB2                           | Protection Type                                                                   |
| 1       | 1                             | No memory lock features enabled.                                                  |
| 0       | 1                             | Further programming of the Flash and EEPROM is disabled. <sup>(1)</sup>           |
| 0       | 0                             | Same as mode 2, and verify is also disabled.                                      |
|         | ry Lock<br>LB1<br>1<br>0<br>0 | LB1         LB2           1         1           0         1           0         0 |

Note: 1. In Parallel mode, further programming of the Fuse bits are also disabled. Program the Fuse bits before programming the Lock bits.

# Fuse Bits Th

The AT90S1200 has two Fuse bits: SPIEN and RCEN.

- When the SPIEN Fuse bit is programmed ("0"), Serial Program Downloading is enabled. Default value is programmed ("0").
- When the RCEN Fuse bit is programmed ("0"), MCU clocking from the Internal RC Oscillator is selected. Default value is erased ("1"). Parts with this bit pre-programmed ("0") can be delivered on demand.
- The Fuse bits are not accessible in Serial Programming mode. The status of the Fuse bits is not affected by Chip Erase.

# **Signature Bytes** All Atmel microcontrollers have a 3-byte signature code that identifies the device. This code can be read in both Serial and Parallel modes. The three bytes reside in a separate address space.

For the AT90S1200 they are:

inside the user's system.

- 1. \$00: \$1E (indicates manufactured by Atmel)
- 2. \$01: \$90 (indicates 1 Kb Flash memory)
- 3. \$02: \$01 (indicates AT90S1200 device when \$01 is \$90)
- Note: When both Lock bits are programmed (lock mode 3), the signature bytes cannot be read in Serial mode. Reading the signature bytes will return: \$00, \$01 and \$02.

# Programming the Flash<br/>and EEPROMAtmel's AT90S1200 offers 1K byte of in-System Reprogrammable Flash program mem-<br/>ory and 64 bytes of EEPROM data memory.

The AT90S1200 is normally shipped with the On-chip Flash program memory and EEPROM data memory arrays in the erased state (i.e., contents = \$FF) and ready to be programmed. This device supports a High-voltage (12V) Parallel Programming mode and a Low-voltage Serial Programming mode. The +12V is used for programming enable only, and no current of significance is drawn by this pin. The Serial Programming mode provides a convenient way to download program and data into the AT90S1200

The program and data memory arrays on the AT90S1200 are programmed byte-by-byte in either programming mode. For the EEPROM, an auto-erase cycle is provided within





the self-timed write instruction in the Serial Programming mode. During programming, the supply voltage must be in accordance with Table 13.

 Table 13.
 Supply Voltage during Programming

| Part      | Serial Programming | Parallel Programming |  |  |  |
|-----------|--------------------|----------------------|--|--|--|
| AT90S1200 | 2.7 - 6.0V         | 4.5 - 5.5V           |  |  |  |

**Parallel Programming** This section describes how to parallel program and verify Flash program memory, EEPROM data memory, Lock bits and Fuse bits in the AT90S1200.

Figure 30. Parallel Programming



#### **Signal Names**

In this section, some pins of the AT90S1200 are referenced by signal names describing their function during parallel programming rather than their pin names, see Figure 30 and Table 14. Pins not described in Table 14 are referenced by pin names.

The XA1/XA0 pins determines the action executed when the XTAL1 pin is given a positive pulse. The coding is shown in Table 15.

When pulsing  $\overline{WR}$  or  $\overline{OE}$ , the command loaded determines the action executed. The command is a byte where the different bits are assigned functions as shown in Table 16.

Table 14. Pin Name Mapping

| Signal Name in<br>Programming Mode | Pin Name | I/O | Function                                                            |
|------------------------------------|----------|-----|---------------------------------------------------------------------|
| RDY/BSY                            | PD1      | 0   | 0: Device is busy programming, 1: Device is ready for new command   |
| ŌĒ                                 | PD2      | Ι   | Output Enable (Active low)                                          |
| WR                                 | PD3      | I   | Write Pulse (Active low)                                            |
| BS                                 | PD4      | Ι   | Byte Select ("0" selects low byte, "1" selects high byte)           |
| XA0                                | PD5      | I   | XTAL Action Bit 0                                                   |
| XA1                                | PD6      | Ι   | XTAL Action Bit 1                                                   |
| DATA                               | PB0-7    | I/O | Bi-directional Data Bus (Output when $\overline{\text{OE}}$ is low) |

Table 15. XA1 and XA0 Coding

| XA1 | XA0 | Action when XTAL1 is Pulsed                                                         |
|-----|-----|-------------------------------------------------------------------------------------|
| 0   | 0   | Load Flash or EEPROM Address (High or low address byte for Flash determined by BS). |
| 0   | 1   | Load Data (High or low data byte for Flash determined by BS).                       |
| 1   | 0   | Load Command                                                                        |
| 1   | 1   | No Action, Idle                                                                     |

Table 16. Command Byte Coding

| Command Byte | Command Executed        |
|--------------|-------------------------|
| 1000 0000    | Chip Erase              |
| 0100 0000    | Write Fuse Bits         |
| 0010 0000    | Write Lock Bits         |
| 0001 0000    | Write Flash             |
| 0001 0001    | Write EEPROM            |
| 0000 1000    | Read Signature Bytes    |
| 0000 0100    | Read Fuse and Lock Bits |
| 0000 0010    | Read Flash              |
| 0000 0011    | Read EEPROM             |

The following algorithm puts the device in Parallel Programming mode:

- 1. Apply supply voltage according to Table 13, between V<sub>CC</sub> and GND.
- 2. Set the RESET and BS pin to "0" and wait at least 100 ns.
- Apply 11.5 12.5V to RESET. Any activity on BS within 100 ns after +12V has been applied to RESET, will cause the device to fail entering Programming mode.

The Chip Erase command will erase the Flash and EEPROM memories, and the Lock bits. The Lock bits are not Reset until the Flash and EEPROM have been completely erased. The Fuse bits are not changed. Chip Erase must be performed before the Flash or EEPROM is reprogrammed.

Load Command "Chip Erase"

- 1. Set XA1, XA0 to "10". This enables command loading.
- 2. Set BS to "0".
- 3. Set DATA to "1000 0000". This is the command for Chip Erase.
- 4. Give XTAL1 a positive pulse. This loads the command.
- Give WR a t<sub>WLWH\_CE</sub> wide negative pulse to execute Chip Erase, t<sub>WLWH\_CE</sub> is found in Table 17. Chip Erase does not generate any activity on the RDY/BSY pin.

Programming the Flash

**Enter Programming Mode** 

**Chip Erase** 

- A: Load Command "Write Flash"
  - 1. Set XA1, XA0 to "10". This enables command loading.
  - 2. Set BS to "0".
  - 3. Set DATA to "0001 0000". This is the command for Write Flash.





- 4. Give XTAL1 a positive pulse. This loads the command.
- B: Load Address High Byte
- 1. Set XA1, XA0 to "00". This enables address loading.
- 2. Set BS to "1". This selects high byte.
- 3. Set DATA = Address high byte (00 01).
- 4. Give XTAL1 a positive pulse. This loads the address high byte.
- C: Load Address Low Byte
- 1. Set XA1, XA0 to "00". This enables address loading.
- 2. Set BS to "0". This selects low byte.
- 3. Set DATA = Address low byte (\$00 \$FF).
- 4. Give XTAL1 a positive pulse. This loads the address low byte.
- D: Load Data Low Byte
- 1. Set XA1, XA0 to "01". This enables data loading.
- 2. Set DATA = Data low byte (00 FF).
- 3. Give XTAL1 a positive pulse. This loads the data low byte.
- E: Write Data Low Byte
- 1. Set BS to "0". This selects low data.
- 2. Give WR a negative pulse. This starts programming of the data byte. RDY/BSY goes low.
- 3. Wait until RDY/BSY goes high to program the next byte.

(See Figure 31 for signal waveforms.)

F: Load Data High Byte

- 1. Set XA1, XA0 to "01". This enables data loading.
- 2. Set DATA = Data high byte (\$00 \$FF).
- 3. Give XTAL1 a positive pulse. This loads the data high byte.
- G: Write Data High Byte
- 1. Set BS to "1". This selects high data.
- Give WR a negative pulse. This starts programming of the data byte. RDY/BSY goes low.
- 3. Wait until RDY/BSY goes high to program the next byte.

(See Figure 32 for signal waveforms.)

The loaded command and address are retained in the device during programming. For efficient programming, the following should be considered:

- The command needs only be loaded once when writing or reading multiple memory locations.
- Address high byte needs only be loaded before programming a new 256-word page in the Flash.
- Skip writing the data value \$FF; that is, the contents of the entire Flash and EEPROM after a Chip Erase.

These considerations also apply to EEPROM programming and Flash, EEPROM and signature byte reading.



#### Figure 35. Serial Programming Waveforms



|                         |                   | Instructio         | on Format         |           |                                                                                                     |  |  |  |  |
|-------------------------|-------------------|--------------------|-------------------|-----------|-----------------------------------------------------------------------------------------------------|--|--|--|--|
| Instruction             | Byte 1            | Byte 2             | Byte 3            | Byte4     | Operation                                                                                           |  |  |  |  |
| Programming<br>Enable   | 1010 1100         | 0101 0011          | XXXX XXXX         | XXXX XXXX | Enable serial programming while <b>RESET</b> is low.                                                |  |  |  |  |
| Chip Erase              | 1010 1100         | 100x xxxx          | xxxx xxxx         | XXXX XXXX | Chip erase both Flash and EEPROM memory arrays.                                                     |  |  |  |  |
| Read Program<br>Memory  | 0010 <b>H</b> 000 | 0000 000 <b>a</b>  | bbbb bbbb         | 0000 0000 | Read <b>H</b> (high or low) byte <b>o</b> from program memory at word address <b>a</b> : <b>b</b> . |  |  |  |  |
| Write Program<br>Memory | 0100 <b>H</b> 000 | 0000 000 <b>a</b>  | bbbb bbbb         | iiii iiii | Write <b>H</b> (high or low) byte <b>i</b> to program memory at word address <b>a</b> : <b>b</b> .  |  |  |  |  |
| Read EEPROM<br>Memory   | 1010 0000         | 0000 0000          | 00 <b>bb bbbb</b> | 0000 0000 | Read data <b>o</b> from EEPROM memory at address <b>b</b> .                                         |  |  |  |  |
| Write EEPROM<br>Memory  | 1100 0000         | 0000 0000          | 00 <b>bb bbbb</b> | iiii iiii | Write data <b>i</b> to EEPROM memory at address <b>b</b> .                                          |  |  |  |  |
| Write Lock Bits         | 1010 1100         | 1111 1 <b>21</b> 1 | xxxx xxxx         | xxxx xxxx | Write Lock bits. Set bits <b>1</b> , <b>2</b> = "0" to program Lock bits.                           |  |  |  |  |
| Read Signature<br>Byte  | 0011 0000         | xxxx xxxx          | xxxx xx <b>bb</b> | 0000 0000 | Read signature byte <b>o</b> from address <b>b</b> . <sup>(1)</sup>                                 |  |  |  |  |

Note: **a** = address high bits, **b** = address low bits, **H** = 0 – Low byte, 1 – High byte, **o** = data out, **i** = data in, x = don't care, 1 = Lock Bit 1, 2 = Lock Bit 2

Note: 1. The signature bytes are not readable in lock mode 3 (i.e., both Lock bits programmed).

#### Serial Programming Characteristics







| Symbol              | Parameter                                      | Min                    | Тур  | Max  | Units |
|---------------------|------------------------------------------------|------------------------|------|------|-------|
| 1/t <sub>CLCL</sub> | Oscillator Frequency ( $V_{CC} = 2.7 - 4.0V$ ) | 0                      |      | 4.0  | MHz   |
| t <sub>CLCL</sub>   | Oscillator Period ( $V_{CC} = 2.7 - 4.0V$ )    | 250.0                  |      |      | ns    |
| 1/t <sub>CLCL</sub> | Oscillator Frequency ( $V_{CC} = 4.0 - 6.0V$ ) | 0                      |      | 12.0 | MHz   |
| t <sub>CLCL</sub>   | Oscillator Period ( $V_{CC} = 4.0 - 6.0V$ )    | 83.3                   |      |      | ns    |
| t <sub>SHSL</sub>   | SCK Pulse Width High                           | 4.0 t <sub>CLCL</sub>  |      |      | ns    |
| t <sub>SLSH</sub>   | SCK Pulse Width Low                            | t <sub>CLCL</sub>      |      |      | ns    |
| t <sub>ovsH</sub>   | MOSI Setup to SCK High                         | 1.25 t <sub>CLCL</sub> |      |      | ns    |
| t <sub>SHOX</sub>   | MOSI Hold after SCK High                       | 2.5 t <sub>CLCL</sub>  |      |      | ns    |
| t <sub>SLIV</sub>   | SCK Low to MISO Valid                          | 10.0                   | 16.0 | 32.0 | ns    |

Table 21. Minimum Wait Delay after the Chip Erase Instruction

| Symbol                | 3.2V  | 3.6V  | 4.0V  | 5.0V |  |
|-----------------------|-------|-------|-------|------|--|
| t <sub>wD_ERASE</sub> | 18 ms | 14 ms | 12 ms | 8 ms |  |

Table 22. Minimum Wait Delay after Writing a Flash or EEPROM Location

| Symbol               | 3.2V | 3.6V | 4.0V | 5.0V |  |
|----------------------|------|------|------|------|--|
| t <sub>WD_PROG</sub> | 9 ms | 7 ms | 6 ms | 4 ms |  |







Figure 43. Idle Supply Current vs. V<sub>CC</sub>, Device Clocked by Internal Oscillator







Figure 49. Analog Comparator Offset Voltage vs. Common Mode Voltage









# AT90S1200 Register Summary

| Address            | Name      | Bit 7  | Bit 6  | Bit 5  | Bit 4     | Bit 3          | Bit 2   | Bit 1  | Bit 0  | Page    |
|--------------------|-----------|--------|--------|--------|-----------|----------------|---------|--------|--------|---------|
| \$3F               | SREG      | I      | Т      | Н      | S         | V              | N       | Z      | С      | page 11 |
| \$3E               | Reserved  |        |        |        |           |                |         |        |        |         |
| \$3D               | Reserved  |        |        |        |           |                |         |        |        |         |
| \$3C               | Reserved  |        |        |        |           |                |         |        |        |         |
| \$3B               | GIMSK     | -      | INT0   | -      | -         | -              | -       | -      | -      | page 15 |
| \$3A               | Reserved  |        | •      |        | •         | •              | •       | •      |        | 1 0     |
| \$39               | TIMSK     | -      | -      | -      | -         | -              | -       | TOIE0  | -      | page 16 |
| \$38               | TIFR      | -      | -      | -      | -         | -              | -       | TOV0   | -      | page 16 |
| \$37               | Reserved  |        | •      |        | •         |                | •       | •      |        | 1 0     |
| \$36               | Reserved  |        |        |        |           |                |         |        |        |         |
| \$35               | MCUCR     | -      | -      | SE     | SM        | -              | -       | ISC01  | ISC00  | page 18 |
| \$34               | Reserved  |        | •      |        | •         |                | •       | •      |        |         |
| \$33               | TCCR0     | -      | -      | -      | -         | -              | CS02    | CS01   | CS00   | page 21 |
| \$32               | TCNT0     |        |        |        | Timer/Cou | nter0 (8 Bits) |         |        |        | page 22 |
| \$31               | Reserved  |        |        |        |           |                |         |        |        | 1.0     |
| \$30               | Reserved  |        |        |        |           |                |         |        |        |         |
| \$2F               | Reserved  |        |        |        |           |                |         |        |        |         |
| \$2E               | Reserved  |        |        |        |           |                |         |        |        |         |
| \$2D               | Reserved  |        |        |        |           |                |         |        |        |         |
| \$20               | Reserved  |        |        |        |           |                |         |        |        |         |
| \$28               | Reserved  |        |        |        |           |                |         |        |        |         |
| \$24               | Reserved  |        |        |        |           |                |         |        |        |         |
| \$29               | Reserved  |        |        |        |           |                |         |        |        |         |
| \$28               | Reserved  |        |        |        |           |                |         |        |        |         |
| \$20               | Reserved  |        |        |        |           |                |         |        |        |         |
| \$26               | Reserved  |        |        |        |           |                |         |        |        |         |
| \$20               | Reserved  |        |        |        |           |                |         |        |        |         |
| \$23<br>\$24       | Reserved  |        |        |        |           |                |         |        |        |         |
| \$24<br>\$22       | Reserved  |        |        |        |           |                |         |        |        |         |
| \$20               | Reserved  |        |        |        |           |                |         |        |        |         |
| \$22<br>\$01       | WDTCP     |        |        |        |           | WDE            | WDP2    | WDP1   | WDD0   | 2000 02 |
| \$21               | Bosonvod  | -      | -      | -      | -         | WDE            | WDF2    | WDFT   | VVDF0  | page 23 |
| \$20<br>\$1E       | Reserved  |        |        |        |           |                |         |        |        |         |
| φ1<br>¢1           | EEAD      |        |        |        | EED       |                | aiotor  |        |        | 2000 PE |
| 91E<br>\$1D        | EEAN      | -      |        |        | EERDOM    | Note Register  | egistei |        |        | page 25 |
| \$10               | EEDR      |        |        |        | EEFROIM   |                |         | EEWE   | EEDE   | page 25 |
| \$10<br>¢1D        | Beconved  | -      | -      | -      | -         | -              | -       |        | LLNL   | page 25 |
| φ1Δ<br>¢1Δ         | Reserved  |        |        |        |           |                |         |        |        |         |
| \$1A               | Reserved  |        |        |        |           |                |         |        |        |         |
| \$19<br>¢10        | POPTP     | DODTD7 | POPTRE | POPTPE | DODTR4    | POPTP2         | POPTP2  | POPTP1 | POPTRO | 2000 20 |
| \$18               | PORTB     | PORTB/ | PORTB0 | PORTES | PORTB4    | PORTB3         | PORTB2  |        | PORTBU | page 29 |
| φ1/<br>\$16        |           |        | DDBo   | DDBS   |           | DDB3           |         |        | PINRO  | page 29 |
| φ10<br>¢1 <i>⊏</i> | Possenied | F IND/ | FINDO  | FINDS  | F IND4    | FINDS          |         | FINDI  | FINDU  | paye 29 |
| \$15               | Reserved  |        |        |        |           |                |         |        |        |         |
| φ14<br>¢10         | Percented |        |        |        |           |                |         |        |        |         |
| <b>৯</b> 13<br>৫10 | Reserved  |        | POPTOC | POPTOS | POPTDA    | POPTDa         | POPTDO  | POPTD1 | POPTDA | page 04 |
| φ1∠<br>¢11         |           | -      |        |        |           |                |         |        |        | page 34 |
| ¢10                | טאטט      | -      |        |        |           |                |         |        |        | page 34 |
| φ10<br>¢or         | Pageried  | -      |        | FINDS  |           | FIND3          | FIND2   |        | FINDU  | page 34 |
| \$UF               | Reserved  |        |        |        |           |                |         |        |        |         |
|                    | Reserved  |        |        |        |           |                |         |        |        |         |
| \$09               | Heserved  | 405    |        | 400    | 4.01      | ACIE           |         | 40101  | 40100  | nonc 07 |
| \$08               | AUSH      | ACD    | -      | ACO    | ACI       | ACIE           | -       | ACIST  | ACISU  | pagé 27 |
|                    | Reserved  |        |        |        |           |                |         |        |        |         |
| \$00               | Reserved  |        |        |        |           |                |         |        |        |         |

Notes: 1. For compatibility with future devices, reserved bits should be written to zero if accessed. Reserved I/O memory addresses should never be written.

2. Some of the status flags are cleared by writing a logical "1" to them. Note that the CBI and SBI instructions will operate on all bits in the I/O register, writing a "1" back into any flag read as set, thus clearing the flag. The CBI and SBI instructions work with registers \$00 to \$1F only.



# **Packaging Information**

20P3



20S, 20-lead, Plastic Gull Wing Small Outline (SOIC), 0.300" body. Dimensions in Millineters and (Inches)\* JEDEC STANDARD MS-013

20S







\*Controlling dimension: Inches

REV. A 04/11/2001





#### **Atmel Headquarters**

Corporate Headquarters 2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 441-0311 FAX 1(408) 487-2600

Europe

Atmel SarL Route des Arsenaux 41 Casa Postale 80 CH-1705 Fribourg Switzerland TEL (41) 26-426-5555 FAX (41) 26-426-5500

Asia

Atmel Asia, Ltd. Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimhatsui East Kowloon Hong Kong TEL (852) 2721-9778 FAX (852) 2722-1369

#### Japan

Atmel Japan K.K. 9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan TEL (81) 3-3523-3551 FAX (81) 3-3523-7581

#### **Atmel Operations**

Memory Atmel Corporate 2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 436-4270 FAX 1(408) 436-4314

Microcontrollers Atmel Corporate 2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 436-4270 FAX 1(408) 436-4314

Atmel Nantes La Chantrerie BP 70602 44306 Nantes Cedex 3, France TEL (33) 2-40-18-18-18 FAX (33) 2-40-18-19-60

ASIC/ASSP/Smart Cards Atmel Rousset Zone Industrielle 13106 Rousset Cedex, France TEL (33) 4-42-53-60-00 FAX (33) 4-42-53-60-01

Atmel Colorado Springs 1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL 1(719) 576-3300 FAX 1(719) 540-1759

Atmel Smart Card ICs Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland TEL (44) 1355-803-000 FAX (44) 1355-242-743 **RF**/Automotive

Atmel Heilbronn Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany TEL (49) 71-31-67-0 FAX (49) 71-31-67-2340

Atmel Colorado Springs 1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL 1(719) 576-3300 FAX 1(719) 540-1759

Biometrics/Imaging/Hi-Rel MPU/ High Speed Converters/RF Datacom Atmel Grenoble Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France TEL (33) 4-76-58-30-00 FAX (33) 4-76-58-34-80

*e-mail* literature@atmel.com

Web Site http://www.atmel.com

#### © Atmel Corporation 2002.

Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel's products are not authorized for use as critical components in life support devices or systems.

ATMEL® and AVR® are the registered trademarks of Atmel.

Other terms and product names may be the trademarks of others.

