



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                 |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | AVR                                                                      |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 12MHz                                                                    |
| Connectivity               | SPI                                                                      |
| Peripherals                | POR, WDT                                                                 |
| Number of I/O              | 15                                                                       |
| Program Memory Size        | 1KB (512 x 16)                                                           |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | 64 x 8                                                                   |
| RAM Size                   | -                                                                        |
| Voltage - Supply (Vcc/Vdd) | 4V ~ 6V                                                                  |
| Data Converters            | -                                                                        |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 85°C                                                             |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 20-SSOP (0.209", 5.30mm Width)                                           |
| Supplier Device Package    | 20-SSOP                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/at90s1200-12yi |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| ing the Registers, Timer/Counter, Watchdog and Interrupt system to continue                  |
|----------------------------------------------------------------------------------------------|
| functioning. The Power-down mode saves the register contents but freezes the Oscilla-        |
| tor, disabling all other chip functions until the next External Interrupt or hardware Reset. |

The device is manufactured using Atmel's high-density nonvolatile memory technology. The On-chip In-System Programmable Flash allows the program memory to be reprogrammed in-system through an SPI serial interface or by a conventional nonvolatile memory programmer. By combining an enhanced RISC 8-bit CPU with In-System Programmable Flash on a monolithic chip, the Atmel AT90S1200 is a powerful microcontroller that provides a highly flexible and cost-effective solution to many embedded control applications.

The AT90S1200 AVR is supported with a full suite of program and system development tools including: macro assemblers, program debugger/simulators, in-circuit emulators, and evaluation kits.

| Pin Descriptions   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VCC                | Supply voltage pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| GND                | Ground pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Port B (PB7PB0)    | Port B is an 8-bit bi-directional I/O port. Port pins can provide internal pull-up resistors (selected for each bit). PB0 and PB1 also serve as the positive input (AIN0) and the negative input (AIN1), respectively, of the On-chip Analog Comparator. The Port B output buffers can sink 20 mA and thus drive LED displays directly. When pins PB0 to PB7 are used as inputs and are externally pulled low, they will source current if the internal pull-up resistors are activated. The Port B pins are tri-stated when a reset condition becomes active, even if the clock is not active. |
|                    | Port B also serves the functions of various special features of the AT90S1200 as listed on page 30.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Port D (PD6PD0)    | Port D has seven bi-directional I/O pins with internal pull-up resistors, PD6PD0. The Port D output buffers can sink 20 mA. As inputs, Port D pins that are externally pulled low will source current if the pull-up resistors are activated. The Port D pins are tri-stated when a reset condition becomes active, even if the clock is not active.                                                                                                                                                                                                                                            |
|                    | Port D also serves the functions of various special features of the AT90S1200 as listed on page 34.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RESET              | Reset input. A low level on this pin for more than 50 ns will generate a reset, even if the clock is not running. Shorter pulses are not guaranteed to generate a reset.                                                                                                                                                                                                                                                                                                                                                                                                                        |
| XTAL1              | Input to the inverting oscillator amplifier and input to the internal clock operating circuit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| XTAL2              | Output from the inverting oscillator amplifier.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Crystal Oscillator | XTAL1 and XTAL2 are input and output, respectively, of an inverting amplifier which can<br>be configured for use as an On-chip Oscillator, as shown in Figure 2. Either a quartz<br>crystal or a ceramic resonator may be used. To drive the device from an external clock<br>source, XTAL2 should be left unconnected while XTAL1 is driven as shown in Figure 3.                                                                                                                                                                                                                              |





Figure 2. Oscillator Connections



Note: When using the MCU Oscillator as a clock for an external device, an HC buffer should be connected as indicated in the figure.





**On-chip RC Oscillator** An On-chip RC Oscillator running at a fixed frequency of 1 MHz can be selected as the MCU clock source. If enabled, the AT90S1200 can operate with no external components. A control bit (RCEN) in the Flash Memory selects the On-chip RC Oscillator as the clock source when programmed ("0"). The AT90S1200 is normally shipped with this bit unprogrammed ("1"). Parts with this bit programmed can be ordered as AT90S1200A. The RCEN-bit can be changed by parallel programming only. When using the On-chip RC Oscillator for Serial Program downloading, the RCEN bit must be programmed in Parallel Programming mode first.

#### Program and Data Addressing Modes

The AT90S1200 AVR RISC Microcontroller supports powerful and efficient addressing modes. This section describes the different addressing modes supported in the AT90S1200. In the figures, OP means the operation code part of the instruction word. To simplify, not all figures show the exact location of the addressing bits.

Register Direct, Single Register Rd Figure 6. Direct Single Register Addressing



The operand is contained in register d (Rd).

**Register Indirect** 

Figure 7. Indirect Register Addressing



The register accessed is the one pointed to by the Z-register (R30).

| Register Direct, Two Registers | Figure 8. | Direct Register | Addressing, | <b>Two Registers</b> |
|--------------------------------|-----------|-----------------|-------------|----------------------|
| Rd and Rr                      |           |                 |             |                      |







#### I/O Memory

The I/O space definition of the AT90S1200 is shown in the following table.

| Table 1. | The AT90S1200 I/O Space |  |
|----------|-------------------------|--|
|----------|-------------------------|--|

| Address Hex | Name  | Function                                      |
|-------------|-------|-----------------------------------------------|
| \$3F        | SREG  | Status REGister                               |
| \$3B        | GIMSK | General Interrupt MaSK register               |
| \$39        | TIMSK | Timer/Counter Interrupt MaSK register         |
| \$38        | TIFR  | Timer/Counter Interrupt Flag register         |
| \$35        | MCUCR | MCU general Control Register                  |
| \$33        | TCCR0 | Timer/Counter0 Control Register               |
| \$32        | TCNT0 | Timer/Counter0 (8-bit)                        |
| \$21        | WDTCR | Watchdog Timer Control Register               |
| \$1E        | EEAR  | EEPROM Address Register                       |
| \$1D        | EEDR  | EEPROM Data Register                          |
| \$1C        | EECR  | EEPROM Control Register                       |
| \$18        | PORTB | Data Register, Port B                         |
| \$17        | DDRB  | Data Direction Register, Port B               |
| \$16        | PINB  | Input Pins, Port B                            |
| \$12        | PORTD | Data Register, Port D                         |
| \$11        | DDRD  | Data Direction Register, Port D               |
| \$10        | PIND  | Input Pins, Port D                            |
| \$08        | ACSR  | Analog Comparator Control and Status Register |

Note: Reserved and unused locations are not shown in the table.

All AT90S1200 I/Os and peripherals are placed in the I/O space. The different I/O locations are accessed by the IN and OUT instructions transferring data between the 32 general purpose working registers and the I/O space. I/O registers within the address range \$00 - \$1F are directly bit-accessible using the SBI and CBI instructions. In these registers, the value of single bits can be checked by using the SBIS and SBIC instructions. Refer to the instruction set chapter for more details.

For compatibility with future devices, reserved bits should be written to zero if accessed. Reserved I/O memory addresses should never be written.

Some of the status flags are cleared by writing a logical one to them. Note that the CBI and SBI instructions will operate on all bits in the I/O register, writing a one back into any flag read as set, thus clearing the flag. The CBI and SBI instructions work with registers \$00 to \$1F only.

The different I/O and peripherals control registers are explained in the following sections.

#### Status Register – SREG

The AVR status register (SREG) at I/O space location \$3F is defined as:



#### • Bit 7 – I: Global Interrupt Enable

The global interrupt enable bit must be set (one) for the interrupts to be enabled. The individual interrupt enable control is then performed in separate control registers. If the global interrupt enable bit is cleared (zero), none of the interrupts are enabled independent of the individual interrupt enable settings. The I-bit is cleared by hardware after an interrupt has occurred, and is set by the RETI instruction to enable subsequent interrupts.

#### • Bit 6 – T: Bit Copy Storage

The bit copy instructions BLD (Bit LoaD) and BST (Bit STore) use the T-bit as source and destination for the operated bit. A bit from a register in the register file can be copied into T by the BST instruction, and a bit in T can be copied into a bit in a register in the register file by the BLD instruction.

#### • Bit 5 – H: Half-carry Flag

The half-carry flag H indicates a half carry in some arithmetic operations. See the Instruction Set description for detailed information.

#### • Bit 4 – S: Sign Bit, S = N⊕V

The S-bit is always an exclusive or between the negative flag N and the two's complement overflow flag V. See the Instruction Set description for detailed information.

#### • Bit 3 – V: Two's Complement Overflow Flag

The two's complement overflow flag V supports two's complement arithmetics. See the Instruction Set description for detailed information.

#### • Bit 2 – N: Negative Flag

The negative flag N indicates a negative result after the different arithmetic and logic operations. See the Instruction Set description for detailed information.

#### • Bit 1 – Z: Zero Flag

The zero flag Z indicates a zero result after the different arithmetic and logic operations. See the Instruction Set description for detailed information.

#### • Bit 0 – C: Carry Flag

The carry flag C indicates a carry in an arithmetic or logic operation. See the Instruction Set description for detailed information.

Note that the status register is not automatically stored when entering an interrupt routine and restored when returning from an interrupt routine. This must be handled by software.





#### Figure 17. Watchdog Reset during Operation

#### Interrupt Handling

The AT90S1200 has two Interrupt Mask Control Registers: the GIMSK (General Interrupt Mask Register) at I/O space address \$3B and the TIMSK (Timer/Counter Interrupt Mask Register) at I/O address \$39.

When an interrupt occurs, the Global Interrupt Enable I-bit is cleared (zero) and all interrupts are disabled. The user software can set (one) the I-bit to enable interrupts. The I-bit is set (one) when a Return from Interrupt instruction (RETI) is executed.

When the Program Counter is vectored to the actual interrupt vector in order to execute the interrupt handling routine, hardware clears the corresponding flag that generated the interrupt. Some of the interrupt flags can also be cleared by writing a logic one to the flag bit position(s) to be cleared.

If an interrupt condition occurs when the corresponding interrupt enable bit is cleared (zero), the interrupt flag will be set and remembered until the interrupt is enabled, or the flag is cleared by software.

If one or more interrupt conditions occur when the global interrupt enable bit is cleared (zero), the corresponding interrupt flag(s) will be set and remembered until the global interrupt enable bit is set (one), and will be executed by order of priority.

Note that external level interrupt does not have a flag, and will only be remembered for as long as the interrupt condition is active.

Note that the Status Register is not automatically stored when entering an interrupt routine and restored when returning from an interrupt routine. This must be handled by software.

#### General Interrupt Mask Register – GIMSK



#### Bit 7 – Res: Reserved Bit

This bit is a reserved bit in the AT90S1200 and always reads as zero.





The 8-bit Timer/Counter0 can select clock source from CK, prescaled CK or an external pin. In addition it can be stopped as described in the specification for the Timer/Counter0 Control Register (TCCR0). The overflow status flag is found in the Timer/Counter Interrupt Flag Register (TIFR). Control signals are found in the Timer/Counter0 Control Register (TCCR0). The interrupt enable/disable settings for Timer/Counter0 are found in the Timer/Counter Interrupt Mask Register (TIMSK).

When Timer/Counter0 is externally clocked, the external signal is synchronized with the oscillator frequency of the CPU. To assure proper sampling of the external clock, the minimum time between two external clock transitions must be at least one internal CPU clock period. The external clock signal is sampled on the rising edge of the internal CPU clock.

The 8-bit Timer/Counter0 features both a high-resolution and a high-accuracy usage with the lower prescaling opportunities. Similarly, the high prescaling opportunities make the Timer/Counter0 useful for lower speed functions or exact timing functions with infrequent actions.





#### Bits 7..3 – Res: Reserved Bits

These bits are reserved bits in the AT90S1200 and always read as zero.





| WDP2 | WDP1 | WDP0 | Number of WDT<br>Oscillator Cycles | Typical Time-out<br>at V <sub>CC</sub> = 3.0V | Typical Time-out<br>at V <sub>CC</sub> = 5.0V |
|------|------|------|------------------------------------|-----------------------------------------------|-----------------------------------------------|
| 0    | 0    | 0    | 16K cycles                         | 47 ms                                         | 15 ms                                         |
| 0    | 0    | 1    | 32K cycles                         | 94 ms                                         | 30 ms                                         |
| 0    | 1    | 0    | 64K cycles                         | 0.19 s                                        | 60 ms                                         |
| 0    | 1    | 1    | 128K cycles                        | 0.38 s                                        | 0.12 s                                        |
| 1    | 0    | 0    | 256K cycles                        | 0.75 s                                        | 0,24 s                                        |
| 1    | 0    | 1    | 512K cycles                        | 1.5 s                                         | 0.49 s                                        |
| 1    | 1    | 0    | 1,024K cycles                      | 3.0 s                                         | 0.97 s                                        |
| 1    | 1    | 1    | 2,048K cycles                      | 6.0 s                                         | 1.9 s                                         |

Table 6. Watchdog Timer Prescale Select

Note: The frequency of the Watchdog Oscillator is voltage dependent as shown in "Typical Characteristics" on page 51.

The WDR (Watchdog Reset) instruction should always be executed before the Watchdog Timer is enabled. This ensures that the reset period will be in accordance with the Watchdog Timer prescale settings. If the Watchdog Timer is enabled without Reset, the Watchdog Timer may not start to count from zero.

To avoid unintentional MCU resets, the Watchdog Timer should be disabled or reset before changing the Watchdog Timer Prescale Select.

### **Analog Comparator**

The Analog Comparator compares the input values on the positive input PB0 (AIN0) and the negative input PB1 (AIN1). When the voltage on the positive input PB0 (AIN0) is higher than the voltage on the negative input PB1 (AIN1), the Analog Comparator Output (ACO) is set (one). The comparator's output can be set to trigger the Analog Comparator interrupt. The user can select interrupt triggering on comparator output rise, fall or toggle. A block diagram of the comparator and its surrounding logic is shown in Figure 21.





Analog Comparator Control and Status Register – ACSR

#### • Bit 7 – ACD: Analog Comparator Disable

When this bit is set (one), the power to the Analog Comparator is switched off. This bit can be set at any time to turn off the analog comparator. This will reduce power consumption in Active and Idle modes. When changing the ACD bit, the Analog Comparator Interrupt must be disabled by clearing the ACIE bit in ACSR. Otherwise, an interrupt can occur when the bit is changed.

#### • Bit 6 – Res: Reserved Bit

This bit is a reserved bit in the AT90S1200 and will always read as zero.

#### • Bit 5 – ACO: Analog Comparator Output

ACO is directly connected to the comparator output.

#### • Bit 4 – ACI: Analog Comparator Interrupt Flag

This bit is set (one) when a comparator output event triggers the interrupt mode defined by ACIS1 and ACIS0. The Analog Comparator Interrupt routine is executed if the ACIE bit is set (one) and the I-bit in SREG is set (one). ACI is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, ACI is cleared by writing a logic one to the flag. Observe however, that if another bit in this register is modified using the SBI or CBI instruction, ACI will be cleared if it has become set before the operation.







Figure 26. Port B Schematic Diagram (Pin PB7)





## Memory Programming

#### Program and Data Memory Lock Bits

The AT90S1200 MCU provides two Lock bits that can be left unprogrammed ("1") or can be programmed ("0") to obtain the additional features listed in Table 12. The Lock bits can only be erased with the Chip Erase command.

#### Table 12. Lock Bit Protection Modes

| Memory Lock Bits |                               |                                                                                   |  |
|------------------|-------------------------------|-----------------------------------------------------------------------------------|--|
| LB1              | LB2                           | Protection Type                                                                   |  |
| 1                | 1                             | No memory lock features enabled.                                                  |  |
| 0                | 1                             | Further programming of the Flash and EEPROM is disabled. <sup>(1)</sup>           |  |
| 0                | 0                             | Same as mode 2, and verify is also disabled.                                      |  |
|                  | ry Lock<br>LB1<br>1<br>0<br>0 | LB1         LB2           1         1           0         1           0         0 |  |

Note: 1. In Parallel mode, further programming of the Fuse bits are also disabled. Program the Fuse bits before programming the Lock bits.

## Fuse Bits Th

The AT90S1200 has two Fuse bits: SPIEN and RCEN.

- When the SPIEN Fuse bit is programmed ("0"), Serial Program Downloading is enabled. Default value is programmed ("0").
- When the RCEN Fuse bit is programmed ("0"), MCU clocking from the Internal RC Oscillator is selected. Default value is erased ("1"). Parts with this bit pre-programmed ("0") can be delivered on demand.
- The Fuse bits are not accessible in Serial Programming mode. The status of the Fuse bits is not affected by Chip Erase.

# **Signature Bytes** All Atmel microcontrollers have a 3-byte signature code that identifies the device. This code can be read in both Serial and Parallel modes. The three bytes reside in a separate address space.

For the AT90S1200 they are:

inside the user's system.

- 1. \$00: \$1E (indicates manufactured by Atmel)
- 2. \$01: \$90 (indicates 1 Kb Flash memory)
- 3. \$02: \$01 (indicates AT90S1200 device when \$01 is \$90)
- Note: When both Lock bits are programmed (lock mode 3), the signature bytes cannot be read in Serial mode. Reading the signature bytes will return: \$00, \$01 and \$02.

## Programming the Flash<br/>and EEPROMAtmel's AT90S1200 offers 1K byte of in-System Reprogrammable Flash program mem-<br/>ory and 64 bytes of EEPROM data memory.

The AT90S1200 is normally shipped with the On-chip Flash program memory and EEPROM data memory arrays in the erased state (i.e., contents = \$FF) and ready to be programmed. This device supports a High-voltage (12V) Parallel Programming mode and a Low-voltage Serial Programming mode. The +12V is used for programming enable only, and no current of significance is drawn by this pin. The Serial Programming mode provides a convenient way to download program and data into the AT90S1200

The program and data memory arrays on the AT90S1200 are programmed byte-by-byte in either programming mode. For the EEPROM, an auto-erase cycle is provided within



Table 15. XA1 and XA0 Coding

| XA1 | XA0 | Action when XTAL1 is Pulsed                                                         |
|-----|-----|-------------------------------------------------------------------------------------|
| 0   | 0   | Load Flash or EEPROM Address (High or low address byte for Flash determined by BS). |
| 0   | 1   | Load Data (High or low data byte for Flash determined by BS).                       |
| 1   | 0   | Load Command                                                                        |
| 1   | 1   | No Action, Idle                                                                     |

Table 16. Command Byte Coding

| Command Byte | Command Executed        |
|--------------|-------------------------|
| 1000 0000    | Chip Erase              |
| 0100 0000    | Write Fuse Bits         |
| 0010 0000    | Write Lock Bits         |
| 0001 0000    | Write Flash             |
| 0001 0001    | Write EEPROM            |
| 0000 1000    | Read Signature Bytes    |
| 0000 0100    | Read Fuse and Lock Bits |
| 0000 0010    | Read Flash              |
| 0000 0011    | Read EEPROM             |

The following algorithm puts the device in Parallel Programming mode:

- 1. Apply supply voltage according to Table 13, between V<sub>CC</sub> and GND.
- 2. Set the RESET and BS pin to "0" and wait at least 100 ns.
- Apply 11.5 12.5V to RESET. Any activity on BS within 100 ns after +12V has been applied to RESET, will cause the device to fail entering Programming mode.

The Chip Erase command will erase the Flash and EEPROM memories, and the Lock bits. The Lock bits are not Reset until the Flash and EEPROM have been completely erased. The Fuse bits are not changed. Chip Erase must be performed before the Flash or EEPROM is reprogrammed.

Load Command "Chip Erase"

- 1. Set XA1, XA0 to "10". This enables command loading.
- 2. Set BS to "0".
- 3. Set DATA to "1000 0000". This is the command for Chip Erase.
- 4. Give XTAL1 a positive pulse. This loads the command.
- Give WR a t<sub>WLWH\_CE</sub> wide negative pulse to execute Chip Erase, t<sub>WLWH\_CE</sub> is found in Table 17. Chip Erase does not generate any activity on the RDY/BSY pin.

Programming the Flash

**Enter Programming Mode** 

**Chip Erase** 

- A: Load Command "Write Flash"
  - 1. Set XA1, XA0 to "10". This enables command loading.
  - 2. Set BS to "0".
  - 3. Set DATA to "0001 0000". This is the command for Write Flash.





- 4. Give XTAL1 a positive pulse. This loads the command.
- B: Load Address High Byte
- 1. Set XA1, XA0 to "00". This enables address loading.
- 2. Set BS to "1". This selects high byte.
- 3. Set DATA = Address high byte (00 01).
- 4. Give XTAL1 a positive pulse. This loads the address high byte.
- C: Load Address Low Byte
- 1. Set XA1, XA0 to "00". This enables address loading.
- 2. Set BS to "0". This selects low byte.
- 3. Set DATA = Address low byte (\$00 \$FF).
- 4. Give XTAL1 a positive pulse. This loads the address low byte.
- D: Load Data Low Byte
- 1. Set XA1, XA0 to "01". This enables data loading.
- 2. Set DATA = Data low byte (00 FF).
- 3. Give XTAL1 a positive pulse. This loads the data low byte.
- E: Write Data Low Byte
- 1. Set BS to "0". This selects low data.
- 2. Give WR a negative pulse. This starts programming of the data byte. RDY/BSY goes low.
- 3. Wait until RDY/BSY goes high to program the next byte.

(See Figure 31 for signal waveforms.)

F: Load Data High Byte

- 1. Set XA1, XA0 to "01". This enables data loading.
- 2. Set DATA = Data high byte (\$00 \$FF).
- 3. Give XTAL1 a positive pulse. This loads the data high byte.
- G: Write Data High Byte
- 1. Set BS to "1". This selects high data.
- Give WR a negative pulse. This starts programming of the data byte. RDY/BSY goes low.
- 3. Wait until RDY/BSY goes high to program the next byte.

(See Figure 32 for signal waveforms.)

The loaded command and address are retained in the device during programming. For efficient programming, the following should be considered:

- The command needs only be loaded once when writing or reading multiple memory locations.
- Address high byte needs only be loaded before programming a new 256-word page in the Flash.
- Skip writing the data value \$FF; that is, the contents of the entire Flash and EEPROM after a Chip Erase.

These considerations also apply to EEPROM programming and Flash, EEPROM and signature byte reading.



## **Electrical Characteristics**

#### Absolute Maximum Ratings\*

| Operating Temperature55°C to +125°C                                                                            |
|----------------------------------------------------------------------------------------------------------------|
| Storage Temperature65°C to +150°C                                                                              |
| Voltage on Any Pin Except $\overrightarrow{\text{RESET}}$ with Respect to Ground1.0V to V $_{\text{CC}}$ +0.5V |
| Voltage on RESET with Respect to Ground1.0V to +13.0V                                                          |
| Maximum Operating Voltage 6.6V                                                                                 |
| DC Current per I/O Pin 40.0 mA                                                                                 |
| DC Current $V_{CC}$ and GND Pins                                                                               |

\*NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **DC Characteristics**

 $T_A = -40 \times C$  to 85×C,  $V_{CC} = 2.7V$  to 6.0V (unless otherwise noted)

| Symbol           | Parameter                                          | Condition                                                                        | Min                                 | Тур  | Мах                                | Units  |
|------------------|----------------------------------------------------|----------------------------------------------------------------------------------|-------------------------------------|------|------------------------------------|--------|
| V <sub>IL</sub>  | Input Low Voltage                                  | (Except XTAL1)                                                                   | -0.5                                |      | $0.3 V_{\rm CC}{}^{(1)}$           | V      |
| V <sub>IL1</sub> | Input Low Voltage                                  | (XTAL1)                                                                          | -0.5                                |      | 0.3 V <sub>CC</sub> <sup>(1)</sup> | V      |
| V <sub>IH</sub>  | Input High Voltage                                 | (Except XTAL1, RESET)                                                            | 0.6 V <sub>CC</sub> <sup>(2)</sup>  |      | V <sub>CC</sub> + 0.5              | V      |
| V <sub>IH1</sub> | Input High Voltage                                 | (XTAL1)                                                                          | 0.7 V <sub>CC</sub> <sup>(2)</sup>  |      | V <sub>CC</sub> + 0.5              | V      |
| V <sub>IH2</sub> | Input High Voltage                                 | (RESET)                                                                          | 0.85 V <sub>CC</sub> <sup>(2)</sup> |      | V <sub>CC</sub> + 0.5              | V      |
| V <sub>OL</sub>  | Output Low Voltage <sup>(3)</sup><br>(Ports B, D)  | $I_{OL} = 20$ mA, $V_{CC} = 5V$<br>$I_{OL} = 10$ mA, $V_{CC} = 3V$               |                                     |      | 0.6<br>0.5                         | V<br>V |
| V <sub>OH</sub>  | Output High Voltage <sup>(4)</sup><br>(Ports B, D) | $I_{OH} = -3 \text{ mA}, V_{CC} = 5V$<br>$I_{OH} = -1.5 \text{ mA}, V_{CC} = 3V$ | 4.3<br>2.3                          |      |                                    | V<br>V |
| I <sub>IL</sub>  | Input Leakage<br>Current I/O pin                   | V <sub>CC</sub> = 6V, pin low<br>(absolute value)                                |                                     |      | 8.0                                | μA     |
| I <sub>IH</sub>  | Input Leakage<br>Current I/O pin                   | V <sub>CC</sub> = 6V, pin high<br>(absolute value)                               |                                     |      | 980.0                              | nA     |
| RRST             | Reset Pull-up Resistor                             |                                                                                  | 100.0                               |      | 500.0                              | kΩ     |
| R <sub>I/O</sub> | I/O Pin Pull-up Resistor                           |                                                                                  | 35.0                                |      | 120.0                              | kΩ     |
| I <sub>CC</sub>  | Power Supply Current                               | Active Mode, V <sub>CC</sub> = 3V,<br>4 MHz                                      |                                     |      | 3.0                                | mA     |
|                  |                                                    | Idle Mode V <sub>CC</sub> = 3V, 4 MHz                                            |                                     |      | 1.0                                | mA     |
| I <sub>cc</sub>  | Power-down mode <sup>(5)</sup>                     | WDT enabled, $V_{CC} = 3V$                                                       |                                     | 9.0  | 15.0                               | μA     |
|                  |                                                    | WDT disabled, $V_{CC} = 3V$                                                      |                                     | <1.0 | 2.0                                | μA     |



## External Clock Drive Waveforms

Figure 37. External Clock Drive



#### **External Clock Drive**

#### Table 23. External Clock Drive

|                     |                      | V <sub>CC</sub> = 2.7V to 4.0V |     | V <sub>CC</sub> = 4.0V to 6.0V |      |       |
|---------------------|----------------------|--------------------------------|-----|--------------------------------|------|-------|
| Symbol              | Parameter            | Min                            | Max | Min                            | Max  | Units |
| 1/t <sub>CLCL</sub> | Oscillator Frequency | 0                              | 4.0 | 0                              | 12.0 | MHz   |
| t <sub>CLCL</sub>   | Clock Period         | 250.0                          |     | 83.3                           |      | ns    |
| t <sub>CHCX</sub>   | High Time            | 100.0                          |     | 33.3                           |      | ns    |
| t <sub>CLCX</sub>   | Low Time             | 100.0                          |     | 33.3                           |      | ns    |
| t <sub>CLCH</sub>   | Rise Time            |                                | 1.6 |                                | 0.5  | μs    |
| t <sub>CHCL</sub>   | Fall Time            |                                | 1.6 |                                | 0.5  | μs    |



Figure 39. Active Supply Current vs. V<sub>CC</sub>



Figure 40. Active Supply Current vs. V<sub>CC</sub>, Device Clocked by Internal Oscillator







Figure 43. Idle Supply Current vs. V<sub>CC</sub>, Device Clocked by Internal Oscillator







Figure 49. Analog Comparator Offset Voltage vs. Common Mode Voltage









## **Packaging Information**

20P3



## AT90S1200

| Table of Contents | Features                                    |     |  |  |  |
|-------------------|---------------------------------------------|-----|--|--|--|
|                   | Pin Configuration                           |     |  |  |  |
|                   | Description                                 | . 2 |  |  |  |
|                   | Block Diagram                               | 2   |  |  |  |
|                   | Pin Descriptions                            | 3   |  |  |  |
|                   | Crystal Oscillator                          | 3   |  |  |  |
|                   | On-chip RC Oscillator                       | 4   |  |  |  |
|                   | Architectural Overview                      | . 5 |  |  |  |
|                   | General Purpose Register File               | 6   |  |  |  |
|                   | ALU – Arithmetic Logic Unit                 | 6   |  |  |  |
|                   | In-System Programmable Flash Program Memory | 6   |  |  |  |
|                   | Program and Data Addressing Modes           | 7   |  |  |  |
|                   | Subroutine and Interrupt Hardware Stack     | 8   |  |  |  |
|                   | EEPROM Data Memory                          | 9   |  |  |  |
|                   | Instruction Execution Timing                | 9   |  |  |  |
|                   | I/O Memory                                  | 10  |  |  |  |
|                   | Reset and Interrupt Handling                | 12  |  |  |  |
|                   | Sleep Modes                                 | 19  |  |  |  |
|                   | Timer/Counter0                              | 20  |  |  |  |
|                   | Timer/Counter0 Prescaler                    | 20  |  |  |  |
|                   | Watchdog Timer                              | 23  |  |  |  |
|                   | EEPROM Read/Write Access                    | 25  |  |  |  |
|                   | Prevent EEPROM Corruption                   | 26  |  |  |  |
|                   | Analog Comparator                           | 27  |  |  |  |
|                   | I/O Ports                                   | 29  |  |  |  |
|                   | Port B                                      | 29  |  |  |  |
|                   | Port D                                      | 34  |  |  |  |
|                   | Memory Programming                          | 37  |  |  |  |
|                   | Program and Data Memory Lock Bits           | 37  |  |  |  |
|                   | Fuse Bits                                   | 37  |  |  |  |
|                   | Signature Bytes                             | 37  |  |  |  |
|                   | Programming the Flash and EEPROM            | 37  |  |  |  |
|                   | Parallel Programming                        | 38  |  |  |  |
|                   | Parallel Programming Characteristics        | 43  |  |  |  |
|                   | Serial Downloading                          | 44  |  |  |  |
|                   | Serial Programming Characteristics          | 47  |  |  |  |
|                   |                                             |     |  |  |  |

