# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | AVR                                                                     |
| Core Size                  | 8-Bit                                                                   |
| Speed                      | 4MHz                                                                    |
| Connectivity               | SPI                                                                     |
| Peripherals                | POR, WDT                                                                |
| Number of I/O              | 15                                                                      |
| Program Memory Size        | 1KB (512 x 16)                                                          |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | 64 x 8                                                                  |
| RAM Size                   | -                                                                       |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 6V                                                               |
| Data Converters            | -                                                                       |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | 0°C ~ 70°C                                                              |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 20-SOIC (0.295", 7.50mm Width)                                          |
| Supplier Device Package    | 20-SOIC                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/at90s1200-4sc |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| ing the Registers, Timer/Counter, Watchdog and Interrupt system to continue                  |
|----------------------------------------------------------------------------------------------|
| functioning. The Power-down mode saves the register contents but freezes the Oscilla-        |
| tor, disabling all other chip functions until the next External Interrupt or hardware Reset. |

The device is manufactured using Atmel's high-density nonvolatile memory technology. The On-chip In-System Programmable Flash allows the program memory to be reprogrammed in-system through an SPI serial interface or by a conventional nonvolatile memory programmer. By combining an enhanced RISC 8-bit CPU with In-System Programmable Flash on a monolithic chip, the Atmel AT90S1200 is a powerful microcontroller that provides a highly flexible and cost-effective solution to many embedded control applications.

The AT90S1200 AVR is supported with a full suite of program and system development tools including: macro assemblers, program debugger/simulators, in-circuit emulators, and evaluation kits.

| Pin Descriptions   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VCC                | Supply voltage pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| GND                | Ground pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Port B (PB7PB0)    | Port B is an 8-bit bi-directional I/O port. Port pins can provide internal pull-up resistors (selected for each bit). PB0 and PB1 also serve as the positive input (AIN0) and the negative input (AIN1), respectively, of the On-chip Analog Comparator. The Port B output buffers can sink 20 mA and thus drive LED displays directly. When pins PB0 to PB7 are used as inputs and are externally pulled low, they will source current if the internal pull-up resistors are activated. The Port B pins are tri-stated when a reset condition becomes active, even if the clock is not active. |
|                    | Port B also serves the functions of various special features of the AT90S1200 as listed on page 30.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Port D (PD6PD0)    | Port D has seven bi-directional I/O pins with internal pull-up resistors, PD6PD0. The Port D output buffers can sink 20 mA. As inputs, Port D pins that are externally pulled low will source current if the pull-up resistors are activated. The Port D pins are tri-stated when a reset condition becomes active, even if the clock is not active.                                                                                                                                                                                                                                            |
|                    | Port D also serves the functions of various special features of the AT90S1200 as listed on page 34.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RESET              | Reset input. A low level on this pin for more than 50 ns will generate a reset, even if the clock is not running. Shorter pulses are not guaranteed to generate a reset.                                                                                                                                                                                                                                                                                                                                                                                                                        |
| XTAL1              | Input to the inverting oscillator amplifier and input to the internal clock operating circuit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| XTAL2              | Output from the inverting oscillator amplifier.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Crystal Oscillator | XTAL1 and XTAL2 are input and output, respectively, of an inverting amplifier which can<br>be configured for use as an On-chip Oscillator, as shown in Figure 2. Either a quartz<br>crystal or a ceramic resonator may be used. To drive the device from an external clock<br>source, XTAL2 should be left unconnected while XTAL1 is driven as shown in Figure 3.                                                                                                                                                                                                                              |



### Architectural Overview

The fast-access register file concept contains 32 x 8-bit general purpose working registers with a single clock cycle access time. This means that during one single clock cycle, one ALU (Arithmetic Logic Unit) operation is executed. Two operands are output from the register file, the operation is executed, and the result is stored back in the register file – in one clock cycle.





AVR AT90S1200 Architecture

The ALU supports arithmetic and logic functions between registers or between a constant and a register. Single register operations are also executed in the ALU. Figure 4 shows the AT90S1200 AVR RISC microcontroller architecture. The AVR uses a Harvard architecture concept – with separate memories and buses for program and data memories. The program memory is accessed with a 2-stage pipeline. While one instruction is being executed, the next instruction is pre-fetched from the program memory. This concept enables instructions to be executed in every clock cycle. The program memory is In-System Programmable Flash memory.

With the relative jump and relative call instructions, the whole 512 address space is directly accessed. All AVR instructions have a single 16-bit word format, meaning that every program memory address contains a single 16-bit instruction.





Operands are contained in register r (Rr) and d (Rd). The result is stored in register d (Rd).

I/O Direct

Figure 9. I/O Direct Addressing



Operand address is contained in 6 bits of the instruction word. n is the destination or source register address.

Relative Program Addressing, RJMP and RCALL Figure 10. Relative Program Memory Addressing



Program execution continues at address PC + k + 1. The relative address k is -2048 to 2047.

**Subroutine and Interrupt Hardware Stack** The AT90S1200 uses a 3 level deep hardware stack for subroutines and interrupts. The hardware stack is 9 bits wide and stores the Program Counter (PC) return address while subroutines and interrupts are executed.

RCALL instructions and interrupts push the PC return address onto stack level 0, and the data in the other stack levels 1 - 2 are pushed one level deeper in the stack. When a RET or RETI instruction is executed the returning PC is fetched from stack level 0, and the data in the other stack levels 1 - 2 are popped one level in the stack.

If more than three subsequent subroutine calls or interrupts are executed, the first values written to the stack are overwritten.

8



#### Figure 17. Watchdog Reset during Operation

#### Interrupt Handling

The AT90S1200 has two Interrupt Mask Control Registers: the GIMSK (General Interrupt Mask Register) at I/O space address \$3B and the TIMSK (Timer/Counter Interrupt Mask Register) at I/O address \$39.

When an interrupt occurs, the Global Interrupt Enable I-bit is cleared (zero) and all interrupts are disabled. The user software can set (one) the I-bit to enable interrupts. The I-bit is set (one) when a Return from Interrupt instruction (RETI) is executed.

When the Program Counter is vectored to the actual interrupt vector in order to execute the interrupt handling routine, hardware clears the corresponding flag that generated the interrupt. Some of the interrupt flags can also be cleared by writing a logic one to the flag bit position(s) to be cleared.

If an interrupt condition occurs when the corresponding interrupt enable bit is cleared (zero), the interrupt flag will be set and remembered until the interrupt is enabled, or the flag is cleared by software.

If one or more interrupt conditions occur when the global interrupt enable bit is cleared (zero), the corresponding interrupt flag(s) will be set and remembered until the global interrupt enable bit is set (one), and will be executed by order of priority.

Note that external level interrupt does not have a flag, and will only be remembered for as long as the interrupt condition is active.

Note that the Status Register is not automatically stored when entering an interrupt routine and restored when returning from an interrupt routine. This must be handled by software.

#### General Interrupt Mask Register – GIMSK



#### Bit 7 – Res: Reserved Bit

This bit is a reserved bit in the AT90S1200 and always reads as zero.





#### • Bits 2, 1, 0 – CS02, CS01, CS00: Clock Select0, Bits 2, 1 and 0

The Clock Select0 bits 2, 1 and 0 define the prescaling source of Timer/Counter0.

| CS02 | CS01 | CS00 | Description                          |  |  |  |  |
|------|------|------|--------------------------------------|--|--|--|--|
| 0    | 0    | 0    | Stop, the Timer/Counter0 is stopped. |  |  |  |  |
| 0    | 0    | 1    | СК                                   |  |  |  |  |
| 0    | 1    | 0    | СК/8                                 |  |  |  |  |
| 0    | 1    | 1    | CK/64                                |  |  |  |  |
| 1    | 0    | 0    | CK/256                               |  |  |  |  |
| 1    | 0    | 1    | CK/1024                              |  |  |  |  |
| 1    | 1    | 0    | External Pin T0, falling edge        |  |  |  |  |
| 1    | 1    | 1    | External Pin T0, rising edge         |  |  |  |  |

Table 5. Clock 0 Prescale Select

The Stop condition provides a Timer Enable/Disable function. The CK down divided modes are scaled directly from the CK Oscillator clock. If the external pin modes are used for Timer/Counter0, transitions on PD4/(T0) will clock the counter even if the pin is configured as an output. This feature can give the user SW control of the counting.

#### Timer/Counter0 – TCNT0



The Timer/Counter0 is realized as an up-counter with read and write access. If the Timer/Counter0 is written and a clock source is present, the Timer/Counter0 continues counting in the timer clock cycle following the write operation.



#### • Bit 3 – ACIE: Analog Comparator Interrupt Enable

When the ACIE bit is set (one) and the I-bit in the Status Register is set (one), the Analog Comparator Interrupt is activated. When cleared (zero), the interrupt is disabled.

#### • Bit 2 - Res: Reserved Bit

This bit is a reserved bit in the AT90S1200 and will always read as zero.

#### • Bits 1, 0 – ACIS1, ACIS0: Analog Comparator Interrupt Mode Select

These bits determine which comparator events trigger the Analog Comparator Interrupt. The different settings are shown in Table 7.

| Table 7. | ACIS1/ACIS0 | Settings |
|----------|-------------|----------|
|----------|-------------|----------|

| ACIS1 | ACIS0 | Interrupt Mode                              |
|-------|-------|---------------------------------------------|
| 0     | 0     | Comparator Interrupt on Output Toggle       |
| 0     | 1     | Reserved                                    |
| 1     | 0     | Comparator Interrupt on Falling Output Edge |
| 1     | 1     | Comparator Interrupt on Rising Output Edge  |

Note: When changing the ACIS1/ACIS0 bits, the Analog Comparator Interrupt must be disabled by clearing its Interrupt Enable bit in the ACSR register. Otherwise, an interrupt can occur when the bits are changed.



#### Port B as General Digital I/O All eight pins in Port B have equal functionality when used as digital I/O pins.

PBn, General I/O pin: The DDBn bit in the DDRB Register selects the direction of this pin, if DDBn is set (one), PBn is configured as an output pin. If DDBn is cleared (zero), PBn is configured as an input pin. If PORTBn is set (one) and the pin is configured as an input pin, the MOS pull-up resistor is activated. To switch the pull-up resistor off, PORTBn has to be cleared (zero) or the pin has to be configured as an output pin. The Port B pins are tri-stated when a reset condition becomes active, even if the clock is not active.

| DDBn | PORTBn | I/O    | Pull-up | Comment                                     |
|------|--------|--------|---------|---------------------------------------------|
| 0    | 0      | Input  | No      | Tri-state (High-Z)                          |
| 0    | 1      | Input  | Yes     | PBn will source current if ext. pulled low. |
| 1    | 0      | Output | No      | Push-pull Zero Output                       |
| 1    | 1      | Output | No      | Push-pull One Output                        |

#### Table 9. DDBn Effect on Port B Pins

Note: n: 7,6...0, pin number.

Alternate Functions of Port B

The alternate pin functions of Port B are:

#### • SCK – Port B, Bit 7

SCK, Clock Input pin for memory up/downloading.

#### • MISO – Port B, Bit 6

MISO, Data Output pin for memory uploading.

#### • MOSI – Port B, Bit 5

MOSI, Data Input pin for memory downloading.

#### • AIN1 – Port B, Bit 1

AIN1, Analog Comparator Negative Input. When configured as an input (DDB1 is cleared [zero]) and with the internal MOS pull-up resistor switched off (PB1 is cleared [zero]), this pin also serves as the negative input of the On-chip Analog Comparator.

#### • AIN0 – Port B, Bit 0

AINO, Analog Comparator Positive Input. When configured as an input (DDB0 is cleared [zero]) and with the internal MOS pull-up resistor switched off (PB0 is cleared [zero]), this pin also serves as the positive input of the On-chip Analog Comparator.



#### Figure 35. Serial Programming Waveforms



|                         |                   | Instructio         | on Format         |                                                                    |                                                                                                     |
|-------------------------|-------------------|--------------------|-------------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|
| Instruction             | Byte 1            | Byte 2             | Byte 3            | Byte4                                                              | Operation                                                                                           |
| Programming<br>Enable   | 1010 1100         | 0101 0011          | XXXX XXXX         | XXXX XXXX                                                          | Enable serial programming while <b>RESET</b> is low.                                                |
| Chip Erase              | 1010 1100         | 100x xxxx          | XXXX XXXX         | XXXX XXXX                                                          | Chip erase both Flash and EEPROM memory arrays.                                                     |
| Read Program<br>Memory  | 0010 <b>H</b> 000 | 0000 000 <b>a</b>  | bbbb bbbb         | 0000 0000                                                          | Read <b>H</b> (high or low) byte <b>o</b> from program memory at word address <b>a</b> : <b>b</b> . |
| Write Program<br>Memory | 0100 <b>H</b> 000 | 0000 000 <b>a</b>  | bbbb bbbb         | iiii iiii                                                          | Write <b>H</b> (high or low) byte <b>i</b> to program memory at word address <b>a</b> : <b>b</b> .  |
| Read EEPROM<br>Memory   | 1010 0000         | 0000 0000          | 00 <b>bb bbbb</b> | 0000 0000                                                          | Read data <b>o</b> from EEPROM memory at address <b>b</b> .                                         |
| Write EEPROM<br>Memory  | 1100 0000         | 0000 0000          | 00 <b>bb bbbb</b> | iiii iiii                                                          | Write data <b>i</b> to EEPROM memory at address <b>b</b> .                                          |
| Write Lock Bits         | 1010 1100         | 1111 1 <b>21</b> 1 | xxxx xxxx         | Write Lock bits. Set bits <b>1</b> , <b>2</b> = "0" to prograbits. |                                                                                                     |
| Read Signature<br>Byte  | 0011 0000         | xxxx xxxx          | xxxx xx <b>bb</b> | 0000 0000                                                          | Read signature byte <b>o</b> from address <b>b</b> . <sup>(1)</sup>                                 |

Note: **a** = address high bits, **b** = address low bits, **H** = 0 – Low byte, 1 – High byte, **o** = data out, **i** = data in, x = don't care, 1 = Lock Bit 1, 2 = Lock Bit 2

Note: 1. The signature bytes are not readable in lock mode 3 (i.e., both Lock bits programmed).

#### **DC Characteristics**

| Symbol            | Parameter                                  | Condition                            | Min   | Тур            | Max  | Units |
|-------------------|--------------------------------------------|--------------------------------------|-------|----------------|------|-------|
| V <sub>ACIO</sub> | Analog Comparator<br>Input Offset Voltage  | $V_{CC} = 5V$<br>$V_{in} = V_{CC}/2$ |       |                | 40.0 | mV    |
| I <sub>ACLK</sub> | Analog Comparator<br>Input Leakage Current | $V_{CC} = 5V$<br>$V_{in} = V_{CC}/2$ | -50.0 |                | 50.0 | nA    |
| t <sub>ACPD</sub> | Analog Comparator<br>Propagation Delay     | $V_{CC} = 2.7V$<br>$V_{CC} = 4.0V$   |       | 750.0<br>500.0 |      | ns    |

 $T_A = -40 \times C$  to  $85 \times C$ ,  $V_{CC} = 2.7V$  to 6.0V (unless otherwise noted) (Continued)

Notes: 1. "Max" means the highest value where the pin is guaranteed to be read as low.

2. "Min" means the lowest value where the pin is guaranteed to be read as high.

Although each I/O port can sink more than the test conditions (20 mA at V<sub>CC</sub> = 5V, 10 mA at V<sub>CC</sub> = 3V) under steady state conditions (non-transient), the following must be observed:

1] The sum of all  $I_{OL}$ , for all ports, should not exceed 200 mA.

2] The sum of all  $\rm I_{OL},$  for port D0 - D5 and XTAL2, should not exceed 100 mA.

3] The sum of all  $I_{OL}$ , for ports B0 - B7 and D6, should not exceed 100 mA.

If  $I_{OL}$  exceeds the test condition,  $V_{OL}$  may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test condition.

Although each I/O port can source more than the test conditions (3 mA at V<sub>CC</sub> = 5V, 1.5 mA at V<sub>CC</sub> = 3V) under steady state conditions (non-transient), the following must be observed:

1] The sum of all  $\rm I_{OH},$  for all ports, should not exceed 200 mA.

2] The sum of all  $I_{OH}$ , for port D0 - D5 and XTAL2, should not exceed 100 mA.

3] The sum of all  $I_{OH}$ , for ports B0 - B7 and D6, should not exceed 100 mA.

If  $I_{OH}$  exceeds the test condition,  $V_{OH}$  may exceed the related specification. Pins are not guaranteed to source current greater than the listed test condition.

5. Minimum  $V_{CC}$  for power-down is 2V.



### Typical Characteristics

The following charts show typical behavior. These figures are not tested during manufacturing. All current consumption measurements are performed with all I/O pins configured as inputs and with internal pull-ups enabled. A sine wave generator with rail-to-rail output is used as clock source.

The power consumption in Power-down mode is independent of clock selection.

The current consumption is a function of several factors such as: operating voltage, operating frequency, loading of I/O pins, switching rate of I/O pins, code executed and ambient temperature. The dominating factors are operating voltage and frequency.

The current drawn from capacitive loaded pins may be estimated (for one pin) as  $C_L \bullet V_{CC} \bullet f$  where  $C_L$  = load capacitance,  $V_{CC}$  = operating voltage and f = average switching frequency of I/O pin.

The parts are characterized at frequencies higher than test limits. Parts are not guaranteed to function properly at frequencies higher than the ordering code indicates.

The difference between current consumption in Power-down mode with Watchdog Timer enabled and Power-down mode with Watchdog Timer disabled represents the differential current drawn by the Watchdog Timer.









Figure 39. Active Supply Current vs. V<sub>CC</sub>



Figure 40. Active Supply Current vs. V<sub>CC</sub>, Device Clocked by Internal Oscillator





Figure 41. Idle Supply Current vs. Frequency

















60 **AT90S1200** 



Figure 57. I/O Pin Input Threshold Voltage vs. V<sub>CC</sub>











### AT90S1200 Register Summary

| Address            | Name      | Bit 7  | Bit 6  | Bit 5  | Bit 4     | Bit 3          | Bit 2   | Bit 1  | Bit 0  | Page    |
|--------------------|-----------|--------|--------|--------|-----------|----------------|---------|--------|--------|---------|
| \$3F               | SREG      | I      | Т      | Н      | S         | V              | N       | Z      | С      | page 11 |
| \$3E               | Reserved  |        |        |        |           |                |         |        |        |         |
| \$3D               | Reserved  |        |        |        |           |                |         |        |        |         |
| \$3C               | Reserved  |        |        |        |           |                |         |        |        |         |
| \$3B               | GIMSK     | -      | INT0   | -      | -         | -              | -       | -      | -      | page 15 |
| \$3A               | Reserved  |        | •      |        | •         | •              | •       | •      |        | 1 0     |
| \$39               | TIMSK     | -      | -      | -      | -         | -              | -       | TOIE0  | -      | page 16 |
| \$38               | TIFR      | -      | -      | -      | -         | -              | -       | TOV0   | -      | page 16 |
| \$37               | Reserved  |        | •      |        | •         |                | •       | •      |        | 1 0     |
| \$36               | Reserved  |        |        |        |           |                |         |        |        |         |
| \$35               | MCUCR     | -      | -      | SE     | SM        | -              | -       | ISC01  | ISC00  | page 18 |
| \$34               | Reserved  |        | •      |        | •         |                | •       | •      |        |         |
| \$33               | TCCR0     | -      | -      | -      | -         | -              | CS02    | CS01   | CS00   | page 21 |
| \$32               | TCNT0     |        |        |        | Timer/Cou | nter0 (8 Bits) |         |        |        | page 22 |
| \$31               | Reserved  |        |        |        |           |                |         |        |        | 1.0     |
| \$30               | Reserved  |        |        |        |           |                |         |        |        |         |
| \$2F               | Reserved  |        |        |        |           |                |         |        |        |         |
| \$2E               | Reserved  |        |        |        |           |                |         |        |        |         |
| \$2D               | Reserved  |        |        |        |           |                |         |        |        |         |
| \$20               | Reserved  |        |        |        |           |                |         |        |        |         |
| \$28               | Reserved  |        |        |        |           |                |         |        |        |         |
| \$24               | Beserved  |        |        |        |           |                |         |        |        |         |
| \$29               | Reserved  |        |        |        |           |                |         |        |        |         |
| \$28               | Beserved  |        |        |        |           |                |         |        |        |         |
| \$20               | Reserved  |        |        |        |           |                |         |        |        |         |
| \$26               | Reserved  |        |        |        |           |                |         |        |        |         |
| \$20               | Reserved  |        |        |        |           |                |         |        |        |         |
| \$23               | Reserved  |        |        |        |           |                |         |        |        |         |
| \$24<br>\$22       | Reserved  |        |        |        |           |                |         |        |        |         |
| \$20               | Beserved  |        |        |        |           |                |         |        |        |         |
| \$22<br>\$01       | WDTCP     |        |        |        |           | WDE            | WDP2    | WDP1   | WDD0   | 2000 02 |
| \$21               | Bosonvod  | -      | -      | -      | -         | WDE            | WDF2    | WDFT   | VVDF0  | page 23 |
| \$20<br>\$1E       | Reserved  |        |        |        |           |                |         |        |        |         |
| φ1<br>¢1           | EEAD      |        |        |        | EED       |                | aiotor  |        |        | 2000 PE |
| 91E<br>\$1D        | EEAR      | -      |        |        | EERDOM    | Note Register  | egistei |        |        | page 25 |
| \$10               | EEDR      |        |        |        | EEFROIM   |                |         | EEWE   | EEDE   | page 25 |
| \$10<br>¢1D        | Beconvod  | -      | -      | -      | -         | -              | -       |        | LLNL   | page 25 |
| φ1Δ<br>¢1Δ         | Reserved  |        |        |        |           |                |         |        |        |         |
| \$1A               | Reserved  |        |        |        |           |                |         |        |        |         |
| \$19<br>¢10        |           | DODTD7 | POPTRE | POPTPE | DODTR4    | POPTP2         | POPTP2  | POPTP1 | POPTRO | 2000 20 |
| φ18<br>¢17         |           |        |        |        |           |                |         |        |        | page 29 |
| φ1/<br>\$16        |           |        | DDB0   | DDBS   |           | DDB3           |         |        | PINRO  | page 29 |
| φ10<br>¢1 <i>⊏</i> | Possnad   | F IND/ | FINDO  | FINDS  | F IND4    | FINDS          |         | FINDI  | FINDU  | paye 29 |
| \$15               | Reserved  |        |        |        |           |                |         |        |        |         |
| φ14<br>¢10         | Percented |        |        |        |           |                |         |        |        |         |
| <b>৯</b> 13<br>৫10 | Reserved  |        | POPTOC | POPTOS | POPTDA    | POPTDa         | POPTDO  | POPTD1 | POPTDA | page 04 |
| φ1∠<br>¢11         |           | -      |        |        |           |                |         |        |        | page 34 |
| \$10               |           | -      |        |        |           |                |         |        |        | page 34 |
| φ10<br>¢or         | Pageriad  | -      |        | FINDS  |           | FIND3          | FIND2   |        | FINDU  | page 34 |
| \$UF               | Reserved  |        |        |        |           |                |         |        |        |         |
|                    | Reserved  |        |        |        |           |                |         |        |        |         |
| \$09               | Heserved  | 405    |        | 400    | 4.01      | ACIE           |         | 40101  | 40100  | nonc 07 |
| \$08               | AUSH      | ACD    | -      | ACO    | ACI       | ACIE           | -       | ACIST  | ACISU  | pagé 27 |
|                    | Reserved  |        |        |        |           |                |         |        |        |         |
| \$00               | Reserved  |        |        |        |           |                |         |        |        |         |

Notes: 1. For compatibility with future devices, reserved bits should be written to zero if accessed. Reserved I/O memory addresses should never be written.

2. Some of the status flags are cleared by writing a logical "1" to them. Note that the CBI and SBI instructions will operate on all bits in the I/O register, writing a "1" back into any flag read as set, thus clearing the flag. The CBI and SBI instructions work with registers \$00 to \$1F only.

# AT90S1200

## Instruction Set Summary

| Mnemonic    | Operands      | Description                            | Operation                                             | Flags     | # Clocks |
|-------------|---------------|----------------------------------------|-------------------------------------------------------|-----------|----------|
|             | ND LOGIC INST | BUCTIONS                               |                                                       | 1         |          |
|             | Rd Br         | Add Two Begisters                      | Bd ← Bd + Br                                          | ZCNVH     | 1        |
| ADC         | Rd, Br        | Add with Carry Two Registers           | $Rd \leftarrow Rd + Rr + C$                           | Z.C.N.V.H | 1        |
| SUB         | Rd. Rr        | Subtract Two Registers                 | Rd ← Rd - Rr                                          | Z.C.N.V.H | 1        |
| SUBI        | Rd, K         | Subtract Constant from Register        | $Rd \leftarrow Rd - K$                                | Z,C,N,V,H | 1        |
| SBC         | Rd, Rr        | Subtract with Carry Two Registers      | Rd ← Rd - Rr - C                                      | Z,C,N,V,H | 1        |
| SBCI        | Rd, K         | Subtract with Carry Constant from Reg. | Rd ← Rd - K - C                                       | Z,C,N,V,H | 1        |
| AND         | Rd, Rr        | Logical AND Registers                  | Rd ← Rd • Rr                                          | Z,N,V     | 1        |
| ANDI        | Rd, K         | Logical AND Register and Constant      | $Rd \leftarrow Rd \bullet K$                          | Z,N,V     | 1        |
| OR          | Rd, Rr        | Logical OR Registers                   | Rd ← Rd v Rr                                          | Z,N,V     | 1        |
| ORI         | Rd, K         | Logical OR Register and Constant       | $Rd \leftarrow Rd v K$                                | Z,N,V     | 1        |
| EOR         | Rd, Rr        | Exclusive OR Registers                 | $Rd \leftarrow Rd \oplus Rr$                          | Z,N,V     | 1        |
| COM         | Rd            | One's Complement                       | Rd ← \$FF - Rd                                        | Z,C,N,V   | 1        |
| NEG         | Rd            | Two's Complement                       | Rd ← \$00 - Rd                                        | Z,C,N,V,H | 1        |
| SBR         | Rd, K         | Set Bit(s) in Register                 | Rd ← Rd v K                                           | Z,N,V     | 1        |
| CBR         | Rd, K         | Clear Bit(s) in Register               | $Rd \leftarrow Rd \bullet (FFh - K)$                  | Z,N,V     | 1        |
| INC         | Rd            | Increment                              | $Rd \leftarrow Rd + 1$                                | Z,N,V     | 1        |
| DEC         | Rd            | Decrement                              | $Rd \leftarrow Rd - 1$                                | Z,N,V     | 1        |
| TST         | Rd            | Test for Zero or Minus                 | $Rd \leftarrow Rd \bullet Rd$                         | Z,N,V     | 1        |
| CLR         | Rd            | Clear Register                         | $Rd \leftarrow Rd \oplus Rd$                          | Z,N,V     | 1        |
| SER         | Rd            | Set Register                           | Rd ← \$FF                                             | None      | 1        |
| BRANCH INST | RUCTIONS      |                                        |                                                       |           |          |
| RJMP        | k             | Relative Jump                          | $PC \leftarrow PC + k + 1$                            | None      | 2        |
| RCALL       | k             | Relative Subroutine Call               | $PC \leftarrow PC + k + 1$                            | None      | 3        |
| RET         |               | Subroutine Return                      | $PC \leftarrow STACK$                                 | None      | 4        |
| RETI        |               | Interrupt Return                       | $PC \leftarrow STACK$                                 | 1         | 4        |
| CPSE        | Rd, Rr        | Compare, Skip if Equal                 | if (Rd = Rr) PC $\leftarrow$ PC + 2 or 3              | None      | 1/2      |
| CP          | Rd, Rr        | Compare                                | Rd - Rr                                               | Z,N,V,C,H | 1        |
| CPC         | Rd, Rr        | Compare with Carry                     | Rd - Rr - C                                           | Z,N,V,C,H | 1        |
| CPI         | Rd, K         | Compare Register with Immediate        | Rd - K                                                | Z,N,V,C,H | 1        |
| SBRC        | Rr, b         | Skip if Bit in Register Cleared        | If $(Rr(b) = 0) PC \leftarrow PC + 2 \text{ or } 3$   | None      | 1/2      |
| SBRS        | Rr, b         | Skip if Bit in Register is Set         | If $(Rr(b) = 1) PC \leftarrow PC + 2 \text{ or } 3$   | None      | 1/2      |
| SBIC        | P, D          | Skip II Bit in I/O Register Cleared    | $   (P(b)=0) PC \leftarrow PC + 2 \text{ or } 3$      | None      | 1/2      |
|             | P, D          | Skip II Bit In I/O Register is Set     | $   (P(D) = 1) PC \leftarrow PC + 2 \text{ or } 3$    | None      | 1/2      |
|             | S, K          | Branch if Status Flag Cloared          | $if (SPEG(s) = 1) then PC \leftarrow PC + k + 1$      | None      | 1/2      |
| BREO        | s, k          | Branch if Equal                        | if $(7-1)$ then PC $\leftarrow$ PC + k + 1            | None      | 1/2      |
| BBNE        | k             | Branch if Not Equal                    | if $(Z = 0)$ then PC $\leftarrow$ PC + k + 1          | None      | 1/2      |
| BBCS        | k             | Branch if Carry Set                    | if (C = 1) then PC $\leftarrow$ PC + k + 1            | None      | 1/2      |
| BRCC        | k             | Branch if Carry Cleared                | if (C = 0) then PC $\leftarrow$ PC + k + 1            | None      | 1/2      |
| BRSH        | k             | Branch if Same or Higher               | if (C = 0) then PC $\leftarrow$ PC + k + 1            | None      | 1/2      |
| BRLO        | k             | Branch if Lower                        | if (C = 1) then PC $\leftarrow$ PC + k + 1            | None      | 1/2      |
| BRMI        | k             | Branch if Minus                        | if (N = 1) then PC $\leftarrow$ PC + k + 1            | None      | 1/2      |
| BRPL        | k             | Branch if Plus                         | if (N = 0) then PC $\leftarrow$ PC + k + 1            | None      | 1/2      |
| BRGE        | k             | Branch if Greater or Equal, Signed     | if (N $\oplus$ V = 0) then PC $\leftarrow$ PC + k + 1 | None      | 1/2      |
| BRLT        | k             | Branch if Less than Zero, Signed       | if (N $\oplus$ V = 1) then PC $\leftarrow$ PC + k + 1 | None      | 1/2      |
| BRHS        | k             | Branch if Half-carry Flag Set          | if (H = 1) then PC $\leftarrow$ PC + k + 1            | None      | 1/2      |
| BRHC        | k             | Branch if Half-carry Flag Cleared      | if (H = 0) then PC $\leftarrow$ PC + k + 1            | None      | 1/2      |
| BRTS        | k             | Branch if T-Flag Set                   | if (T = 1) then PC $\leftarrow$ PC + k + 1            | None      | 1/2      |
| BRTC        | k             | Branch if T-Flag Cleared               | if (T = 0) then PC $\leftarrow$ PC + k + 1            | None      | 1/2      |
| BRVS        | k             | Branch if Overflow Flag is Set         | if (V = 1) then PC $\leftarrow$ PC + k + 1            | None      | 1/2      |
| BRVC        | k             | Branch if Overflow Flag is Cleared     | if (V = 0) then PC $\leftarrow$ PC + k + 1            | None      | 1/2      |
| BRIE        | k             | Branch if Interrupt Enabled            | if $(I = 1)$ then PC $\leftarrow$ PC + k + 1          | None      | 1/2      |
| BRID        | k             | Branch if Interrupt Disabled           | if (I = 0) then PC $\leftarrow$ PC + k + 1            | None      | 1/2      |
| DATA TRANSF |               | ONS                                    |                                                       |           |          |
| LD          | Rd, Z         | Load Register Indirect                 | $Rd \leftarrow (Z)$                                   | None      | 2        |
| ST          | Z, Rr         | Store Register Indirect                | $(\angle) \leftarrow \operatorname{Rr}$               | None      | 2        |
| MOV         | Rd, Rr        | Move between Registers                 | Rd ← Hr                                               | None      | 1        |
|             | Ha, K         |                                        |                                                       | None      | 1        |
|             | Ka, P         |                                        |                                                       | ivone     |          |
|             | P, Hr         | Ουι Ροπ                                | r ← Hr                                                | ivone     | I        |





# Instruction Set Summary (Continued)

| Mnemonic                      | Operands | Description                     | Operation                                                          | Flags   | # Clocks |
|-------------------------------|----------|---------------------------------|--------------------------------------------------------------------|---------|----------|
| BIT AND BIT-TEST INSTRUCTIONS |          |                                 |                                                                    |         |          |
| SBI                           | P, b     | Set Bit in I/O Register         | I/O(P,b) ← 1                                                       | None    | 2        |
| CBI                           | P, b     | Clear Bit in I/O Register       | I/O(P,b) ← 0                                                       | None    | 2        |
| LSL                           | Rd       | Logical Shift Left              | $Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0$                     | Z,C,N,V | 1        |
| LSR                           | Rd       | Logical Shift Right             | $Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0$                     | Z,C,N,V | 1        |
| ROL                           | Rd       | Rotate Left through Carry       | $Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7)$ | Z,C,N,V | 1        |
| ROR                           | Rd       | Rotate Right through Carry      | $Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0)$ | Z,C,N,V | 1        |
| ASR                           | Rd       | Arithmetic Shift Right          | Rd(n) ← Rd(n+1), n = 06                                            | Z,C,N,V | 1        |
| SWAP                          | Rd       | Swap Nibbles                    | $Rd(30) \leftarrow Rd(74), Rd(74) \leftarrow Rd(30)$               | None    | 1        |
| BSET                          | S        | Flag Set                        | SREG(s) ← 1                                                        | SREG(s) | 1        |
| BCLR                          | S        | Flag Clear                      | $SREG(s) \leftarrow 0$                                             | SREG(s) | 1        |
| BST                           | Rr, b    | Bit Store from Register to T    | $T \leftarrow Rr(b)$                                               | Т       | 1        |
| BLD                           | Rd, b    | Bit Load from T to Register     | $Rd(b) \leftarrow T$                                               | None    | 1        |
| SEC                           |          | Set Carry                       | C ← 1                                                              | С       | 1        |
| CLC                           |          | Clear Carry                     | $C \leftarrow 0$                                                   | С       | 1        |
| SEN                           |          | Set Negative Flag               | N ← 1                                                              | N       | 1        |
| CLN                           |          | Clear Negative Flag             | $N \leftarrow 0$                                                   | N       | 1        |
| SEZ                           |          | Set Zero Flag                   | Z ← 1                                                              | Z       | 1        |
| CLZ                           |          | Clear Zero Flag                 | $Z \leftarrow 0$                                                   | Z       | 1        |
| SEI                           |          | Global Interrupt Enable         | ← 1                                                                | 1       | 1        |
| CLI                           |          | Global Interrupt Disable        | $I \leftarrow 0$                                                   | 1       | 1        |
| SES                           |          | Set Signed Test Flag            | S ← 1                                                              | S       | 1        |
| CLS                           |          | Clear Signed Test Flag          | S ← 0                                                              | S       | 1        |
| SEV                           |          | Set Two's Complement Overflow   | V ← 1                                                              | V       | 1        |
| CLV                           |          | Clear Two's Complement Overflow | $V \leftarrow 0$                                                   | V       | 1        |
| SET                           |          | Set T in SREG                   | T ← 1                                                              | Т       | 1        |
| CLT                           |          | Clear T in SREG                 | T ← 0                                                              | Т       | 1        |
| SEH                           |          | Set Half-carry Flag in SREG     | H ← 1                                                              | Н       | 1        |
| CLH                           |          | Clear Half-carry Flag in SREG   | $H \leftarrow 0$                                                   | Н       | 1        |
| NOP                           |          | No Operation                    |                                                                    | None    | 1        |
| SLEEP                         |          | Sleep                           | (see specific descr. for Sleep function)                           | None    | 1        |
| WDR                           |          | Watchdog Reset                  | (see specific descr. for WDR/timer)                                | None    | 1        |

20S, 20-lead, Plastic Gull Wing Small Outline (SOIC), 0.300" body. Dimensions in Millineters and (Inches)\* JEDEC STANDARD MS-013

20S







\*Controlling dimension: Inches

REV. A 04/11/2001





20Y, 20-lead Plastic Shrink Small Outline (SSOP), 5.3mm body Width. Dimensions in Millimeters and (inches)\*



\*Controlling dimension: millimeters

REV. A 04/11/2001

20Y



#### **Atmel Headquarters**

Corporate Headquarters 2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 441-0311 FAX 1(408) 487-2600

Europe

Atmel SarL Route des Arsenaux 41 Casa Postale 80 CH-1705 Fribourg Switzerland TEL (41) 26-426-5555 FAX (41) 26-426-5500

Asia

Atmel Asia, Ltd. Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimhatsui East Kowloon Hong Kong TEL (852) 2721-9778 FAX (852) 2722-1369

#### Japan

Atmel Japan K.K. 9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan TEL (81) 3-3523-3551 FAX (81) 3-3523-7581

#### **Atmel Operations**

Memory Atmel Corporate 2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 436-4270 FAX 1(408) 436-4314

Microcontrollers Atmel Corporate 2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 436-4270 FAX 1(408) 436-4314

Atmel Nantes La Chantrerie BP 70602 44306 Nantes Cedex 3, France TEL (33) 2-40-18-18-18 FAX (33) 2-40-18-19-60

ASIC/ASSP/Smart Cards Atmel Rousset Zone Industrielle 13106 Rousset Cedex, France TEL (33) 4-42-53-60-00 FAX (33) 4-42-53-60-01

Atmel Colorado Springs 1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL 1(719) 576-3300 FAX 1(719) 540-1759

Atmel Smart Card ICs Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland TEL (44) 1355-803-000 FAX (44) 1355-242-743 **RF**/Automotive

Atmel Heilbronn Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany TEL (49) 71-31-67-0 FAX (49) 71-31-67-2340

Atmel Colorado Springs 1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL 1(719) 576-3300 FAX 1(719) 540-1759

Biometrics/Imaging/Hi-Rel MPU/ High Speed Converters/RF Datacom Atmel Grenoble Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France TEL (33) 4-76-58-30-00 FAX (33) 4-76-58-34-80

*e-mail* literature@atmel.com

Web Site http://www.atmel.com

#### © Atmel Corporation 2002.

Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel's products are not authorized for use as critical components in life support devices or systems.

ATMEL® and AVR® are the registered trademarks of Atmel.

Other terms and product names may be the trademarks of others.

