



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                     |
|--------------------------------|----------------------------------------------------------------------------|
| Number of LABs/CLBs            | -                                                                          |
| Number of Logic Elements/Cells | -                                                                          |
| Total RAM Bits                 | 516096                                                                     |
| Number of I/O                  | 221                                                                        |
| Number of Gates                | 300000                                                                     |
| Voltage - Supply               | 1.425V ~ 1.575V                                                            |
| Mounting Type                  | Surface Mount                                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                            |
| Package / Case                 | 324-BGA                                                                    |
| Supplier Device Package        | 324-FBGA (19x19)                                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microchip-technology/a3pe3000-2fgg324 |
|                                |                                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



ProASIC3E Device Family Overview

# VersaTiles

The ProASIC3E core consists of VersaTiles, which have been enhanced beyond the ProASIC<sup>PLUS®</sup> core tiles. The ProASIC3E VersaTile supports the following:

- All 3-input logic functions—LUT-3 equivalent
- Latch with clear or set
- D-flip-flop with clear or set
- Enable D-flip-flop with clear or set

Refer to Figure 1-2 for VersaTile configurations.



# User Nonvolatile FlashROM

ProASIC3E devices have 1 kbit of on-chip, user-accessible, nonvolatile FlashROM. The FlashROM can be used in diverse system applications:

- · Internet protocol addressing (wireless or fixed)
- System calibration settings
- Device serialization and/or inventory control
- Subscription-based business models (for example, set-top boxes)
- · Secure key storage for secure communications algorithms
- Asset management/tracking
- Date stamping
- Version management

The FlashROM is written using the standard ProASIC3E IEEE 1532 JTAG programming interface. The core can be individually programmed (erased and written), and on-chip AES decryption can be used selectively to securely load data over public networks, as in security keys stored in the FlashROM for a user design.

The FlashROM can be programmed via the JTAG programming interface, and its contents can be read back either through the JTAG programming interface or via direct FPGA core addressing. Note that the FlashROM can only be programmed from the JTAG interface and cannot be programmed from the internal logic array.

The FlashROM is programmed as 8 banks of 128 bits; however, reading is performed on a byte-by-byte basis using a synchronous interface. A 7-bit address from the FPGA core defines which of the 8 banks and which of the 16 bytes within that bank are being read. The three most significant bits (MSBs) of the FlashROM address determine the bank, and the four least significant bits (LSBs) of the FlashROM address define the byte.

The ProASIC3E development software solutions, Libero<sup>®</sup> System-on-Chip (SoC) and Designer, have extensive support for the FlashROM. One such feature is auto-generation of sequential programming files for applications requiring a unique serial number in each part. Another feature allows the inclusion of static data for system version control. Data for the FlashROM can be generated quickly and easily using Libero SoC and Designer software tools. Comprehensive programming file support is also included to allow for easy programming of large numbers of parts with differing FlashROM contents.

# Power Calculation Methodology

This section describes a simplified method to estimate power consumption of an application. For more accurate and detailed power estimations, use the SmartPower tool in the Libero SoC software.

The power calculation methodology described below uses the following variables:

- The number of PLLs as well as the number and the frequency of each output clock generated
- The number of combinatorial and sequential cells used in the design
- · The internal clock frequencies
- The number and the standard of I/O pins used in the design
- The number of RAM blocks used in the design
- Toggle rates of I/O pins as well as VersaTiles—guidelines are provided in Table 2-11 on page 2-11.
- Enable rates of output buffers—guidelines are provided for typical applications in Table 2-12 on page 2-11.
- Read rate and write rate to the memory—guidelines are provided for typical applications in Table 2-12 on page 2-11. The calculation should be repeated for each clock domain defined in the design.

# Methodology

### Total Power Consumption—PTOTAL

 $P_{TOTAL} = P_{STAT} + P_{DYN}$ 

P<sub>STAT</sub> is the total static power consumption.

P<sub>DYN</sub> is the total dynamic power consumption.

### Total Static Power Consumption—P<sub>STAT</sub>

P<sub>STAT</sub> = PDC1 + N<sub>INPUTS</sub> \* PDC2 + N<sub>OUTPUTS</sub> \* PDC3

N<sub>INPUTS</sub> is the number of I/O input buffers used in the design.

N<sub>OUTPUTS</sub> is the number of I/O output buffers used in the design.

### Total Dynamic Power Consumption—P<sub>DYN</sub>

P<sub>DYN</sub> = P<sub>CLOCK</sub> + P<sub>S-CELL</sub> + P<sub>C-CELL</sub> + P<sub>NET</sub> + P<sub>INPUTS</sub> + P<sub>OUTPUTS</sub> + P<sub>MEMORY</sub> + P<sub>PLL</sub>

# Global Clock Contribution—P<sub>CLOCK</sub>

P<sub>CLOCK</sub> = (PAC1 + N<sub>SPINE</sub> \* PAC2 + N<sub>ROW</sub> \* PAC3 + N<sub>S-CELL</sub> \* PAC4) \* F<sub>CLK</sub>

N<sub>SPINE</sub> is the number of global spines used in the user design—guidelines are provided in the "Spine Architecture" section of the Global Resources chapter in the *ProASIC3E FPGA Fabric User's Guide*.

N<sub>ROW</sub> is the number of VersaTile rows used in the design—guidelines are provided in the "Spine Architecture" section of the Global Resources chapter in the *ProASIC3E FPGA Fabric User's Guide*.

F<sub>CLK</sub> is the global clock signal frequency.

N<sub>S-CELL</sub> is the number of VersaTiles used as sequential modules in the design.

PAC1, PAC2, PAC3, and PAC4 are device-dependent.

# Sequential Cells Contribution—P<sub>S-CELL</sub>

 $P_{S-CELL}$  =  $N_{S-CELL}$  \* (PAC5 +  $\alpha_1$  / 2 \* PAC6) \*  $F_{CLK}$ 

 $N_{S\text{-}CELL}$  is the number of VersaTiles used as sequential modules in the design. When a multi-tile sequential cell is used, it should be accounted for as 1.

 $\alpha_1$  is the toggle rate of VersaTile outputs—guidelines are provided in Table 2-11 on page 2-11.

F<sub>CLK</sub> is the global clock signal frequency.

# 🌜 Microsemi.

ProASIC3E DC and Switching Characteristics

# 2.5 V LVCMOS

Low-Voltage CMOS for 2.5 V is an extension of the LVCMOS standard (JESD8-5) used for general-purpose 2.5 V applications.

| 2.5 V<br>LVCMOS   | v         | ΊL        | v         | н         | VOL        | VOH       | IOL | юн | IOSL                    | IOSH                    | IIL¹            | IIH <sup>2</sup> |
|-------------------|-----------|-----------|-----------|-----------|------------|-----------|-----|----|-------------------------|-------------------------|-----------------|------------------|
| Drive<br>Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.,<br>V | Min.<br>V | mA  | mA | Max.<br>mA <sup>3</sup> | Max.<br>mA <sup>3</sup> | μA <sup>4</sup> | μA <sup>4</sup>  |
| 4 mA              | -0.3      | 0.7       | 1.7       | 3.6       | 0.7        | 1.7       | 4   | 4  | 18                      | 16                      | 10              | 10               |
| 8 mA              | -0.3      | 0.7       | 1.7       | 3.6       | 0.7        | 1.7       | 8   | 8  | 37                      | 32                      | 10              | 10               |
| 12 mA             | -0.3      | 0.7       | 1.7       | 3.6       | 0.7        | 1.7       | 12  | 12 | 74                      | 65                      | 10              | 10               |
| 16 mA             | -0.3      | 0.7       | 1.7       | 3.6       | 0.7        | 1.7       | 16  | 16 | 87                      | 83                      | 10              | 10               |
| 24 mA             | -0.3      | 0.7       | 1.7       | 3.6       | 0.7        | 1.7       | 24  | 24 | 124                     | 169                     | 10              | 10               |

#### Table 2-33 • Minimum and Maximum DC Input and Output Levels

Notes:

1. IIL is the input leakage current per I/O pin over recommended operation conditions where –0.3 V < VIN < VIL.

2. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges.

3. Currents are measured at high temperature (100°C junction temperature) and maximum voltage.

4. Currents are measured at 85°C junction temperature.

5. Software default selection highlighted in gray.

Test Point   
Datapath 
$$\xrightarrow{1}{1}$$
 35 pF   
 $R = 1 k$   
Test Point   
Enable Path  $\xrightarrow{1}{1}$  R to VCCI for  $t_{LZ} / t_{ZL} / t_{ZLS}$   
R to GND for  $t_{HZ} / t_{ZH} / t_{ZHS}$   
 $35 pF$  for  $t_{ZH} / t_{ZHS} / t_{ZL} / t_{ZLS}$   
 $35 pF$  for  $t_{HZ} / t_{ZH} / t_{ZLS}$ 

#### Figure 2-8 • AC Loading

#### Table 2-34 • AC Waveforms, Measuring Points, and Capacitive Loads

| Input Low (V) | Input High (V) | Measuring Point* (V) | VREF (typ.) (V) | C <sub>LOAD</sub> (pF) |
|---------------|----------------|----------------------|-----------------|------------------------|
| 0             | 2.5            | 1.2                  | _               | 35                     |

Note: \*Measuring point = Vtrip. See Table 2-15 on page 2-18 for a complete table of trip points.

# static Microsemi.

ProASIC3E DC and Switching Characteristics

# 1.5 V LVCMOS (JESD8-11)

Low-Voltage CMOS for 1.5 V is an extension of the LVCMOS standard (JESD8-5) used for generalpurpose 1.5 V applications. It uses a 1.5 V input buffer and a push-pull output buffer.

| 1.5 V<br>LVCMOS   |           | VIL         | VIH        |           | VOL         | VOH         | IOL | юн | IOSL                    | IOSH                    | IIL¹            | IIH <sup>2</sup> |
|-------------------|-----------|-------------|------------|-----------|-------------|-------------|-----|----|-------------------------|-------------------------|-----------------|------------------|
| Drive<br>Strength | Min.<br>V | Max.<br>V   | Min.<br>V  | Max.<br>V | Max.<br>V   | Min.<br>V   | mA  | mA | Max.<br>mA <sup>3</sup> | Max.<br>mA <sup>3</sup> | μA <sup>4</sup> | μA <sup>4</sup>  |
| 2 mA              | -0.3      | 0.30 * VCCI | 0.7 * VCCI | 3.6       | 0.25 * VCCI | 0.75 * VCCI | 2   | 2  | 16                      | 13                      | 10              | 10               |
| 4 mA              | -0.3      | 0.30 * VCCI | 0.7 * VCCI | 3.6       | 0.25 * VCCI | 0.75 * VCCI | 4   | 4  | 33                      | 25                      | 10              | 10               |
| 6 mA              | -0.3      | 0.30 * VCCI | 0.7 * VCCI | 3.6       | 0.25 * VCCI | 0.75 * VCCI | 6   | 6  | 39                      | 32                      | 10              | 10               |
| 8 mA              | -0.3      | 0.30 * VCCI | 0.7 * VCCI | 3.6       | 0.25 * VCCI | 0.75 * VCCI | 8   | 8  | 55                      | 66                      | 10              | 10               |
| 12 mA             | -0.3      | 0.30 * VCCI | 0.7 * VCCI | 3.6       | 0.25 * VCCI | 0.75 * VCCI | 12  | 12 | 55                      | 66                      | 10              | 10               |

#### Table 2-41 • Minimum and Maximum DC Input and Output Levels

#### Notes:

1. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V< VIN < VIL.

2. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges.

3. Currents are measured at high temperature (100°C junction temperature) and maximum voltage.

4. Currents are measured at 85°C junction temperature.

5. Software default selection highlighted in gray.

Test Point   
Datapath 
$$\downarrow$$
 35 pF
$$R = 1 k$$
Test Point   
Enable Path  $\downarrow$ 

$$R to VCCI for t_{LZ} / t_{ZL} / t_{ZLS}$$

$$R to GND for t_{HZ} / t_{ZH} / t_{ZHS} / t_{ZL} / t_{ZLS}$$

$$35 pF for t_{ZH} / t_{ZHS} / t_{ZL} / t_{ZLS}$$

### Figure 2-10 • AC Loading

#### Table 2-42 • AC Waveforms, Measuring Points, and Capacitive Loads

| Input Low (V) | Input High (V) | Measuring Point* (V) | VREF (typ.) (V) | C <sub>LOAD</sub> (pF) |
|---------------|----------------|----------------------|-----------------|------------------------|
| 0             | 1.5            | 0.75                 | _               | 35                     |

Note: \*Measuring point = Vtrip. See Table 2-15 on page 2-18 for a complete table of trip points.

# **Voltage-Referenced I/O Characteristics**

# 3.3 V GTL

Gunning Transceiver Logic is a high-speed bus standard (JESD8-3). It provides a differential amplifier input buffer and an open-drain output buffer. The VCCI pin should be connected to 3.3 V.

Table 2-48 • Minimum and Maximum DC Input and Output Levels

| 3.3 V GTL          |           | VIL         | VIH         |           | VOL       | VOH       | IOL | ЮН | IOSL                    | IOSH                    | IIL | IIH |
|--------------------|-----------|-------------|-------------|-----------|-----------|-----------|-----|----|-------------------------|-------------------------|-----|-----|
| Drive<br>Strength  | Min.<br>V | Max.<br>V   | Min.<br>V   | Max.<br>V | Max.<br>V | Min.<br>V | mA  | mA | Max.<br>mA <sup>1</sup> | Max.<br>mA <sup>1</sup> | μA² | μA² |
| 20 mA <sup>3</sup> | -0.3      | VREF – 0.05 | VREF + 0.05 | 3.6       | 0.4       | -         | 20  | 20 | 181                     | 268                     | 10  | 10  |

Notes:

1. Currents are measured at high temperature (100°C junction temperature) and maximum voltage.

2. Currents are measured at 85°C junction temperature.

3. Output drive strength is below JEDEC specification.



### Figure 2-12 • AC Loading

#### Table 2-49 • AC Waveforms, Measuring Points, and Capacitive Loads

| Input Low (V) | Input High (V) | Measuring<br>Point* (V) | VREF (typ.) (V) | VTT (typ.) (V) | C <sub>LOAD</sub> (pF) |
|---------------|----------------|-------------------------|-----------------|----------------|------------------------|
| VREF – 0.05   | VREF + 0.05    | 0.8                     | 0.8             | 1.2            | 10                     |

*Note:* \**Measuring point = Vtrip. See Table 2-15 on page 2-18 for a complete table of trip points.* 

### Timing Characteristics

Table 2-50 • 3.3 V GTL

```
Commercial-Case Conditions: T_J = 70^{\circ}C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V VREF = 0.8 V
```

| Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units |
|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------|
| Std.           | 0.60              | 2.08            | 0.04             | 2.93            | 0.43              | 2.04            | 2.08            |                 |                 | 4.27             | 4.31             | ns    |
| -1             | 0.51              | 1.77            | 0.04             | 2.50            | 0.36              | 1.73            | 1.77            |                 |                 | 3.63             | 3.67             | ns    |
| -2             | 0.45              | 1.55            | 0.03             | 2.19            | 0.32              | 1.52            | 1.55            |                 |                 | 3.19             | 3.22             | ns    |

# 3.3 V GTL+

Gunning Transceiver Logic Plus is a high-speed bus standard (JESD8-3). It provides a differential amplifier input buffer and an open-drain output buffer. The VCCI pin should be connected to 3.3 V.

Table 2-54 • Minimum and Maximum DC Input and Output Levels

| 3.3 V GTL+        |           | VIL        | VIH        |           | VOL       | VOH       | IOL | IOH | IOSL                    | IOSH                    | IIL | IIH |
|-------------------|-----------|------------|------------|-----------|-----------|-----------|-----|-----|-------------------------|-------------------------|-----|-----|
| Drive<br>Strength | Min.<br>V | Max.<br>V  | Min.<br>V  | Max.<br>V | Max.<br>V | Min.<br>V | mA  | mA  | Max.<br>mA <sup>1</sup> | Max.<br>mA <sup>1</sup> | μA² | μA² |
| 35 mA             | -0.3      | VREF – 0.1 | VREF + 0.1 | 3.6       | 0.6       | _         | 35  | 35  | 181                     | 268                     | 10  | 10  |

Notes:

1. Currents are measured at high temperature (100°C junction temperature) and maximum voltage.

2. Currents are measured at 85°C junction temperature.



### Figure 2-14 • AC Loading

Table 2-55 • AC Waveforms, Measuring Points, and Capacitive Loads

| Input Low (V) | Input High (V) | Measuring<br>Point* (V) | VREF (typ.) (V) | VTT (typ.) (V) | C <sub>LOAD</sub> (pF) |
|---------------|----------------|-------------------------|-----------------|----------------|------------------------|
| VREF – 0.1    | VREF + 0.1     | 1.0                     | 1.0             | 1.5            | 10                     |

Note: \*Measuring point = Vtrip. See Table 2-15 on page 2-18 for a complete table of trip points.

### **Timing Characteristics**

Table 2-56 • 3.3 V GTL+

```
Commercial-Case Conditions: T_J = 70^{\circ}C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V, VREF = 1.0 V
```

| Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>zH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units |
|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------|
| Std.           | 0.60              | 2.06            | 0.04             | 1.59            | 0.43              | 2.09            | 2.06            |                 |                 | 4.33             | 4.29             | ns    |
| –1             | 0.51              | 1.75            | 0.04             | 1.35            | 0.36              | 1.78            | 1.75            |                 |                 | 3.68             | 3.65             | ns    |
| -2             | 0.45              | 1.53            | 0.03             | 1.19            | 0.32              | 1.56            | 1.53            |                 |                 | 3.23             | 3.20             | ns    |

# HSTL Class I

High-Speed Transceiver Logic is a general-purpose high-speed 1.5 V bus standard (EIA/JESD8-6). ProASIC3E devices support Class I. This provides a differential amplifier input buffer and a push-pull output buffer.

|--|

| HSTL Class I      |           | VIL        | VIH        |           | VOL       | VOH        | IOL | ЮН | IOSL                    | IOSH                    | IIL | IIH |
|-------------------|-----------|------------|------------|-----------|-----------|------------|-----|----|-------------------------|-------------------------|-----|-----|
| Drive<br>Strength | Min.<br>V | Max.<br>V  | Min.<br>V  | Max.<br>V | Max.<br>V | Min.<br>V  | mA  | mA | Max.<br>mA <sup>1</sup> | Max.<br>mA <sup>1</sup> | μA² | μA² |
| 8 mA              | -0.3      | VREF – 0.1 | VREF + 0.1 | 3.6       | 0.4       | VCCI - 0.4 | 8   | 8  | 39                      | 32                      | 10  | 10  |

Notes:

1. Currents are measured at high temperature (100°C junction temperature) and maximum voltage.

2. Currents are measured at 85°C junction temperature.



## Figure 2-16 • AC Loading

### Table 2-61 • AC Waveforms, Measuring Points, and Capacitive Loads

| Input Low (V) | Input High (V) | Measuring Point*<br>(V) | VREF (typ.) (V) | VTT (typ.) (V) | C <sub>LOAD</sub> (pF) |
|---------------|----------------|-------------------------|-----------------|----------------|------------------------|
| VREF – 0.1    | VREF + 0.1     | 0.75                    | 0.75            | 0.75           | 20                     |

*Note:* \**Measuring point = Vtrip. See Table 2-15 on page 2-18 for a complete table of trip points.* 

### **Timing Characteristics**

Table 2-62 • HSTL Class I

Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = .4 V, VREF = 0.75 V

| Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>zH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units |
|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------|
| Std.           | 0.66              | 3.18            | 0.04             | 2.12            | 0.43              | 3.24            | 3.14            |                 |                 | 5.47             | 5.38             | ns    |
| -1             | 0.56              | 2.70            | 0.04             | 1.81            | 0.36              | 2.75            | 2.67            |                 |                 | 4.66             | 4.58             | ns    |
| -2             | 0.49              | 2.37            | 0.03             | 1.59            | 0.32              | 2.42            | 2.35            |                 |                 | 4.09             | 4.02             | ns    |

# 🌜 Microsemi.

ProASIC3E DC and Switching Characteristics

# HSTL Class II

High-Speed Transceiver Logic is a general-purpose high-speed 1.5 V bus standard (EIA/JESD8-6). ProASIC3E devices support Class II. This provides a differential amplifier input buffer and a push-pull output buffer.

| HSTL Class II      | VIL       |            | VIH        |           | VOL        | VOH        | IOL | ЮН | IOSL                    | IOSH                    | IIL | IIH |
|--------------------|-----------|------------|------------|-----------|------------|------------|-----|----|-------------------------|-------------------------|-----|-----|
| Drive<br>Strength  | Min.<br>V | Max.<br>V  | Min.<br>V  | Max.<br>V | Max.,<br>V | Min.<br>V  | mA  | mA | Max.<br>mA <sup>1</sup> | Max.<br>mA <sup>1</sup> | μA² | μA² |
| 15 mA <sup>3</sup> | -0.3      | VREF – 0.1 | VREF + 0.1 | 3.6       | 0.4        | VCCI – 0.4 | 15  | 15 | 55                      | 66                      | 10  | 10  |

Notes:

1. Currents are measured at high temperature (100°C junction temperature) and maximum voltage.

2. Currents are measured at 85°C junction temperature.

3. Output drive strength is below JEDEC specification.



### Figure 2-17 • AC Loading

Table 2-64 • AC Waveforms, Measuring Points, and Capacitive Loads

| Input Low (V) | Input High (V) | Measuring<br>Point* (V) | VREF (typ.) (V) | VTT (typ.) (V) | C <sub>LOAD</sub> (pF) |
|---------------|----------------|-------------------------|-----------------|----------------|------------------------|
| VREF – 0.1    | VREF + 0.1     | 0.75                    | 0.75            | 0.75           | 20                     |

Note: \*Measuring point = Vtrip. See Table 2-15 on page 2-18 for a complete table of trip points.

#### Timing Characteristics

Table 2-65 • HSTL Class II

Commercial-Case Conditions:  $T_J = 70^{\circ}$ C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 1.4 V, VREF = 0.75 V

| Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>zH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units |
|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------|
| Std.           | 0.66              | 3.02            | 0.04             | 2.12            | 0.43              | 3.08            | 2.71            |                 |                 | 5.32             | 4.95             | ns    |
| –1             | 0.56              | 2.57            | 0.04             | 1.81            | 0.36              | 2.62            | 2.31            |                 |                 | 4.52             | 4.21             | ns    |
| -2             | 0.49              | 2.26            | 0.03             | 1.59            | 0.32              | 2.30            | 2.03            |                 |                 | 3.97             | 3.70             | ns    |

# SSTL2 Class I

Stub-Speed Terminated Logic for 2.5 V memory bus standard (JESD8-9). ProASIC3E devices support Class I. This provides a differential amplifier input buffer and a push-pull output buffer.

| Table 2-66 • Minimum and Maximum | DC Input and Output Levels |
|----------------------------------|----------------------------|
|----------------------------------|----------------------------|

| SSTL2 Class I     |           | VIL        | VIH        |           | VOL       | VOH         | IOL | IOH | IOSL                    | IOSH                    | IIL | IIH |
|-------------------|-----------|------------|------------|-----------|-----------|-------------|-----|-----|-------------------------|-------------------------|-----|-----|
| Drive<br>Strength | Min.<br>V | Max.<br>V  | Min.<br>V  | Max.<br>V | Max.<br>V | Min.<br>V   | mA  | mA  | Max.<br>mA <sup>1</sup> | Max.<br>mA <sup>1</sup> | μA² | μA² |
| 15 mA             | -0.3      | VREF – 0.2 | VREF + 0.2 | 3.6       | 0.54      | VCCI – 0.62 | 15  | 15  | 87                      | 83                      | 10  | 10  |

Notes:

1. Currents are measured at high temperature (100°C junction temperature) and maximum voltage.

2. Currents are measured at 85°C junction temperature.



### Figure 2-18 • AC Loading

| Input Low (V) | Input High (V) | Measuring<br>Point* (V) | VREF (typ.) (V) | VTT (typ.) (V) | C <sub>LOAD</sub> (pF) |
|---------------|----------------|-------------------------|-----------------|----------------|------------------------|
| VREF – 0.2    | VREF + 0.2     | 1.25                    | 1.25            | 1.25           | 30                     |

Note: \*Measuring point = Vtrip. See Table 2-15 on page 2-18 for a complete table of trip points.

### **Timing Characteristics**

Table 2-68 • SSTL 2 Class I

```
Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V,
Worst-Case VCCI = 2.3 V, VREF = 1.25 V
```

| Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>zH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units |
|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------|
| Std.           | 0.66              | 2.13            | 0.04             | 1.33            | 0.43              | 2.17            | 1.85            |                 |                 | 4.40             | 4.08             | ns    |
| –1             | 0.56              | 1.81            | 0.04             | 1.14            | 0.36              | 1.84            | 1.57            |                 |                 | 3.74             | 3.47             | ns    |
| -2             | 0.49              | 1.59            | 0.03             | 1.00            | 0.32              | 1.62            | 1.38            |                 |                 | 3.29             | 3.05             | ns    |



ProASIC3E DC and Switching Characteristics

# **DDR Module Specifications**

# Input DDR Module



Figure 2-30 • Input DDR Timing Model

| Table 2-89 • Pa | rameter Definitions |
|-----------------|---------------------|
|-----------------|---------------------|

| Parameter Name          | Parameter Definition         | Measuring Nodes (from, to) |
|-------------------------|------------------------------|----------------------------|
| t <sub>DDRICLKQ1</sub>  | Clock-to-Out Out_QR          | B, D                       |
| t <sub>DDRICLKQ2</sub>  | Clock-to-Out Out_QF          | B, E                       |
| t <sub>DDRISUD</sub>    | Data Setup Time of DDR input | A, B                       |
| t <sub>DDRIHD</sub>     | Data Hold Time of DDR input  | А, В                       |
| t <sub>DDRICLR2Q1</sub> | Clear-to-Out Out_QR          | C, D                       |
| t <sub>DDRICLR2Q2</sub> | Clear-to-Out Out_QF          | C, E                       |
| t <sub>DDRIREMCLR</sub> | Clear Removal                | С, В                       |
| t <sub>DDRIRECCLR</sub> | Clear Recovery               | С, В                       |



ProASIC3E DC and Switching Characteristics

# **Clock Conditioning Circuits**

# **CCC Electrical Specifications**

**Timing Characteristics** 

### Table 2-98 • ProASIC3E CCC/PLL Specification

| Parameter                                                          | Minimum                  | Typical          | Maximum                   | Units |
|--------------------------------------------------------------------|--------------------------|------------------|---------------------------|-------|
| Clock Conditioning Circuitry Input Frequency fIN_CCC               | 1.5                      |                  | 350                       | MHz   |
| Clock Conditioning Circuitry Output Frequency f <sub>OUT_CCC</sub> | 0.75                     |                  | 350                       | MHz   |
| Delay Increments in Programmable Delay Blocks <sup>1, 2</sup>      |                          | 160 <sup>3</sup> |                           | ps    |
| Serial Clock (SCLK) for Dynamic PLL <sup>4</sup>                   |                          |                  | 125                       | MHz   |
| Number of Programmable Values in Each<br>Programmable Delay Block  |                          |                  | 32                        |       |
| Input Period Jitter                                                |                          |                  | 1.5                       | ns    |
| CCC Output Peak-to-Peak Period Jitter F <sub>CCC_OUT</sub>         | Ma                       | x Peak-to-Pe     | ak Period Jitter          |       |
|                                                                    | 1 Global<br>Network Used |                  | 3 Global<br>Networks Used |       |
| 0.75 MHz to 24 MHz                                                 | 0.50%                    |                  | 0.70%                     |       |
| 24 MHz to 100 MHz                                                  | 1.00%                    |                  | 1.20%                     |       |
| 100 MHz to 250 MHz                                                 | 1.75%                    |                  | 2.00%                     |       |
| 250 MHz to 350 MHz                                                 | 2.50%                    |                  | 5.60%                     |       |
| Acquisition Time LockControl = 0                                   |                          |                  | 300                       | μs    |
| LockControl = 1                                                    |                          |                  | 6.0                       | ms    |
| Tracking Jitter <sup>5</sup> LockControl = 0                       |                          |                  | 1.6                       | ns    |
| LockControl = 1                                                    |                          |                  | 0.8                       | ns    |
| Output Duty Cycle                                                  | put Duty Cycle 48.5 51.5 |                  | 51.5                      | %     |
| Delay Range in Block: Programmable Delay 1 <sup>1, 2</sup>         | 0.6                      |                  | 5.56                      | ns    |
| Delay Range in Block: Programmable Delay 2 <sup>1,2</sup>          | 0.025                    |                  | 5.56                      | ns    |
| Delay Range in Block: Fixed Delay <sup>1,4</sup>                   |                          | 2.2              |                           | ns    |

Notes:

1. This delay is a function of voltage and temperature. See Table 2-6 on page 2-5 for deratings

2.  $T_J = 25^{\circ}C$ , VCC = 1.5 V.

3. When the CCC/PLL core is generated by Microsemi core generator software, not all delay values of the specified delay increments are available. Refer to the Libero SoC Online Help for more information.

4. Maximum value obtained for a -2 speed-grade device in worst-case commercial conditions. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-5 for derating values.

5. Tracking jitter is defined as the variation in clock edge position of PLL outputs with reference to the PLL input clock edge. Tracking jitter does not measure the variation in PLL output period, which is covered by the period jitter parameter.

# static Microsemi.

ProASIC3E DC and Switching Characteristics

# **Timing Characteristics**

#### Table 2-101 • FIFO

Commercial-Case Conditions:  $T_J = 70^{\circ}C$ , VCC = 1.425 V

| Parameter            | Description                                       | -2   | -1   | Std. | Units |
|----------------------|---------------------------------------------------|------|------|------|-------|
| t <sub>ENS</sub>     | REN, WEN Setup Time                               | 1.38 | 1.57 | 1.84 | ns    |
| t <sub>ENH</sub>     | REN, WEN Hold Time                                | 0.02 | 0.02 | 0.02 | ns    |
| t <sub>BKS</sub>     | BLK Setup Time                                    | 0.19 | 0.22 | 0.26 | ns    |
| t <sub>BKH</sub>     | BLK Hold Time                                     | 0.00 | 0.00 | 0.00 | ns    |
| t <sub>DS</sub>      | Input Data (WD) Setup Time                        | 0.18 | 0.21 | 0.25 | ns    |
| t <sub>DH</sub>      | Input Data (WD) Hold Time                         | 0.00 | 0.00 | 0.00 | ns    |
| t <sub>CKQ1</sub>    | Clock High to New Data Valid on RD (pass-through) | 2.36 | 2.68 | 3.15 | ns    |
| t <sub>CKQ2</sub>    | Clock High to New Data Valid on RD (pipelined)    | 0.89 | 1.02 | 1.20 | ns    |
| t <sub>RCKEF</sub>   | RCLK High to Empty Flag Valid                     | 1.72 | 1.96 | 2.30 | ns    |
| t <sub>WCKFF</sub>   | WCLK High to Full Flag Valid                      | 1.63 | 1.86 | 2.18 | ns    |
| t <sub>CKAF</sub>    | Clock High to Almost Empty/Full Flag Valid        | 6.19 | 7.05 | 8.29 | ns    |
| t <sub>RSTFG</sub>   | RESET Low to Empty/Full Flag Valid                | 1.69 | 1.93 | 2.27 | ns    |
| t <sub>RSTAF</sub>   | RESET Low to Almost Empty/Full Flag Valid         | 6.13 | 6.98 | 8.20 | ns    |
| t <sub>RSTBQ</sub>   | RESET Low to Data Out Low on RD (pass-through)    | 0.92 | 1.05 | 1.23 | ns    |
|                      | RESET Low to Data Out Low on RD (pipelined)       | 0.92 | 1.05 | 1.23 | ns    |
| t <sub>REMRSTB</sub> | RESET Removal                                     | 0.29 | 0.33 | 0.38 | ns    |
| t <sub>RECRSTB</sub> | RESET Recovery                                    | 1.50 | 1.71 | 2.01 | ns    |
| t <sub>MPWRSTB</sub> | RESET Minimum Pulse Width                         | 0.21 | 0.24 | 0.29 | ns    |
| t <sub>CYC</sub>     | Clock Cycle Time                                  | 3.23 | 3.68 | 4.32 | ns    |
| F <sub>MAX</sub>     | Maximum Frequency                                 | 310  | 272  | 231  | MHz   |



Package Pin Assignments

|            | FG256            | FG256      |                  | FG256      |                  |
|------------|------------------|------------|------------------|------------|------------------|
| Pin Number | A3PE600 Function | Pin Number | A3PE600 Function | Pin Number | A3PE600 Function |
| G13        | GCC1/IO50PPB2V1  | K1         | GFC2/IO115PSB6V1 | M5         | VMV5             |
| G14        | IO44NDB2V1       | K2         | IO113PPB6V1      | M6         | VCCIB5           |
| G15        | IO44PDB2V1       | K3         | IO112PDB6V1      | M7         | VCCIB5           |
| G16        | IO49NSB2V1       | K4         | IO112NDB6V1      | M8         | IO84NDB5V0       |
| H1         | GFB0/IO119NPB7V0 | K5         | VCCIB6           | M9         | IO84PDB5V0       |
| H2         | GFA0/IO118NDB6V1 | K6         | VCC              | M10        | VCCIB4           |
| H3         | GFB1/IO119PPB7V0 | K7         | GND              | M11        | VCCIB4           |
| H4         | VCOMPLF          | K8         | GND              | M12        | VMV3             |
| H5         | GFC0/IO120NPB7V0 | K9         | GND              | M13        | VCCPLD           |
| H6         | VCC              | K10        | GND              | M14        | GDB1/IO66PPB3V1  |
| H7         | GND              | K11        | VCC              | M15        | GDC1/IO65PDB3V1  |
| H8         | GND              | K12        | VCCIB3           | M16        | IO61NDB3V1       |
| H9         | GND              | K13        | IO54NPB3V0       | N1         | IO105PDB6V0      |
| H10        | GND              | K14        | IO57NPB3V0       | N2         | IO105NDB6V0      |
| H11        | VCC              | K15        | IO55NPB3V0       | N3         | GEC1/IO104PPB6V0 |
| H12        | GCC0/IO50NPB2V1  | K16        | IO57PPB3V0       | N4         | VCOMPLE          |
| H13        | GCB1/IO51PPB2V1  | L1         | IO113NPB6V1      | N5         | GNDQ             |
| H14        | GCA0/IO52NPB3V0  | L2         | IO109PPB6V0      | N6         | GEA2/IO101PPB5V2 |
| H15        | VCOMPLC          | L3         | IO108PDB6V0      | N7         | IO92NDB5V1       |
| H16        | GCB0/IO51NPB2V1  | L4         | IO108NDB6V0      | N8         | IO90NDB5V1       |
| J1         | GFA2/IO117PSB6V1 | L5         | VCCIB6           | N9         | IO82NDB5V0       |
| J2         | GFA1/IO118PDB6V1 | L6         | GND              | N10        | IO74NDB4V1       |
| J3         | VCCPLF           | L7         | VCC              | N11        | IO74PDB4V1       |
| J4         | IO116NDB6V1      | L8         | VCC              | N12        | GNDQ             |
| J5         | GFB2/IO116PDB6V1 | L9         | VCC              | N13        | VCOMPLD          |
| J6         | VCC              | L10        | VCC              | N14        | VJTAG            |
| J7         | GND              | L11        | GND              | N15        | GDC0/IO65NDB3V1  |
| J8         | GND              | L12        | VCCIB3           | N16        | GDA1/IO67PDB3V1  |
| J9         | GND              | L13        | GDB0/IO66NPB3V1  | P1         | GEB1/IO103PDB6V0 |
| J10        | GND              | L14        | IO60NDB3V1       | P2         | GEB0/IO103NDB6V0 |
| J11        | VCC              | L15        | IO60PDB3V1       | P3         | VMV6             |
| J12        | GCB2/IO54PPB3V0  | L16        | IO61PDB3V1       | P4         | VCCPLE           |
| J13        | GCA1/IO52PPB3V0  | M1         | IO109NPB6V0      | P5         | IO101NPB5V2      |
| J14        | GCC2/IO55PPB3V0  | M2         | IO106NDB6V0      | P6         | IO95PPB5V1       |
| J15        | VCCPLC           | M3         | IO106PDB6V0      | P7         | IO92PDB5V1       |
| J16        | GCA2/IO53PSB3V0  | M4         | GEC0/IO104NPB6V0 | P8         | IO90PDB5V1       |

# 🌜 Microsemi.

Package Pin Assignments

|            | FG484            |            | FG484            |            | FG484            |
|------------|------------------|------------|------------------|------------|------------------|
| Pin Number | A3PE600 Function | Pin Number | A3PE600 Function | Pin Number | A3PE600 Function |
| N17        | IO57NPB3V0       | R9         | VCCIB5           | U1         | NC               |
| N18        | IO55NPB3V0       | R10        | VCCIB5           | U2         | IO107PDB6V0      |
| N19        | IO57PPB3V0       | R11        | IO84NDB5V0       | U3         | IO107NDB6V0      |
| N20        | NC               | R12        | IO84PDB5V0       | U4         | GEB1/IO103PDB6V0 |
| N21        | IO56NDB3V0       | R13        | VCCIB4           | U5         | GEB0/IO103NDB6V0 |
| N22        | IO58PDB3V0       | R14        | VCCIB4           | U6         | VMV6             |
| P1         | NC               | R15        | VMV3             | U7         | VCCPLE           |
| P2         | IO111PDB6V1      | R16        | VCCPLD           | U8         | IO101NPB5V2      |
| P3         | IO115NPB6V1      | R17        | GDB1/IO66PPB3V1  | U9         | IO95PPB5V1       |
| P4         | IO113NPB6V1      | R18        | GDC1/IO65PDB3V1  | U10        | IO92PDB5V1       |
| P5         | IO109PPB6V0      | R19        | IO61NDB3V1       | U11        | IO90PDB5V1       |
| P6         | IO108PDB6V0      | R20        | VCC              | U12        | IO82PDB5V0       |
| P7         | IO108NDB6V0      | R21        | IO59NDB3V0       | U13        | IO76NDB4V1       |
| P8         | VCCIB6           | R22        | IO62PDB3V1       | U14        | IO76PDB4V1       |
| P9         | GND              | T1         | NC               | U15        | VMV4             |
| P10        | VCC              | T2         | IO110NDB6V0      | U16        | ТСК              |
| P11        | VCC              | Т3         | NC               | U17        | VPUMP            |
| P12        | VCC              | T4         | IO105PDB6V0      | U18        | TRST             |
| P13        | VCC              | Т5         | IO105NDB6V0      | U19        | GDA0/IO67NDB3V1  |
| P14        | GND              | Т6         | GEC1/IO104PPB6V0 | U20        | NC               |
| P15        | VCCIB3           | Τ7         | VCOMPLE          | U21        | IO64NDB3V1       |
| P16        | GDB0/IO66NPB3V1  | Т8         | GNDQ             | U22        | IO63PDB3V1       |
| P17        | IO60NDB3V1       | Т9         | GEA2/IO101PPB5V2 | V1         | NC               |
| P18        | IO60PDB3V1       | T10        | IO92NDB5V1       | V2         | NC               |
| P19        | IO61PDB3V1       | T11        | IO90NDB5V1       | V3         | GND              |
| P20        | NC               | T12        | IO82NDB5V0       | V4         | GEA1/IO102PDB6V0 |
| P21        | IO59PDB3V0       | T13        | IO74NDB4V1       | V5         | GEA0/IO102NDB6V0 |
| P22        | IO58NDB3V0       | T14        | IO74PDB4V1       | V6         | GNDQ             |
| R1         | NC               | T15        | GNDQ             | V7         | GEC2/IO99PDB5V2  |
| R2         | IO110PDB6V0      | T16        | VCOMPLD          | V8         | IO95NPB5V1       |
| R3         | VCC              | T17        | VJTAG            | V9         | IO91NDB5V1       |
| R4         | IO109NPB6V0      | T18        | GDC0/IO65NDB3V1  | V10        | IO91PDB5V1       |
| R5         | IO106NDB6V0      | T19        | GDA1/IO67PDB3V1  | V11        | IO83NDB5V0       |
| R6         | IO106PDB6V0      | T20        | NC               | V12        | IO83PDB5V0       |
| R7         | GEC0/IO104NPB6V0 | T21        | IO64PDB3V1       | V13        | IO77NDB4V1       |
| R8         | VMV5             | T22        | IO62NDB3V1       | V14        | IO77PDB4V1       |



| FG484      |                  |  |  |  |
|------------|------------------|--|--|--|
| Pin Number | A3PE600 Function |  |  |  |
| V15        | IO69NDB4V0       |  |  |  |
| V16        | GDB2/IO69PDB4V0  |  |  |  |
| V17        | TDI              |  |  |  |
| V18        | GNDQ             |  |  |  |
| V19        | TDO              |  |  |  |
| V20        | GND              |  |  |  |
| V21        | NC               |  |  |  |
| V22        | IO63NDB3V1       |  |  |  |
| W1         | NC               |  |  |  |
| W2         | NC               |  |  |  |
| W3         | NC               |  |  |  |
| W4         | GND              |  |  |  |
| W5         | IO100NDB5V2      |  |  |  |
| W6         | GEB2/IO100PDB5V2 |  |  |  |
| W7         | IO99NDB5V2       |  |  |  |
| W8         | IO88NDB5V0       |  |  |  |
| W9         | IO88PDB5V0       |  |  |  |
| W10        | IO89NDB5V0       |  |  |  |
| W11        | IO80NDB4V1       |  |  |  |
| W12        | IO81NDB4V1       |  |  |  |
| W13        | IO81PDB4V1       |  |  |  |
| W14        | IO70NDB4V0       |  |  |  |
| W15        | GDC2/IO70PDB4V0  |  |  |  |
| W16        | IO68NDB4V0       |  |  |  |
| W17        | GDA2/IO68PDB4V0  |  |  |  |
| W18        | TMS              |  |  |  |
| W19        | GND              |  |  |  |
| W20        | NC               |  |  |  |
| W21        | NC               |  |  |  |
| W22        | NC               |  |  |  |
| Y1         | VCCIB6           |  |  |  |
| Y2         | NC               |  |  |  |
| Y3         | NC               |  |  |  |
| Y4         | IO98NDB5V2       |  |  |  |
| Y5         | GND              |  |  |  |
| Y6         | IO94NDB5V1       |  |  |  |

| FG484            |  |  |  |  |
|------------------|--|--|--|--|
| A3PE600 Function |  |  |  |  |
| IO94PDB5V1       |  |  |  |  |
| VCC              |  |  |  |  |
| VCC              |  |  |  |  |
| IO89PDB5V0       |  |  |  |  |
| IO80PDB4V1       |  |  |  |  |
| IO78NPB4V1       |  |  |  |  |
| NC               |  |  |  |  |
| VCC              |  |  |  |  |
| VCC              |  |  |  |  |
| NC               |  |  |  |  |
| NC               |  |  |  |  |
| GND              |  |  |  |  |
| NC               |  |  |  |  |
| NC               |  |  |  |  |
| NC               |  |  |  |  |
| VCCIB3           |  |  |  |  |
|                  |  |  |  |  |



Package Pin Assignments

|            | FG676             | FG676      |                   | FG676      |                   |
|------------|-------------------|------------|-------------------|------------|-------------------|
| Pin Number | A3PE1500 Function | Pin Number | A3PE1500 Function | Pin Number | A3PE1500 Function |
| R21        | IO89NDB3V0        | U5         | IO182PDB6V1       | V15        | VCC               |
| R22        | GCB2/IO89PDB3V0   | U6         | IO178PDB6V1       | V16        | VCC               |
| R23        | IO90NDB3V0        | U7         | IO178NDB6V1       | V17        | VCC               |
| R24        | GCC2/IO90PDB3V0   | U8         | VCCIB6            | V18        | VCC               |
| R25        | IO91PDB3V0        | U9         | VCC               | V19        | VCCIB3            |
| R26        | IO91NDB3V0        | U10        | GND               | V20        | IO107PDB3V2       |
| T1         | IO186PDB6V2       | U11        | GND               | V21        | IO107NDB3V2       |
| T2         | IO185NDB6V2       | U12        | GND               | V22        | IO103NDB3V2       |
| Т3         | GNDQ              | U13        | GND               | V23        | IO103PDB3V2       |
| T4         | IO180PDB6V1       | U14        | GND               | V24        | VMV3              |
| T5         | IO180NDB6V1       | U15        | GND               | V25        | IO95NDB3V1        |
| Т6         | IO188NDB6V2       | U16        | GND               | V26        | IO94PDB3V0        |
| T7         | GFB2/IO188PDB6V2  | U17        | GND               | W1         | IO179NDB6V1       |
| Т8         | VCCIB6            | U18        | VCC               | W2         | IO179PDB6V1       |
| Т9         | VCC               | U19        | VCCIB3            | W3         | IO177NDB6V1       |
| T10        | GND               | U20        | NC                | W4         | IO177PDB6V1       |
| T11        | GND               | U21        | IO101NDB3V1       | W5         | IO172PDB6V0       |
| T12        | GND               | U22        | IO101PDB3V1       | W6         | IO172NDB6V0       |
| T13        | GND               | U23        | IO92NDB3V0        | W7         | VCC               |
| T14        | GND               | U24        | IO92PDB3V0        | W8         | VCC               |
| T15        | GND               | U25        | IO95PDB3V1        | W9         | VCCIB5            |
| T16        | GND               | U26        | IO93NPB3V0        | W10        | VCCIB5            |
| T17        | GND               | V1         | IO183PDB6V2       | W11        | VCCIB5            |
| T18        | VCC               | V2         | IO183NDB6V2       | W12        | VCCIB5            |
| T19        | VCCIB3            | V3         | VMV6              | W13        | VCCIB5            |
| T20        | IO99PDB3V1        | V4         | IO181PDB6V1       | W14        | VCCIB4            |
| T21        | IO99NDB3V1        | V5         | IO181NDB6V1       | W15        | VCCIB4            |
| T22        | IO97PDB3V1        | V6         | IO176PDB6V1       | W16        | VCCIB4            |
| T23        | IO97NDB3V1        | V7         | IO176NDB6V1       | W17        | VCCIB4            |
| T24        | GNDQ              | V8         | VCCIB6            | W18        | VCCIB4            |
| T25        | IO93PPB3V0        | V9         | VCC               | W19        | VCC               |
| T26        | NC                | V10        | VCC               | W20        | VCCIB3            |
| U1         | IO186NDB6V2       | V11        | VCC               | W21        | GDB0/IO109NDB3V2  |
| U2         | IO184NDB6V2       | V12        | VCC               | W22        | GDB1/IO109PDB3V2  |
| U3         | IO184PDB6V2       | V13        | VCC               | W23        | IO105NDB3V2       |
| U4         | IO182NDB6V1       | V14        | VCC               | W24        | IO105PDB3V2       |



# FG896



Note: This is the bottom view of the package.

# Note

For Package Manufacturing and Environmental information, visit the Resource Center at *http://www.microsemi.com/products/fpga-soc/solutions*.



| Revision                                                                                                                                                                                                                                                                           | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Page       |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| Revision 10<br>(March 2012)                                                                                                                                                                                                                                                        | The "In-System Programming (ISP) and Security" section and "Security" section were revised to clarify that although no existing security measures can give an absolute guarantee, Microsemi FPGAs implement the best security available in the industry (SAR 34669).                                                                                                                                                                                                                    | I, 1-1     |
|                                                                                                                                                                                                                                                                                    | The Y security option and Licensed DPA Logo were added to the "ProASIC3E Ordering Information" section. The trademarked Licensed DPA Logo identifies that a product is covered by a DPA counter-measures license from Cryptography Research (SAR 34727).                                                                                                                                                                                                                                | III        |
|                                                                                                                                                                                                                                                                                    | The following sentence was removed from the "Advanced Architecture" section:<br>"In addition, extensive on-chip programming circuitry allows for rapid, single-<br>voltage (3.3 V) programming of IGLOOe devices via an IEEE 1532 JTAG<br>interface" (SAR 34689).                                                                                                                                                                                                                       | 1-3        |
|                                                                                                                                                                                                                                                                                    | The "Specifying I/O States During Programming" section is new (SAR 34699).                                                                                                                                                                                                                                                                                                                                                                                                              |            |
|                                                                                                                                                                                                                                                                                    | VCCPLL in Table 2-2 • Recommended Operating Conditions <sup>1</sup> was corrected from "1.4 to 1.6 V" to "1.425 to 1.575 V" (SAR 33851).                                                                                                                                                                                                                                                                                                                                                |            |
|                                                                                                                                                                                                                                                                                    | The T <sub>J</sub> symbol was added to the table and notes regarding T <sub>A</sub> and T <sub>J</sub> were removed. The second of two parameters in the VCCI and VMV row, called "3.3 V DC supply voltage," was corrected to "3.0 V DC supply voltage" (SAR 37227).                                                                                                                                                                                                                    |            |
| The reference to guidelines for global spines and VersaTile rows, give<br>"Global Clock Contribution—P <sub>CLOCK</sub> " section, was corrected to the<br>Architecture" section of the Global Resources chapter in the <i>Pro</i><br><i>FPGA Fabric User's Guide</i> (SAR 34735). |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 2-9        |
|                                                                                                                                                                                                                                                                                    | $t_{\text{DOUT}}$ was corrected to $t_{\text{DIN}}$ in Figure 2-3 $\bullet$ Input Buffer Timing Model and Delays (example) (SAR 37109).                                                                                                                                                                                                                                                                                                                                                 | 2-13       |
|                                                                                                                                                                                                                                                                                    | The typo related to the values for 3.3 V LVCMOS Wide Range in Table 2-17 • Summary of I/O Timing Characteristics—Software Default Settings was corrected (SAR 37227).                                                                                                                                                                                                                                                                                                                   | 2-19       |
|                                                                                                                                                                                                                                                                                    | The notes regarding drive strength in the "Summary of I/O Timing Characteristics – Default I/O Software Settings" section and "3.3 V LVCMOS Wide Range" section and tables were revised for clarification. They now state that the minimum drive strength for the default software configuration when run in wide range is $\pm 100 \mu$ A. The drive strength displayed in software is supported in normal range only. For a detailed I/V curve, refer to the IBIS models (SAR 34763). | 2-18, 2-27 |



Datasheet Information

| Revision                       | Changes                                                                                                                                                                                 | Page             |
|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| v2.0<br>(continued)            | Table 3-6 • Temperature and Voltage Derating Factors for Timing Delays was updated.                                                                                                     | 3-5              |
|                                | Table 3-5 • Package Thermal Resistivities was updated.                                                                                                                                  | 3-5              |
|                                | Table 3-10 • Different Components Contributing to the Dynamic PowerConsumption in ProASIC3E Devices was updated.                                                                        | 3-8              |
|                                | $t_{\rm WRO}$ and $t_{\rm CCKH}$ were added to Table 3-94 $\bullet$ RAM4K9 and Table 3-95 $\bullet$ RAM512X18.                                                                          | 3-74 to<br>3-74  |
|                                | The note in Table 3-24 • I/O Input Rise Time, Fall Time, and Related I/O Reliability was updated.                                                                                       | 3-23             |
|                                | Figure 3-43 • Write Access After Write onto Same Address, Figure 3-44 • Read Access After Write onto Same Address, and Figure 3-45 • Write Access After Read onto Same Address are new. | 3-71 to 3-<br>73 |
|                                | Figure 3-53 • Timing Diagram was updated.                                                                                                                                               | 3-80             |
|                                | Notes were added to the package diagrams identifying if they were top or bottom view.                                                                                                   | N/A              |
|                                | The A3PE1500 "208-Pin PQFP" table is new.                                                                                                                                               | 4-4              |
|                                | The A3PE1500 "484-Pin FBGA" table is new.                                                                                                                                               | 4-18             |
|                                | The A3PE1500 "A3PE1500 Function" table is new.                                                                                                                                          | 4-24             |
| Advance v0.6<br>(January 2007) | In the "Packaging Tables" table, the number of I/Os for the A3PE1500 was changed for the FG484 and FG676 packages.                                                                      | ii               |
| Advance v0.5<br>(April 2006)   | B-LVDS and M-LDVS are new I/O standards added to the datasheet.                                                                                                                         | N/A              |
|                                | The term flow-through was changed to pass-through.                                                                                                                                      | N/A              |
|                                | Figure 2-8 • Very-Long-Line Resources was updated.                                                                                                                                      | 2-8              |
|                                | The footnotes in Figure 2-27 • CCC/PLL Macro were updated.                                                                                                                              | 2-28             |
|                                | The Delay Increments in the Programmable Delay Blocks specification in Figure 2-24 • ProASIC3E CCC Options.                                                                             | 2-24             |
|                                | The "SRAM and FIFO" section was updated.                                                                                                                                                | 2-21             |
|                                | The "RESET" section was updated.                                                                                                                                                        | 2-25             |
|                                | The "WCLK and RCLK" section was updated.                                                                                                                                                | 2-25             |
|                                | The "RESET" section was updated.                                                                                                                                                        | 2-25             |
|                                | The "RESET" section was updated.                                                                                                                                                        | 2-27             |
|                                | B-LVDS and M-LDVS are new I/O standards added to the datasheet.                                                                                                                         | N/A              |
|                                | The term flow-through was changed to pass-through.                                                                                                                                      | N/A              |
|                                | Figure 2-8 • Very-Long-Line Resources was updated.                                                                                                                                      | 2-8              |
|                                | The footnotes in Figure 2-27 • CCC/PLL Macro were updated.                                                                                                                              | 2-28             |
|                                | The Delay Increments in the Programmable Delay Blocks specification in Figure 2-24 • ProASIC3E CCC Options.                                                                             | 2-24             |
|                                | The "SRAM and FIFO" section was updated.                                                                                                                                                | 2-21             |
|                                | The "RESET" section was updated.                                                                                                                                                        | 2-25             |
|                                | The "WCLK and RCLK" section was updated.                                                                                                                                                | 2-25             |



| Revision                                                       | Changes                                            | Page |
|----------------------------------------------------------------|----------------------------------------------------|------|
| Advance v0.3                                                   | e "Methodology" section was updated.               |      |
| (continued) The A3PE3000 "208-Pin PQFP" pin table was updated. | The A3PE3000 "208-Pin PQFP" pin table was updated. | 4-6  |