Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------| | Product Status | Not For New Designs | | Core Processor | 8051 | | Core Size | 8-Bit | | Speed | 25MHz | | Connectivity | SMBus (2-Wire/I <sup>2</sup> C), UART/USART | | Peripherals | POR, PWM, WDT | | Number of I/O | 8 | | Program Memory Size | 4KB (4K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 256 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V | | Data Converters | - | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 10-VFDFN Exposed Pad | | Supplier Device Package | 11-QFN (3x3) | | Purchase URL | https://www.e-xfl.com/product-detail/silicon-labs/c8051f304-gmr | | | | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | 10 | . Flash Memory | | |-----|-------------------------------------------------------------|-----| | | Figure 10.1. Flash Program Memory Map | 91 | | 11. | . Oscillators | | | | Figure 11.1. Oscillator Diagram | 97 | | | Figure 11.2. 32.768 kHz External Crystal Example | | | 12 | Port Input/Output | | | | Figure 12.1. Port I/O Functional Block Diagram | 103 | | | Figure 12.2. Port I/O Cell Block Diagram | | | | Figure 12.3. Crossbar Priority Decoder with XBR0 = 0x00 | 104 | | | Figure 12.4. Crossbar Priority Decoder with XBR0 = 0x44 | | | 13 | S. SMBus | | | | Figure 13.1. SMBus Block Diagram | 111 | | | Figure 13.2. Typical SMBus Configuration | | | | Figure 13.3. SMBus Transaction | | | | Figure 13.4. Typical SMBus SCL Generation | 117 | | | Figure 13.5. Typical Master Transmitter Sequence | | | | Figure 13.6. Typical Master Receiver Sequence | | | | Figure 13.7. Typical Slave Receiver Sequence | | | | Figure 13.8. Typical Slave Transmitter Sequence | | | 14 | .UĂRTO | | | | Figure 14.1. UART0 Block Diagram | 131 | | | Figure 14.2. UART0 Baud Rate Logic | | | | Figure 14.3. UART Interconnect Diagram | 133 | | | Figure 14.4. 8-Bit UART Timing Diagram | | | | Figure 14.5. 9-Bit UART Timing Diagram | | | | Figure 14.6. UART Multi-Processor Mode Interconnect Diagram | | | 15 | 5. Timers | | | | Figure 15.1. T0 Mode 0 Block Diagram | 144 | | | Figure 15.2. T0 Mode 2 Block Diagram | | | | Figure 15.3. T0 Mode 3 Block Diagram | 146 | | | Figure 15.4. Timer 2 16-Bit Mode Block Diagram | | | | Figure 15.5. Timer 2 8-Bit Mode Block Diagram | 152 | | 16 | s. Programmable Counter Array | | | | Figure 16.1. PCA Block Diagram | 155 | | | Figure 16.2. PCA Counter/Timer Block Diagram | 156 | | | Figure 16.3. PCA Interrupt Block Diagram | 157 | | | Figure 16.4. PCA Capture Mode Diagram | 158 | | | Figure 16.5. PCA Software Timer Mode Diagram | 159 | | | Figure 16.6. PCA High Speed Output Mode Diagram | | | | Figure 16.7. PCA Frequency Output Mode | 161 | | | Figure 16.8. PCA 8-Bit PWM Mode Diagram | | | | Figure 16.9. PCA 16-Bit PWM Mode | | | | Figure 16.10. PCA Module 2 with Watchdog Timer Enabled | | | 17 | C2 Interface | | | | Figure 17.1. Typical C2 Pin Sharing | 175 | Rev. 2.9 8 ## **List of Tables** 1. System Overview Table 1.1. Product Selection Guide .......14 2. Absolute Maximum Ratings 3. Global Electrical Characteristics 4. Pinout and Package Definitions 5. ADC0 (8-Bit ADC, C8051F300/2) 6. Voltage Reference (C8051F300/2) Table 6.1. External Voltage Reference Circuit Electrical Characteristics ............... 50 7. Comparator0 8. CIP-51 Microcontroller Table 8.1. CIP-51 Instruction Set Summary .......59 Table 8.4. Interrupt Summary ......74 9. Reset Sources Table 9.1. User Code Space Address Limits .......86 Table 9.2. Reset Electrical Characteristics ......86 10. Flash Memory Table 10.2. Security Byte Decoding .......91 11. Oscillators 12. Port Input/Output 13. SMBus 14. UART0 Table 14.1. Timer Settings for Standard Baud Rates Table 14.2. Timer Settings for Standard Baud Rates | List of Registers | | |-----------------------------------------------------------------------|-----| | SFR Definition 5.1. AMX0SL: AMUX0 Channel Select (C8051F300/2) | 42 | | SFR Definition 5.2. ADC0CF: ADC0 Configuration (C8051F300/2) | 43 | | SFR Definition 5.3. ADC0: ADC0 Data Word (C8051F300/2) | | | SFR Definition 5.4. ADC0CN: ADC0 Control (C8051F300/2) | | | SFR Definition 5.5. ADC0GT: ADC0 Greater-Than Data Byte (C8051F300/2) | | | SFR Definition 5.6. ADC0LT: ADC0 Less-Than Data Byte (C8051F300/2) | 46 | | SFR Definition 6.1. REF0CN: Reference Control Register | | | SFR Definition 7.1. CPT0CN: Comparator0 Control | | | SFR Definition 7.2. CPT0MX: Comparator0 MUX Selection | 54 | | SFR Definition 7.3. CPT0MD: Comparator0 Mode Selection | | | SFR Definition 8.1. DPL: Data Pointer Low Byte | | | SFR Definition 8.2. DPH: Data Pointer High Byte | | | SFR Definition 8.3. SP: Stack Pointer | | | SFR Definition 8.4. PSW: Program Status Word | | | SFR Definition 8.5. ACC: Accumulator | | | SFR Definition 8.6. B: B Register | 71 | | SFR Definition 8.7. IE: Interrupt Enable | | | SFR Definition 8.8. IP: Interrupt Priority | | | SFR Definition 8.9. EIE1: Extended Interrupt Enable 1 | | | SFR Definition 8.10. EIP1: Extended Interrupt Priority 1 | | | SFR Definition 8.11. IT01CF: INT0/INT1 Configuration | 79 | | SFR Definition 8.12. PCON: Power Control | | | SFR Definition 9.1. RSTSRC: Reset Source | | | SFR Definition 10.1. PSCTL: Program Store R/W Control | | | SFR Definition 10.2. FLKEY: Flash Lock and Key | | | SFR Definition 10.3. FLSCL: Flash Scale | | | SFR Definition 11.1. OSCICL: Internal Oscillator Calibration | | | SFR Definition 11.2. OSCICN. Internal Oscillator Control | | | SFR Definition 12.1. XBR0: Port I/O Crossbar Register 0 | | | SFR Definition 12.1. XBR0. Fort I/O Crossbar Register 1 | | | SFR Definition 12.3. XBR2: Port I/O Crossbar Register 2 | | | SFR Definition 12.4. P0: Port0 Register | | | SFR Definition 12.5. P0MDIN: Port0 Input Mode | 109 | | SFR Definition 12.6. P0MDOUT: Port0 Output Mode | 110 | | SFR Definition 13.1. SMB0CF: SMBus Clock/Configuration | | | SFR Definition 13.2. SMB0CN: SMBus Control | | | SFR Definition 13.3. SMB0DAT: SMBus Data | | | SFR Definition 14.1. SCON0: Serial Port 0 Control | | | SFR Definition 14.2. SBUF0: Serial (UART0) Port Data Buffer | | | SFR Definition 15.1. TCON: Timer Control | | | SFR Definition 15.2. TMOD: Timer Mode | | | SFR Definition 15.3. CKCON: Clock Control | | | | | Figure 4.4. Typical QFN-11 Landing Diagram **Table 4.3. QFN-11 Landing Diagram Dimensions** | Dimension | MIN | MAX | | | |-----------|----------|------|--|--| | C1 | 2.75 | 2.85 | | | | C2 | 2.75 | 2.85 | | | | E | 0.50 BSC | | | | | X1 | 0.20 | 0.30 | | | | X2 | 1.40 | 1.50 | | | | Y1 | 0.65 | 0.75 | | | | Y2 | 2.30 | 2.40 | | | #### Notes: General - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. This land pattern design is based on the IPC-7351 guidelines. #### Notes: Solder Mask Design 1. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 µm minimum, all the way around the pad. #### Notes: Stencil Design - 1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 2. The stencil thickness should be 0.125 mm (5 mils). - **3.** The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads. - **4.** A 3 x 1 array of $1.30 \times 0.60 \text{ mm}$ openings on 0.80 mm pitch should be used for the center ground pad. ### Notes: Card Assembly - 1. A No-Clean, Type-3 solder paste is recommended. - 2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components. Figure 5.3. Temperature Sensor Error with 1-Point Calibration (VREF = 2.40 V) #### 5.3.2. Tracking Modes According to Table 5.1 on page 47, each ADC0 conversion must be preceded by a minimum tracking time for the converted result to be accurate. The AD0TM bit in register ADC0CN controls the ADC0 track-and-hold mode. In its default state, the ADC0 input is continuously tracked except when a conversion is in progress. When the AD0TM bit is logic 1, ADC0 operates in low-power track-and-hold mode. In this mode, each conversion is preceded by a tracking period of 3 SAR clocks (after the start-of-conversion signal). When the CNVSTR signal is used to initiate conversions in low-power tracking mode, ADC0 tracks only when CNVSTR is low; conversion begins on the rising edge of CNVSTR (see Figure 5.4). Tracking can also be disabled (shutdown) when the device is in low power standby or sleep modes. Low-power track-and-hold mode is also useful when AMUX or PGA settings are frequently changed, due to the settling time requirements described in **Section "5.3.3. Settling Time Requirements" on page 41**. #### A. ADC Timing for External Trigger Source CNVSTR (AD0CM[2:0]=1xx) SAR Clocks Low Power Low Power AD0TM=1 Track Convert or Convert Mode AD0TM=0 Track or Convert Track Convert **B. ADC Timing for Internal Trigger Source** Write '1' to AD0BUSY, Timer 0, Timer 2, Timer 1 Overflow (AD0CM[2:0]=000, 001, 010, 011) 10 11 12 13 SAR Clocks Low Power Low Power AD0TM=1 Track Convert or Convert Mode SAR Clocks Figure 5.4. 8-Bit ADC Track and Conversion Example Timing Convert Track or Convert SILICON LABS Track 40 Rev. 2.9 AD0TM=0 #### 5.4.2. Window Detector In Differential Mode Figure 5.7 shows two example window comparisons for differential mode, with ADC0LT = 0x10 (+16d) and ADC0GT = 0xFF (-1d). Notice that in Differential mode, the codes vary from -VREF to VREF x (127/128) and are represented as 8-bit 2's complement signed integers. In the left example, an AD0WINT interrupt will be generated if the ADC0 conversion word (ADC0L) is within the range defined by ADC0GT and ADC0LT (if 0xFF (-1d) < ADC0 < 0x10 (16d)). In the right example, an AD0WINT interrupt will be generated if ADC0 is outside of the range defined by ADC0GT and ADC0LT (if ADC0 < 0xFF (-1d) or ADC0 > 0x10 (+16d)). Figure 5.7. ADC Window Compare Examples, Differential Mode ## SFR Definition 5.5. ADC0GT: ADC0 Greater-Than Data Byte (C8051F300/2) ### SFR Definition 5.6. ADC0LT: ADC0 Less-Than Data Byte (C8051F300/2) SILICON LABS ## **Table 5.1. ADC0 Electrical Characteristics** $V_{DD}$ = 3.0 V, VREF = 2.40 V (REFSL = 0), PGA Gain = 1, -40 to +85 °C unless otherwise specified. | Parameter | Conditions | Min | Тур | Max | Units | |---------------------------------------------------------|------------------------------------|------------|--------------|----------|---------| | DC Accuracy | 1 | | | | | | Resolution | | | 8 | | bits | | Integral Nonlinearity | | _ | ±0.5 | ±1 | LSB | | Differential Nonlinearity | Guaranteed Monotonic | <b> </b> - | ±0.5 | ±1 | LSB | | Offset Error | | -5.0 | 0.5 | 5.0 | LSB | | Full Scale Error | Differential mode | -5.0 | -1 | 5.0 | LSB | | Dynamic Performance (10 kHz s | Sine-wave Differential Input, 1 | dB belo | w Full Sc | ale, 500 | ksps) | | Signal-to-Noise Plus Distortion | | 45 | 48 | | dB | | Total Harmonic Distortion | Up to the 5 <sup>th</sup> harmonic | _ | -56 | _ | dB | | Spurious-Free Dynamic Range | | | 58 | | dB | | Conversion Rate | | 1 | • | | | | SAR Conversion Clock | | _ | _ | 6 | MHz | | Conversion Time in SAR Clocks | | 11 | _ | | clocks | | Track/Hold Acquisition Time | | 300 | _ | | ns | | Throughput Rate | | _ | _ | 500 | ksps | | Analog Inputs | | | | | | | Input Voltage Range | | 0 | _ | VREF | V | | Input Capacitance | | _ | 5 | _ | pF | | Temperature Sensor | | _ | _ | _ | | | Linearity <sup>1,2,3</sup> | | _ | ±0.5 | _ | °C | | Gain <sup>1,2,3</sup> | | _ | 3350<br>±110 | _ | μV / °C | | Offset <sup>1,2,3</sup> | (Temp = 0 °C) | _ | 897±31 | _ | mV | | Power Specifications | | | | | | | Power Supply Current (V <sub>DD</sub> supplied to ADC0) | Operating Mode, 500 ksps | _ | 400 | 900 | μΑ | | Power Supply Rejection | | _ | ±0.3 | _ | mV/V | | Notos: | • | | | | | #### Notes: - 1. Represents one standard deviation from the mean. - 2. Measured with PGA Gain = 2. - 3. Includes ADC offset, gain, and linearity variations. ## SFR Definition 8.2. DPH: Data Pointer High Byte | R/W Reset Value | |------|------|------|------|------|------|------|------|--------------| | | | | | | | | | 00000000 | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | SFR Address: | Bits7-0: DPH: Data Pointer High. The DPH register is the high byte of the 16-bit DPTR. DPTR is used to access indirectly addressed Flash memory. ### SFR Definition 8.3. SP: Stack Pointer | R/W Reset Value | |------|------|------|------|------|------|------|------|--------------| | | | | | | | | | 00000111 | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | SFR Address: | | | | | | | | | | 0x81 | Bits7-0: SP: Stack Pointer. The Stack Pointer holds the location of the top of the stack. The stack pointer is incremented before every PUSH operation. The SP register defaults to 0x07 after reset. #### 8.4.2. Stop Mode Setting the Stop Mode Select bit (PCON.1) causes the CIP-51 to enter Stop mode as soon as the instruction that sets the bit completes execution. In Stop mode the internal oscillator, CPU, and all digital peripherals are stopped; the state of the external oscillator circuit is not affected. Each analog peripheral (including the external oscillator circuit) may be shut down individually prior to entering Stop Mode. Stop mode can only be terminated by an internal or external reset. On reset, the CIP-51 performs the normal reset sequence and begins program execution at address 0x0000. If enabled, the Missing Clock Detector will cause an internal reset and thereby terminate the Stop mode. The Missing Clock Detector should be disabled if the CPU is to be put to in STOP mode for longer than the MCD timeout of $100 \, \mu sec$ . #### SFR Definition 8.12. PCON: Power Control | R/W Reset Value | |------|------|------|------|------|------|------|------|--------------| | GF5 | GF4 | GF3 | GF2 | GF1 | GF0 | STOP | IDLE | 00000000 | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | SFR Address: | | | | | | | | | | 0x87 | Bits7–2: GF5–GF0: General Purpose Flags 5-0. These are general purpose flags for use under software control. Bit1: STOP: Stop Mode Select. Setting this bit will place the CIP-51 in Stop mode. This bit will always be read as 0. 1: CPU goes into Stop mode (turns off internal oscillator). Bit0: IDLE: Idle Mode Select. Setting this bit will place the CIP-51 in Idle mode. This bit will always be read as 0. 1: CPU goes into Idle mode (shuts off clock to CPU, but clock to Timers, Interrupts, Serial Ports, and Analog Peripherals are still active). Notes: #### Table 11.1. Internal Oscillator Electrical Characteristics -40 to +85 °C unless otherwise specified | Parameter | Conditions | Min | Тур | Max | Units | |------------------------------------------------------------|--------------------------------------|------|------|-----|-------| | Calibrated Internal Oscillator | C8051F300/1 devices<br>-40 to +85 °C | 24 | 24.5 | 25 | MHz | | Frequency | C8051F300/1 devices<br>0 to +70 °C | 24.3 | 24.7 | 25 | MHz | | Uncalibrated Internal Oscillator Frequency | C8051F302/3/4/5 devices | 16 | 20 | 24 | MHz | | Internal Oscillator Supply Current (from V <sub>DD</sub> ) | OSCICN.2 = 1 | | 450 | | μΑ | #### 11.2. External Oscillator Drive Circuit The external oscillator circuit may drive an external crystal, ceramic resonator, capacitor, or RC network. A CMOS clock may also provide a clock input. For a crystal or ceramic resonator configuration, the crystal/resonator must be wired across the XTAL1 and XTAL2 pins as shown in Option 1 of Figure 11.1. A 10 M $\Omega$ resistor also must be wired across the XTAL2 and XTAL1 pins for the crystal/resonator configuration. In RC, capacitor, or CMOS clock configuration, the clock source should be wired to the XTAL2 pin as shown in Option 2, 3, or 4 of Figure 11.1. The type of external oscillator must be selected in the OSCXCN register, and the frequency control bits (XFCN) must be selected appropriately (see SFR Definition 11.3). Important Note on External Oscillator Usage: Port pins must be configured when using the external oscillator circuit. When the external oscillator drive circuit is enabled in crystal/resonator mode, Port pins P0.2 and P0.3 are occupied as XTAL1 and XTAL2 respectively. When the external oscillator drive circuit is enabled in capacitor, RC, or CMOS clock mode, Port pin P0.3 is occupied as XTAL2. The Port I/O Crossbar should be configured to skip the occupied Port pins; see Section "12.1. Priority Crossbar Decoder" on page 104 for Crossbar configuration. Additionally, when using the external oscillator circuit in crystal/resonator, capacitor, or RC mode, the associated Port pins should be configured as analog inputs. In CMOS clock mode, the associated pin should be configured as a digital input. See Section "12.2. Port I/O Initialization" on page 106 for details on Port input mode selection. #### 11.3. System Clock Selection The CLKSL bit in register OSCICN selects which oscillator is used as the system clock. CLKSL must be set to '1' for the system clock to run from the external oscillator; however the external oscillator may still clock peripherals (timers, PCA) when the internal oscillator is selected as the system clock. The system clock may be switched on-the-fly between the internal and external oscillator, so long as the selected oscillator is enabled and has settled. The internal oscillator requires little start-up time and may be enabled and selected as the system clock in the same write to OSCICN. External crystals and ceramic resonators typically require a start-up time before they are settled and ready for use as the system clock. The Crystal Valid Flag (XTLVLD in register OSCXCN) is set to '1' by hardware when the external oscillator is settled. To avoid reading a false XTLVLD, in crystal mode software should delay at least 1 ms between enabling the external oscillator and checking XTLVLD. RC and C modes typically require no start-up time. ### 12.1. Priority Crossbar Decoder The Priority Crossbar Decoder (Figure 12.3) assigns a priority to each I/O function, starting at the top with UART0. When a digital resource is selected, the least significant unassigned Port pin is assigned to that resource (excluding UART0, which is always at pins 4 and 5). If a Port pin is assigned, the Crossbar skips that pin when assigning the next selected resource. Additionally, the Crossbar will skip Port pins whose associated bits in the XBR0 register are set. The XBR0 register allows software to skip Port pins that are to be used for analog input or GPIO. **Important Note on Crossbar Configuration:** If a Port pin is claimed by a peripheral without use of the Crossbar, its corresponding XBR0 bit should be set. This applies to P0.0 if VREF is enabled, P0.3 and/or P0.2 if the external oscillator circuit is enabled, P0.6 if the ADC is configured to use the external conversion start signal (CNVSTR), and any selected ADC or Comparator inputs. The Crossbar skips selected pins as if they were already assigned, and moves to the next unassigned pin. Figure 12.3 shows the Crossbar Decoder priority with no Port pins skipped (XBR0 = 0x00); Figure 12.4 shows the Crossbar Decoder priority with pins 6 and 2 skipped (XBR0 = 0x44). Figure 12.3. Crossbar Priority Decoder with XBR0 = 0x00 SILICON LABS ## SFR Definition 13.1. SMB0CF: SMBus Clock/Configuration | R/W | R/W | R | R/W | R/W | R/W | R/W | R/W | Reset Value | |-------|------|------|---------|--------|--------|--------|--------|--------------| | ENSMB | INH | BUSY | EXTHOLD | SMBTOE | SMBFTE | SMBCS1 | SMBCS0 | 00000000 | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | SFR Address: | | | | | | | | | | 0xC1 | ENSMB: SMBus Enable. Bit7: > This bit enables/disables the SMBus interface. When enabled, the interface constantly monitors the SDA and SCL pins. 0: SMBus interface disabled. 1: SMBus interface enabled. INH: SMBus Slave Inhibit. Bit6: > When this bit is set to logic 1, the SMBus does not generate an interrupt when slave events occur. This effectively removes the SMBus slave from the bus. Master Mode interrupts are not affected. 0: SMBus Slave Mode enabled. 1: SMBus Slave Mode inhibited. Bit5: BUSY: SMBus Busy Indicator. > This bit is set to logic 1 by hardware when a transfer is in progress. It is cleared to logic 0 when a STOP or free timeout is sensed. EXTHOLD: SMBus Setup and Hold Time Extension Enable. Bit4: This bit controls the SDA setup and hold times according to Table 13.2. 0: SDA Extended Setup and Hold Times disabled. 1: SDA Extended Setup and Hold Times enabled. Bit3: SMBTOE: SMBus SCL Timeout Detection Enable. > This bit enables SCL low timeout detection. If set to logic 1, the SMBus forces Timer 2 to reload while SCL is high and allows Timer 2 to count when SCL goes low. If Timer 2 is configured in split mode (T2SPLIT is set), only the high byte of Timer 2 is held in reload while SCL is high. Timer 2 should be programmed to generate interrupts at 25 ms, and the Timer 2 interrupt service routine should reset SMBus communication. Bit2: SMBFTE: SMBus Free Timeout Detection Enable. > When this bit is set to logic 1, the bus will be considered free if SCL and SDA remain high for more than 10 SMBus clock source periods. SMBCS1-SMBCS0: SMBus Clock Source Selection. These two bits select the SMBus clock source, which is used to generate the SMBus bit rate. The selected device should be configured according to Equation 13.1. | SMBCS1 | SMBCS0 | SMBus Clock Source | | | | |--------|--------|----------------------------|--|--|--| | 0 | 0 | Timer 0 Overflow | | | | | 0 | 1 | Timer 1 Overflow | | | | | 1 | 0 | Timer 2 High Byte Overflow | | | | | 1 | 1 | Timer 2 Low Byte Overflow | | | | #### 13.5.4. Slave Transmitter Mode Serial data is transmitted on SDA and the clock is received on SCL. When slave events are enabled (INH = 0), the interface enters Slave Receiver Mode (to receive the slave address) when a START followed by a slave address and direction bit (READ in this case) is received. Software responds to the received slave address with an ACK, or ignores the received slave address with a NACK. If the received address is ignored, slave interrupts will be inhibited until the next START is detected. If the received slave address is acknowledged, software should write data to SMB0DAT to force the SMBus into Slave Transmitter Mode. The switch from Slave Receiver to Slave Transmitter requires software management. Software should perform the steps outlined below only when a valid slave address is received (indicated by the label "RX-to-TX Steps" in Figure 13.8). - Step 1. Set ACK to '1'. - Step 2. Write outgoing data to SMB0DAT. - Step 3. Check SMB0DAT.7; if '1', do not perform steps 4, 6 or 7. - Step 4. Set STO to '1'. - Step 5. Clear SI to '0'. - Step 6. Poll for TXMODE => '1'. - Step 7. Clear STO to '0' (must be done before the next ACK cycle). The interface enters Slave Transmitter Mode and transmits one or more bytes of data (the above steps are only required before the first byte of the transfer). After each byte is transmitted, the master sends an acknowledge bit; if the acknowledge bit is an ACK, SMB0DAT should be written with the next data byte. If the acknowledge bit is a NACK, SMB0DAT should not be written to before SI is cleared (Note: an error condition may be generated if SMB0DAT is written following a received NACK while in Slave Transmitter Mode). The interface exits Slave Transmitter Mode after receiving a STOP. Note that the interface will switch to Slave Receiver Mode if SMB0DAT is not written following a Slave Transmitter interrupt. Figure 13.8 shows a typical Slave Transmitter sequence. Two transmitted data bytes are shown, though any number of bytes may be transmitted. Notice that the 'data byte transferred' interrupts occur **after** the ACK cycle in this mode. Figure 13.8. Typical Slave Transmitter Sequence SILICON LABS The C/T0 bit (TMOD.2) selects the counter/timer's clock source. When C/T0 is set to logic 1, high-to-low transitions at the selected Timer 0 input pin (T0) increment the timer register (Refer to Section "12.1. Priority Crossbar Decoder" on page 104 for information on selecting and configuring external I/O pins), Clearing C/T selects the clock defined by the T0M bit (CKCON.3), When T0M is set. Timer 0 is clocked by the system clock. When T0M is cleared, Timer 0 is clocked by the source selected by the Clock Scale bits in CKCON (see SFR Definition 15.3). Setting the TR0 bit (TCON.4) enables the timer when either GATE0 (TMOD.3) is logic 0 or the input signal /INT0 is active as defined by bit IN0PL in register IT01CF (see SFR Definition 8.11). Setting GATE0 to '1' allows the timer to be controlled by the external input signal /INT0 (see Section "8.3.5. Interrupt Register **Descriptions**" on page 75), facilitating pulse width measurements. | TR0 | GATE0 | /INT0 | Counter/Timer | |-----|-------|-------|---------------| | 0 | X* | X* | Disabled | | 1 | 0 | X* | Enabled | | 1 | 1 | 0 | Disabled | | 1 | 1 | 1 | Enabled | \*Note: X = Don't Care Setting TR0 does not force the timer to reset. The timer registers should be loaded with the desired initial value before the timer is enabled. TL1 and TH1 form the 13-bit register for Timer 1 in the same manner as described above for TL0 and TH0. Timer 1 is configured and controlled using the relevant TCON and TMOD bits just as with Timer 0. The input signal /INT1 is used with Timer 1; the /INT1 polarity is defined by bit IN1PL in register IT01CF (see SFR Definition 8.11). Figure 15.1. T0 Mode 0 Block Diagram #### 16.2.5. 8-Bit Pulse Width Modulator Mode Each module can be used independently to generate a pulse width modulated (PWM) output on its associated CEXn pin. The frequency of the output is dependent on the timebase for the PCA counter/timer. The duty cycle of the PWM output signal is varied using the module's PCA0CPLn capture/compare register. When the value in the low byte of the PCA counter/timer (PCA0L) is equal to the value in PCA0CPLn, the output on the CEXn pin will be set to '1'. When the count value in PCA0L overflows, the CEXn output will be set to '0' (see Figure 16.8). Also, when the counter/timer low byte (PCA0L) overflows from 0xFF to 0x00, PCA0CPLn is reloaded automatically with the value stored in the module's capture/compare high byte (PCA0CPHn) without software intervention. Setting the ECOMn and PWMn bits in the PCA0CPMn register enables 8-bit Pulse Width Modulator mode. The duty cycle for 8-bit PWM Mode is given by Equation 16.2. Important Note About Capture/Compare Registers: When writing a 16-bit value to the PCA0 Capture/ Compare registers, the low byte should always be written first. Writing to PCA0CPLn clears the ECOMn bit to '0'; writing to PCA0CPHn sets ECOMn to '1'. $$DutyCycle = \frac{(256 - PCA0CPHn)}{256}$$ ### Equation 16.2. 8-Bit PWM Duty Cycle Using Equation 16.2, the largest duty cycle is 100% (PCA0CPHn = 0), and the smallest duty cycle is 0.39% (PCA0CPHn = 0xFF). A 0% duty cycle may be generated by clearing the ECOMn bit to '0'. Figure 16.8. PCA 8-Bit PWM Mode Diagram ### 16.3. Watchdog Timer Mode A programmable watchdog timer (WDT) function is available through the PCA Module 2. The WDT is used to generate a reset if the time between writes to the WDT update register (PCA0CPH2) exceed a specified limit. The WDT can be configured and enabled/disabled as needed by software. With the WDTE bit set in the PCA0MD register, Module 2 operates as a watchdog timer (WDT). The Module 2 high byte is compared to the PCA counter high byte; the Module 2 low byte holds the offset to be used when WDT updates are performed. The Watchdog Timer is enabled on reset. Writes to some PCA registers are restricted while the Watchdog Timer is enabled. #### 16.3.1. Watchdog Timer Operation While the WDT is enabled: - PCA counter is forced on. - Writes to PCA0L and PCA0H are not allowed. - PCA clock source bits (CPS2–CPS0) are frozen. - PCA Idle control bit (CIDL) is frozen. - Module 2 is forced into software timer mode. - Writes to the module 2 mode register (PCA0CPM2) are disabled. While the WDT is enabled, writes to the CR bit will not change the PCA counter state; the counter will run until the WDT is disabled. The PCA counter run control (CR) will read zero if the WDT is enabled but user software has not enabled the PCA counter. If a match occurs between PCA0CPH2 and PCA0H while the WDT is enabled, a reset will be generated. To prevent a WDT reset, the WDT may be updated with a write of any value to PCA0CPH2. Upon a PCA0CPH2 write, PCA0H plus the offset held in PCA0CPL2 is loaded into PCA0CPH2 (See Figure 16.10). Figure 16.10. PCA Module 2 with Watchdog Timer Enabled SILICON LABS **Notes:** ### 17. C2 Interface C8051F300/1/2/3/4/5 devices include an on-chip Silicon Labs 2-Wire (C2) debug interface to allow Flash programming and in-system debugging with the production part installed in the end application. The C2 interface operates using only two pins: a bi-directional data signal (C2D) and a clock input (C2CK). See the C2 Interface Specification for details on the C2 protocol. ### 17.1. C2 Interface Registers The following describes the C2 registers necessary to perform Flash programming functions through the C2 interface. All C2 registers are accessed through the C2 interface as described in the C2 Interface Specification. ### C2 Register Definition 17.1. C2ADD: C2 Address Bits7–0: The C2ADD register is accessed via the C2 interface to select the target Data register for C2 Data Read and Data Write commands. | Address | Description | |---------|------------------------------------------------------------------------------------| | 0x00 | Selects the Device ID register for Data Read instructions | | 0x01 | Selects the Revision ID register for Data Read instructions | | 0x02 | Selects the C2 Flash Programming Control register for Data Read/Write instructions | | 0xB4 | Selects the C2 Flash Programming Data register for Data Read/Write instructions | | 0x80 | Selects the Port0 register for Data Read/Write instructions | | 0xF1 | Selects the Port0 Input Mode register for Data Read/Write instructions | | 0xA4 | Selects the Port0 Output Mode register for Data Read/Write instructions | ## C2 Register Definition 17.2. DEVICEID: C2 Device ID