



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 40MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                         |
| Peripherals                | Brown-out Detect/Reset, LVD, POR, PWM, WDT                                |
| Number of I/O              | 23                                                                        |
| Program Memory Size        | 32KB (16K × 16)                                                           |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | 256 x 8                                                                   |
| RAM Size                   | 1.5K x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                                 |
| Data Converters            | A/D 5x10b                                                                 |
| Oscillator Type            | External                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Through Hole                                                              |
| Package / Case             | 28-DIP (0.300", 7.62mm)                                                   |
| Supplier Device Package    | 28-SPDIP                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18lf252-i-sp |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### **Pin Diagrams**







# 2.0 OSCILLATOR CONFIGURATIONS

## 2.1 Oscillator Types

The PIC18FXX2 can be operated in eight different Oscillator modes. The user can program three configuration bits (FOSC2, FOSC1, and FOSC0) to select one of these eight modes:

- 1. LP Low Power Crystal
- 2. XT Crystal/Resonator
- 3. HS High Speed Crystal/Resonator
- 4. HS + PLL High Speed Crystal/Resonator with PLL enabled
- 5. RC External Resistor/Capacitor
- 6. RCIO External Resistor/Capacitor with I/O pin enabled
- 7. EC External Clock
- 8. ECIO External Clock with I/O pin enabled

## 2.2 Crystal Oscillator/Ceramic Resonators

In XT, LP, HS or HS+PLL Oscillator modes, a crystal or ceramic resonator is connected to the OSC1 and OSC2 pins to establish oscillation. Figure 2-1 shows the pin connections.

The PIC18FXX2 oscillator design requires the use of a parallel cut crystal.

| Note: | Use of a series cut crystal may give a fre- |
|-------|---------------------------------------------|
|       | quency out of the crystal manufacturers     |
|       | specifications.                             |

### FIGURE 2-1: CRYSTAL/CERAMIC RESONATOR OPERATION (HS, XT OR LP CONFIGURATION)



# TABLE 2-1:CAPACITOR SELECTION FOR<br/>CERAMIC RESONATORS

| Ranges Tested:  |          |             |             |  |  |  |
|-----------------|----------|-------------|-------------|--|--|--|
| Mode Freq C1 C2 |          |             |             |  |  |  |
| ХТ              | 455 kHz  | 68 - 100 pF | 68 - 100 pF |  |  |  |
|                 | 2.0 MHz  | 15 - 68 pF  | 15 - 68 pF  |  |  |  |
|                 | 4.0 MHz  | 15 - 68 pF  | 15 - 68 pF  |  |  |  |
| HS              | 8.0 MHz  | 10 - 68 pF  | 10 - 68 pF  |  |  |  |
|                 | 16.0 MHz | 10 - 22 pF  | 10 - 22 pF  |  |  |  |

**These values are for design guidance only.** See notes following this table.

| Resonators Used:                       |                                |             |  |  |  |  |
|----------------------------------------|--------------------------------|-------------|--|--|--|--|
| 455 kHz                                | Panasonic EFO-A455K04B         | ± 0.3%      |  |  |  |  |
| 2.0 MHz                                | Murata Erie CSA2.00MG          | ± 0.5%      |  |  |  |  |
| 4.0 MHz                                | Murata Erie CSA4.00MG          | ± 0.5%      |  |  |  |  |
| 8.0 MHz                                | Murata Erie CSA8.00MT          | ± 0.5%      |  |  |  |  |
| 16.0 MHz Murata Erie CSA16.00MX ± 0.5% |                                |             |  |  |  |  |
| All resonat                            | ors used did not have built-in | capacitors. |  |  |  |  |

**Note 1:** Higher capacitance increases the stability of the oscillator, but also increases the start-up time.

- 2: When operating below 3V VDD, or when using certain ceramic resonators at any voltage, it may be necessary to use high-gain HS mode, try a lower frequency resonator, or switch to a crystal oscillator.
- **3:** Since each resonator/crystal has its own characteristics, the user should consult the resonator/crystal manufacturer for appropriate values of external components, or verify oscillator performance.

## 3.1 Power-On Reset (POR)

A Power-on Reset pulse is generated on-chip when VDD rise is detected. To take advantage of the POR circuitry, just tie the MCLR pin directly (or through a resistor) to VDD. This will eliminate external RC components usually needed to create a Power-on Reset delay. A minimum rise rate for VDD is specified (parameter D004). For a slow rise time, see Figure 3-2.

When the device starts normal operation (i.e., exits the RESET condition), device operating parameters (voltage, frequency, temperature, etc.) must be met to ensure operation. If these conditions are not met, the device must be held in RESET until the operating conditions are met.

FIGURE 3-2: EXTERNAL POWER-ON RESET CIRCUIT (FOR SLOW VDD POWER-UP)



## 3.2 **Power-up Timer (PWRT)**

The Power-up Timer provides a fixed nominal time-out (parameter 33) only on power-up from the POR. The Power-up Timer operates on an internal RC oscillator. The chip is kept in RESET as long as the PWRT is active. The PWRT's time delay allows VDD to rise to an acceptable level. A configuration bit is provided to enable/disable the PWRT.

The power-up time delay will vary from chip-to-chip due to VDD, temperature and process variation. See DC parameter D033 for details.

# 3.3 Oscillator Start-up Timer (OST)

The Oscillator Start-up Timer (OST) provides a 1024 oscillator cycle (from OSC1 input) delay after the PWRT delay is over (parameter 32). This ensures that the crystal oscillator or resonator has started and stabilized.

The OST time-out is invoked only for XT, LP and HS modes and only on Power-on Reset or wake-up from SLEEP.

## 3.4 PLL Lock Time-out

With the PLL enabled, the time-out sequence following a Power-on Reset is different from other Oscillator modes. A portion of the Power-up Timer is used to provide a fixed time-out that is sufficient for the PLL to lock to the main oscillator frequency. This PLL lock time-out (TPLL) is typically 2 ms and follows the oscillator start-up time-out (OST).

## 3.5 Brown-out Reset (BOR)

A configuration bit, BOREN, can disable (if clear/ programmed), or enable (if set) the Brown-out Reset circuitry. If VDD falls below parameter D005 for greater than parameter 35, the brown-out situation will reset the chip. A RESET may not occur if VDD falls below parameter D005 for less than parameter 35. The chip will remain in Brown-out Reset until VDD rises above BVDD. If the Power-up Timer is enabled, it will be invoked after VDD rises above BVDD; it then will keep the chip in RESET for an additional time delay (parameter 33). If VDD drops below BVDD while the Power-up Timer is running, the chip will go back into a Brown-out Reset and the Power-up Timer will be initialized. Once VDD rises above BVDD, the Power-up Timer will execute the additional time delay.

## 3.6 Time-out Sequence

On power-up, the time-out sequence is as follows: First, PWRT time-out is invoked after the POR time delay has expired. Then, OST is activated. The total time-out will vary based on oscillator configuration and the status of the PWRT. For example, in RC mode with the PWRT disabled, there will be no time-out at all. Figure 3-3, Figure 3-4, Figure 3-5, Figure 3-6 and Figure 3-7 depict time-out sequences on power-up.

Since the time-outs occur from the POR pulse, if  $\overline{\text{MCLR}}$  is kept low long enough, the time-outs will expire. Bringing  $\overline{\text{MCLR}}$  high will begin execution immediately (Figure 3-5). This is useful for testing purposes or to synchronize more than one PIC18FXXX device operating in parallel.

Table 3-2 shows the RESET conditions for some Special Function Registers, while Table 3-3 shows the RESET conditions for all the registers.

# 4.0 MEMORY ORGANIZATION

There are three memory blocks in Enhanced MCU devices. These memory blocks are:

- Program Memory
- Data RAM
- Data EEPROM

Data and program memory use separate busses, which allows for concurrent access of these blocks.

Additional detailed information for FLASH program memory and Data EEPROM is provided in Section 5.0 and Section 6.0, respectively.

## 4.1 Program Memory Organization

A 21-bit program counter is capable of addressing the 2-Mbyte program memory space. Accessing a location between the physically implemented memory and the 2-Mbyte address will cause a read of all '0's (a NOP instruction).

The PIC18F252 and PIC18F452 each have 32 Kbytes of FLASH memory, while the PIC18F242 and PIC18F442 have 16 Kbytes of FLASH. This means that PIC18FX52 devices can store up to 16K of single word instructions, and PIC18FX42 devices can store up to 8K of single word instructions.

The RESET vector address is at 0000h and the interrupt vector addresses are at 0008h and 0018h.

Figure 4-1 shows the Program Memory Map for PIC18F242/442 devices and Figure 4-2 shows the Program Memory Map for PIC18F252/452 devices.

## 4.3 Fast Register Stack

A "fast interrupt return" option is available for interrupts. A Fast Register Stack is provided for the STATUS, WREG and BSR registers and are only one in depth. The stack is not readable or writable and is loaded with the current value of the corresponding register when the processor vectors for an interrupt. The values in the registers are then loaded back into the working registers, if the FAST RETURN instruction is used to return from the interrupt.

A low or high priority interrupt source will push values into the stack registers. If both low and high priority interrupts are enabled, the stack registers cannot be used reliably for low priority interrupts. If a high priority interrupt occurs while servicing a low priority interrupt, the stack register values stored by the low priority interrupt will be overwritten.

If high priority interrupts are not disabled during low priority interrupts, users must save the key registers in software during a low priority interrupt.

If no interrupts are used, the fast register stack can be used to restore the STATUS, WREG and BSR registers at the end of a subroutine call. To use the fast register stack for a subroutine call, a FAST CALL instruction must be executed.

Example 4-1 shows a source code example that uses the fast register stack.

#### EXAMPLE 4-1: FAST REGISTER STACK CODE EXAMPLE

| CALL SUB1, FAST | ;STATUS, WREG, BSR<br>;SAVED IN FAST REGISTER<br>;STACK |
|-----------------|---------------------------------------------------------|
| •               |                                                         |
| •               |                                                         |
|                 |                                                         |
| SUB1 •          |                                                         |
| •               |                                                         |
| •               |                                                         |
| RETURN FAST     | ;RESTORE VALUES SAVED                                   |
|                 | ;IN FAST REGISTER STACK                                 |

## 4.4 PCL, PCLATH and PCLATU

The program counter (PC) specifies the address of the instruction to fetch for execution. The PC is 21-bits wide. The low byte is called the PCL register. This register is readable and writable. The high byte is called the PCH register. This register contains the PC<15:8> bits and is not directly readable or writable. Updates to the PCH register. The upper byte is called PCU. This register contains the PC<20:16> bits and is not directly readable or writable. Updates to the PCH register. The Upper byte is called PCU. This register contains the PC<20:16> bits and is not directly readable or writable. Updates to the PCU register may be performed through the PCLATU register.

The PC addresses bytes in the program memory. To prevent the PC from becoming misaligned with word instructions, the LSB of PCL is fixed to a value of '0'. The PC increments by 2 to address sequential instructions in the program memory.

The CALL, RCALL, GOTO and program branch instructions write to the program counter directly. For these instructions, the contents of PCLATH and PCLATU are not transferred to the program counter.

The contents of PCLATH and PCLATU will be transferred to the program counter by an operation that writes PCL. Similarly, the upper two bytes of the program counter will be transferred to PCLATH and PCLATU by an operation that reads PCL. This is useful for computed offsets to the PC (see Section 4.8.1).

## 4.5 Clocking Scheme/Instruction Cycle

The clock input (from OSC1) is internally divided by four to generate four non-overlapping quadrature clocks, namely Q1, Q2, Q3 and Q4. Internally, the program counter (PC) is incremented every Q1, the instruction is fetched from the program memory and latched into the instruction register in Q4. The instruction is decoded and executed during the following Q1 through Q4. The clocks and instruction execution flow are shown in Figure 4-4.

#### FIGURE 4-4:

#### **CLOCK/INSTRUCTION CYCLE**



NOTES:



# FIGURE 9-3: BLOCK DIAGRAM OF RA6 PIN



## 9.3 PORTC, TRISC and LATC Registers

PORTC is an 8-bit wide, bi-directional port. The corresponding Data Direction register is TRISC. Setting a TRISC bit (= 1) will make the corresponding PORTC pin an input (i.e., put the corresponding output driver in a Hi-Impedance mode). Clearing a TRISC bit (= 0) will make the corresponding PORTC pin an output (i.e., put the contents of the output latch on the selected pin).

The Data Latch register (LATC) is also memory mapped. Read-modify-write operations on the LATC register reads and writes the latched output value for PORTC.

PORTC is multiplexed with several peripheral functions (Table 9-5). PORTC pins have Schmitt Trigger input buffers.

When enabling peripheral functions, care should be taken in defining TRIS bits for each PORTC pin. Some peripherals override the TRIS bit to make a pin an output, while other peripherals override the TRIS bit to make a pin an input. The user should refer to the corresponding peripheral section for the correct TRIS bit settings.

Note: On a Power-on Reset, these pins are configured as digital inputs.

The pin override value is not loaded into the TRIS register. This allows read-modify-write of the TRIS register, without concern due to peripheral overrides.

RC1 is normally configured by configuration bit, CCP2MX, as the default peripheral pin of the CCP2 module (default/erased state, CCP2MX = '1').

EXAMPLE 9-3: INITIALIZING PORTC

| CLRF  | PORTC | ; Initialize PORTC by   |
|-------|-------|-------------------------|
|       |       | ; clearing output       |
|       |       | ; data latches          |
| CLRF  | LATC  | ; Alternate method      |
|       |       | ; to clear output       |
|       |       | ; data latches          |
| MOVLW | 0xCF  | ; Value used to         |
|       |       | ; initialize data       |
|       |       | ; direction             |
| MOVWF | TRISC | ; Set RC<3:0> as inputs |
|       |       | ; RC<5:4> as outputs    |
|       |       | ; RC<7:6> as inputs     |
|       |       |                         |

## FIGURE 9-7: PORTC BLOCK DIAGRAM (PERIPHERAL OUTPUT OVERRIDE)



## TABLE 11-2: REGISTERS ASSOCIATED WITH TIMER1 AS A TIMER/COUNTER

| Name   | Bit 7                                                                                          | Bit 6     | Bit 5   | Bit 4   | Bit 3   | Bit 2  | Bit 1  | Bit 0  | Value<br>POR, | e on<br>BOR | Valu<br>All C<br>RES | e on<br>)ther<br>ETS |
|--------|------------------------------------------------------------------------------------------------|-----------|---------|---------|---------|--------|--------|--------|---------------|-------------|----------------------|----------------------|
| INTCON | GIE/GIEH                                                                                       | PEIE/GIEL | TMR0IE  | INT0IE  | RBIE    | TMR0IF | INT0IF | RBIF   | 0000          | 000x        | 0000                 | 000u                 |
| PIR1   | PSPIF <sup>(1)</sup>                                                                           | ADIF      | RCIF    | TXIF    | SSPIF   | CCP1IF | TMR2IF | TMR1IF | 0000          | 0000        | 0000                 | 0000                 |
| PIE1   | PSPIE <sup>(1)</sup>                                                                           | ADIE      | RCIE    | TXIE    | SSPIE   | CCP1IE | TMR2IE | TMR1IE | 0000          | 0000        | 0000                 | 0000                 |
| IPR1   | PSPIP <sup>(1)</sup>                                                                           | ADIP      | RCIP    | TXIP    | SSPIP   | CCP1IP | TMR2IP | TMR1IP | 0000          | 0000        | 0000                 | 0000                 |
| TMR1L  | Holding Register for the Least Significant Byte of the 16-bit TMR1 Register xxxx xxxx uuuu uu  |           |         |         |         |        |        |        | uuuu          |             |                      |                      |
| TMR1H  | Holding Register for the Most Significant Byte of the 16-bit TMR1 Register xxxx xxxx uuuu uuuu |           |         |         |         |        |        |        |               |             |                      |                      |
| T1CON  | RD16                                                                                           |           | T1CKPS1 | T1CKPS0 | T1OSCEN | T1SYNC | TMR1CS | TMR10N | 0-00          | 0000        | u-uu                 | uuuu                 |

Note 1: The PSPIF, PSPIE and PSPIP bits are reserved on the PIC18F2X2 devices; always maintain these bits clear.

## 14.4 Compare Mode

In Compare mode, the 16-bit CCPR1 (CCPR2) register value is constantly compared against either the TMR1 register pair value, or the TMR3 register pair value. When a match occurs, the RC2/CCP1 (RC1/CCP2) pin is:

- driven High
- driven Low
- toggle output (High to Low or Low to High)
- · remains unchanged

The action on the pin is based on the value of control bits CCP1M3:CCP1M0 (CCP2M3:CCP2M0). At the same time, interrupt flag bit CCP1IF (CCP2IF) is set.

### 14.4.1 CCP PIN CONFIGURATION

The user must configure the CCPx pin as an output by clearing the appropriate TRISC bit.

| Note: | Clearing the CCP1CON register will force |
|-------|------------------------------------------|
|       | the RC2/CCP1 compare output latch to the |
|       | default low level. This is not the PORTC |
|       | I/O data latch.                          |

### 14.4.2 TIMER1/TIMER3 MODE SELECTION

Timer1 and/or Timer3 must be running in Timer mode or Synchronized Counter mode if the CCP module is using the compare feature. In Asynchronous Counter mode, the compare operation may not work.

### 14.4.3 SOFTWARE INTERRUPT MODE

When generate software interrupt is chosen, the CCP1 pin is not affected. Only a CCP interrupt is generated (if enabled).

#### 14.4.4 SPECIAL EVENT TRIGGER

In this mode, an internal hardware trigger is generated, which may be used to initiate an action.

The special event trigger output of CCP1 resets the TMR1 register pair. This allows the CCPR1 register to effectively be a 16-bit programmable period register for Timer1.

The special trigger output of CCPx resets either the TMR1 or TMR3 register pair. Additionally, the CCP2 Special Event Trigger will start an A/D conversion if the A/D module is enabled.

Note: The special event trigger from the CCP2 module will not set the Timer1 or Timer3 interrupt flag bits.

## FIGURE 14-2: COMPARE MODE OPERATION BLOCK DIAGRAM



### 15.4.4 CLOCK STRETCHING

Both 7- and 10-bit Slave modes implement automatic clock stretching during a transmit sequence.

The SEN bit (SSPCON2<0>) allows clock stretching to be enabled during receives. Setting SEN will cause the SCL pin to be held low at the end of each data receive sequence.

#### 15.4.4.1 Clock Stretching for 7-bit Slave Receive Mode (SEN = 1)

In 7-bit Slave Receive mode, on the falling edge of the ninth clock at the end of the ACK sequence, if the BF bit is set, the CKP bit in the SSPCON1 register is automatically cleared, forcing the SCL output to be held low. The CKP being cleared to '0' will assert the SCL line low. The CKP bit must be set in the user's ISR before reception is allowed to continue. By holding the SCL line low, the user has time to service the ISR and read the contents of the SSPBUF before the master device can initiate another receive sequence. This will prevent buffer overruns from occurring (see Figure 15-13).

- Note 1: If the user reads the contents of the SSPBUF before the falling edge of the ninth clock, thus clearing the BF bit, the CKP bit will not be cleared and clock stretching will not occur.
  - 2: The CKP bit can be set in software, regardless of the state of the BF bit. The user should be careful to clear the BF bit in the ISR before the next receive sequence, in order to prevent an overflow condition.

#### 15.4.4.2 Clock Stretching for 10-bit Slave Receive Mode (SEN = 1)

In 10-bit Slave Receive mode, during the address sequence, clock stretching automatically takes place but CKP is not cleared. During this time, if the UA bit is set after the ninth clock, clock stretching is initiated. The UA bit is set after receiving the upper byte of the 10-bit address, and following the receive of the second byte of the 10-bit address with the R/W bit cleared to '0'. The release of the clock line occurs upon updating SSPADD. Clock stretching will occur on each data receive sequence as described in 7-bit mode.

**Note:** If the user polls the UA bit and clears it by updating the SSPADD register before the falling edge of the ninth clock occurs, and if the user hasn't cleared the BF bit by reading the SSPBUF register before that time, then the CKP bit will still NOT be asserted low. Clock stretching on the basis of the state of the BF bit only occurs during a data sequence, not an address sequence.

### 15.4.4.3 Clock Stretching for 7-bit Slave Transmit Mode

7-bit Slave Transmit mode implements clock stretching by clearing the CKP bit after the falling edge of the ninth clock, if the BF bit is clear. This occurs, regardless of the state of the SEN bit.

The user's ISR must set the CKP bit before transmission is allowed to continue. By holding the SCL line low, the user has time to service the ISR and load the contents of the SSPBUF before the master device can initiate another transmit sequence (see Figure 15-9).

Note 1: If the user loads the contents of SSPBUF, setting the BF bit before the falling edge of the ninth clock, the CKP bit will not be cleared and clock stretching will not occur.
2: The CKP bit can be set in software, regardless of the state of the BF bit.

#### 15.4.4.4 Clock Stretching for 10-bit Slave Transmit Mode

In 10-bit Slave Transmit mode, clock stretching is controlled during the first two address sequences by the state of the UA bit, just as it is in 10-bit Slave Receive mode. The first two addresses are followed by a third address sequence, which contains the high order bits of the 10-bit address and the R/W bit set to '1'. After the third address sequence is performed, the UA bit is not set, the module is now configured in Transmit mode, and clock stretching is controlled by the BF flag, as in 7-bit Slave Transmit mode (see Figure 15-11).

### 15.4.12 ACKNOWLEDGE SEQUENCE TIMING

An Acknowledge sequence is enabled by setting the Acknowledge sequence enable bit, ACKEN (SSPCON2<4>). When this bit is set, the SCL pin is pulled low and the contents of the Acknowledge data bit are presented on the SDA pin. If the user wishes to generate an Acknowledge, then the ACKDT bit should be cleared. If not, the user should set the ACKDT bit before starting an Acknowledge sequence. The baud rate generator then counts for one rollover period (TBRG) and the SCL pin is de-asserted (pulled high). When the SCL pin is sampled high (clock arbitration), the baud rate generator counts for TBRG. The SCL pin is then pulled low. Following this, the ACKEN bit is automatically cleared, the baud rate generator is turned off and the MSSP module then goes into IDLE mode (Figure 15-23).

## 15.4.12.1 WCOL Status Flag

If the user writes the SSPBUF when an Acknowledge sequence is in progress, then WCOL is set and the contents of the buffer are unchanged (the write doesn't occur).

## 15.4.13 STOP CONDITION TIMING

A STOP bit is asserted on the SDA pin at the end of a receive/transmit by setting the STOP sequence enable bit, PEN (SSPCON2<2>). At the end of a receive/transmit the SCL line is held low after the falling edge of the ninth clock. When the PEN bit is set, the master will assert the SDA line low. When the SDA line is sampled low, the baud rate generator is reloaded and counts down to 0. When the baud rate generator times out, the SCL pin will be brought high, and one TBRG (baud rate generator rollover count) later, the SDA pin will be de-asserted. When the SDA pin is sampled high while SCL is high, the P bit (SSPSTAT<4>) is set. A TBRG later, the PEN bit is cleared and the SSPIF bit is set (Figure 15-24).

### 15.4.13.1 WCOL Status Flag

If the user writes the SSPBUF when a STOP sequence is in progress, then the WCOL bit is set and the contents of the buffer are unchanged (the write doesn't occur).

## FIGURE 15-23: ACKNOWLEDGE SEQUENCE WAVEFORM







#### FIGURE 18-2: LOW VOLTAGE DETECT (LVD) BLOCK DIAGRAM



The LVD module has an additional feature that allows the user to supply the trip voltage to the module from an external source. This mode is enabled when bits LVDL3:LVDL0 are set to 1111. In this state, the comparator input is multiplexed from the external input pin, LVDIN (Figure 18-3). This gives users flexibility, because it allows them to configure the Low Voltage Detect interrupt to occur at any voltage in the valid operating range.





### REGISTER 19-4: CONFIGURATION REGISTER 3 HIGH (CONFIG3H: BYTE ADDRESS 300005h)



bit 7-1 Unimplemented: Read as '0'

bit 0

CCP2MX: CCP2 Mux bit

1 = CCP2 input/output is multiplexed with RC1

0 = CCP2 input/output is multiplexed with RB3

| Legend:                 |                      |                                     |
|-------------------------|----------------------|-------------------------------------|
| R = Readable bit        | P = Programmable bit | U = Unimplemented bit, read as '0'  |
| - n = Value when device | ce is unprogrammed   | u = Unchanged from programmed state |

## REGISTER 19-5: CONFIGURATION REGISTER 4 LOW (CONFIG4L: BYTE ADDRESS 300006h)

|         | R/P-1                                         | U-0                                           | U-0           | U-0          | U-0         | R/P-1        | U-0            | R/P-1     |  |  |
|---------|-----------------------------------------------|-----------------------------------------------|---------------|--------------|-------------|--------------|----------------|-----------|--|--|
|         | BKBUG                                         | _                                             | _             | _            |             | LVP          |                | STVREN    |  |  |
|         | bit 7                                         |                                               |               |              |             |              |                | bit 0     |  |  |
|         |                                               |                                               |               |              |             |              |                |           |  |  |
| bit 7   | DEBUG: E                                      | DEBUG: Background Debugger Enable bit         |               |              |             |              |                |           |  |  |
|         | 1 = Backg                                     | round Debug                                   | ger disabled  | d. RB6 and F | RB7 configu | red as gen   | eral purpose   | I/O pins. |  |  |
|         | 0 = Backg                                     | round Debug                                   | ger enabled   | I. RB6 and F | RF are ded  | icated to Ir | 1-Circuit Debu | ug.       |  |  |
| bit 6-3 | Unimplem                                      | Unimplemented: Read as '0'                    |               |              |             |              |                |           |  |  |
| bit 2   | LVP: Low                                      | Voltage ICSP                                  | ' Enable bit  |              |             |              |                |           |  |  |
|         | 1 = Low Ve                                    | oltage ICSP e                                 | enabled       |              |             |              |                |           |  |  |
|         | 0 = Low Voltage ICSP disabled                 |                                               |               |              |             |              |                |           |  |  |
| bit 1   | Unimplemented: Read as '0'                    |                                               |               |              |             |              |                |           |  |  |
| bit 0   | STVREN: Stack Full/Underflow Reset Enable bit |                                               |               |              |             |              |                |           |  |  |
|         | 1 = Stack I                                   | 1 = Stack Full/Underflow will cause RESET     |               |              |             |              |                |           |  |  |
|         | 0 = Stack I                                   | 0 = Stack Full/Underflow will not cause RESET |               |              |             |              |                |           |  |  |
|         |                                               |                                               |               |              |             |              |                |           |  |  |
|         | Legend:                                       |                                               |               |              |             |              |                |           |  |  |
|         | R = Reada                                     | ble bit                                       | C = Cleara    | able bit     | U = Unin    | nplemented   | d bit, read as | '0'       |  |  |
|         | - n = Value                                   | when device                                   | e is unprogra | ammed        | u = Unch    | anged fror   | n programme    | ed state  |  |  |

|                  | U-0                                            | U-0                                                                                                                                                  | U-0                               | U-0                          | R/C-1              | R/C-1              | R/C-1 | R/C-1 |  |  |  |
|------------------|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------------------------------|--------------------|--------------------|-------|-------|--|--|--|
|                  | _                                              |                                                                                                                                                      | _                                 | —                            | CP3 <sup>(1)</sup> | CP2 <sup>(1)</sup> | CP1   | CP0   |  |  |  |
|                  | bit 7                                          |                                                                                                                                                      |                                   |                              |                    |                    |       | bit 0 |  |  |  |
| bit 7-4<br>bit 3 | Unimpleme<br>CP3: Code<br>1 = Block 3          | nimplemented: Read as '0'<br>P3: Code Protection bit <sup>(1)</sup><br>= Block 3 (006000-007FFFh) not code protected                                 |                                   |                              |                    |                    |       |       |  |  |  |
| bit 2            | 0 = Block 3<br>CP2: Code                       | D = Block 3 (006000-007FFFh) code protected<br><b>CP2:</b> Code Protection bit <sup>(1)</sup>                                                        |                                   |                              |                    |                    |       |       |  |  |  |
| bit 1            | 0 = Block 2<br>CP1: Code                       | <ul> <li>a Block 2 (004000-005FFFh) code protected</li> <li>b Block 2 (004000-005FFFh) code protected</li> <li>c CP1: Code Protection bit</li> </ul> |                                   |                              |                    |                    |       |       |  |  |  |
|                  | 1 = Block 1<br>0 = Block 1                     | <ul> <li>1 = Block 1 (002000-003FFFh) not code protected</li> <li>0 = Block 1 (002000-003FFFh) code protected</li> </ul>                             |                                   |                              |                    |                    |       |       |  |  |  |
| bit 0            | <b>CP0:</b> Code<br>1 = Block 0<br>0 = Block 0 | Protection b<br>(000200-00<br>(000200-00                                                                                                             | it<br>1FFFh) not c<br>1FFFh) code | code protecte<br>e protected | d                  |                    |       |       |  |  |  |

REGISTER 19-6: CONFIGURATION REGISTER 5 LOW (CONFIG5L: BYTE ADDRESS 300008h)

Note 1: Unimplemented in PIC18FX42 devices; maintain this bit set.

| Legend:                |                   |                                     |
|------------------------|-------------------|-------------------------------------|
| R = Readable bit       | C = Clearable bit | U = Unimplemented bit, read as '0'  |
| - n = Value when devic | e is unprogrammed | u = Unchanged from programmed state |

### REGISTER 19-7: CONFIGURATION REGISTER 5 HIGH (CONFIG5H: BYTE ADDRESS 300009h)

|         | R/C-1                                                                       | R/C-1                                | U-0       | U-0      | U-0      | U-0        | U-0          | U-0   |  |  |
|---------|-----------------------------------------------------------------------------|--------------------------------------|-----------|----------|----------|------------|--------------|-------|--|--|
|         | CPD                                                                         | CPB                                  | —         | —        | —        | _          | —            | —     |  |  |
|         | bit 7                                                                       |                                      |           |          |          |            |              | bit 0 |  |  |
|         |                                                                             |                                      |           |          |          |            |              |       |  |  |
| bit 7   | CPD: Data                                                                   | CPD: Data EEPROM Code Protection bit |           |          |          |            |              |       |  |  |
|         | 1 = Data EEPROM not code protected                                          |                                      |           |          |          |            |              |       |  |  |
|         | 0 = Data EEPROM code protected                                              |                                      |           |          |          |            |              |       |  |  |
| bit 6   | CPB: Boot Block Code Protection bit                                         |                                      |           |          |          |            |              |       |  |  |
|         | 1 = Boot Block (000000-0001FFh) not code protected                          |                                      |           |          |          |            |              |       |  |  |
|         | 0 = Boot Block (000000-0001FFh) code protected                              |                                      |           |          |          |            |              |       |  |  |
| bit 5-0 | Unimplemented: Read as '0'                                                  |                                      |           |          |          |            |              |       |  |  |
|         |                                                                             |                                      |           |          |          |            |              |       |  |  |
|         | Legend:                                                                     |                                      |           |          |          |            |              |       |  |  |
|         | R = Reada                                                                   | ble bit                              | C = Clear | able bit | U = Unin | nplemented | bit, read as | '0'   |  |  |
|         | - n = Value when device is unprogrammed u = Unchanged from programmed state |                                      |           |          |          |            |              |       |  |  |

| MOVLW             |              | Move literal to W   |                                             |                   |  |          |  |  |  |
|-------------------|--------------|---------------------|---------------------------------------------|-------------------|--|----------|--|--|--|
| Syntax:           |              | [ label ]           | [ <i>label</i> ] MOVLW k                    |                   |  |          |  |  |  |
| Operands:         |              | $0 \le k \le 2$     | $0 \le k \le 255$                           |                   |  |          |  |  |  |
| Ope               | ration:      | $k\toW$             | $k \to W$                                   |                   |  |          |  |  |  |
| Statu             | us Affected: | None                | None                                        |                   |  |          |  |  |  |
| Encoding:         |              | 0000                | 1110                                        | 1110 kkkk         |  | kkkk     |  |  |  |
| Description:      |              | The eigh<br>into W. | The eight-bit literal 'k' is loaded into W. |                   |  |          |  |  |  |
| Words:            |              | 1                   | 1                                           |                   |  |          |  |  |  |
| Cycles:           |              | 1                   |                                             |                   |  |          |  |  |  |
| Q Cycle Activity: |              |                     |                                             |                   |  |          |  |  |  |
| Q1                |              | Q2                  | Q                                           | Q3                |  | Q4       |  |  |  |
|                   | Decode       | Read<br>literal 'k' | Proce<br>Data                               | Process V<br>Data |  | ite to W |  |  |  |
| Example:          |              | MOVLW               | 0x5A                                        |                   |  |          |  |  |  |
| After Instruction |              | ion                 |                                             |                   |  |          |  |  |  |

| er Ins | struction |      |
|--------|-----------|------|
| W      | =         | 0x5A |

| MOVWF                 | Move W t                                                                      | Move W to f                                                                                                                                                                                            |            |                     |  |  |  |  |
|-----------------------|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------------------|--|--|--|--|
| Syntax:               | [ label ]                                                                     | MOVWF                                                                                                                                                                                                  | f [,a]     |                     |  |  |  |  |
| Operands:             | 0 ≤ f ≤ 25<br>a ∈ [0,1]                                                       | 0 ≤ f ≤ 255<br>a ∈ [0,1]                                                                                                                                                                               |            |                     |  |  |  |  |
| Operation:            | $(W)\tof$                                                                     | $(W) \rightarrow f$                                                                                                                                                                                    |            |                     |  |  |  |  |
| Status Affected:      | None                                                                          |                                                                                                                                                                                                        |            |                     |  |  |  |  |
| Encoding:             | 0110                                                                          | 111a                                                                                                                                                                                                   | ffff       | ffff                |  |  |  |  |
|                       | Location '<br>256 byte I<br>Access B<br>riding the<br>the bank v<br>BSR value | Location 'f' can be anywhere in the 256 byte bank. If 'a' is 0, the Access Bank will be selected, overriding the BSR value. If 'a' = 1, then the bank will be selected as per the BSR value (default). |            |                     |  |  |  |  |
| Words:                | 1                                                                             | 1                                                                                                                                                                                                      |            |                     |  |  |  |  |
| Cycles:               | 1                                                                             |                                                                                                                                                                                                        |            |                     |  |  |  |  |
| Q Cycle Activity      | :                                                                             |                                                                                                                                                                                                        |            |                     |  |  |  |  |
| Q1                    | Q2                                                                            | Q3                                                                                                                                                                                                     |            | Q4                  |  |  |  |  |
| Decode                | Read<br>register 'f'                                                          | Proce<br>Data                                                                                                                                                                                          | ss<br>a re | Write<br>gister 'f' |  |  |  |  |
| Example: MOVWF REG, 0 |                                                                               |                                                                                                                                                                                                        |            |                     |  |  |  |  |

| W<br>REG      | =<br>= | 0x4F<br>0xFF |
|---------------|--------|--------------|
| After Instruc | tion   |              |
| W             | =      | 0x4F         |
| REG           | =      | 0x4F         |

© 2006 Microchip Technology Inc.

## 22.1 DC Characteristics: PIC18FXX2 (Industrial, Extended) PIC18LFXX2 (Industrial) (Continued)

| PIC18LFXX2<br>(Industrial)          |        |                                 | Standard Operating Conditions (unless otherwise stated)Operating temperature $-40^{\circ}C \leq TA \leq +85^{\circ}C$ for industrial                                                    |                                                            |                                         |                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------------------------------|--------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|-----------------------------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIC18FXX2<br>(Industrial, Extended) |        |                                 | Standard Operating Conditions (unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial $-40^{\circ}C \le TA \le +125^{\circ}C$ for extended |                                                            |                                         |                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Param<br>No.                        | Symbol | Characteristic                  | Min Typ Max Units Conditions                                                                                                                                                            |                                                            |                                         | Conditions                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                     | Idd    | Supply Current <sup>(2,4)</sup> |                                                                                                                                                                                         |                                                            |                                         |                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| D010                                |        | PIC18LFXX2                      |                                                                                                                                                                                         | .5<br>.5<br>1.2<br>.3<br>.3<br>1.5<br>.3<br>.3             | 1<br>1.25<br>2<br>1<br>1<br>3<br>1<br>1 | mA<br>mA<br>mA<br>mA<br>mA<br>mA       | XT osc configuration<br>VDD = $2.0V$ , + $25^{\circ}$ C, Fosc = 4 MHz<br>VDD = $2.0V$ , - $40^{\circ}$ C to + $85^{\circ}$ C, Fosc = 4 MHz<br>VDD = $4.2V$ , - $40^{\circ}$ C to + $85^{\circ}$ C, Fosc = 4 MHz<br>RC osc configuration<br>VDD = $2.0V$ , + $25^{\circ}$ C, Fosc = 4 MHz<br>VDD = $2.0V$ , - $40^{\circ}$ C to + $85^{\circ}$ C, Fosc = 4 MHz<br>VDD = $4.2V$ , - $40^{\circ}$ C to + $85^{\circ}$ C, Fosc = 4 MHz<br>RCIO osc configuration<br>VDD = $2.0V$ , + $25^{\circ}$ C, Fosc = 4 MHz<br>VDD = $2.0V$ , - $40^{\circ}$ C to + $85^{\circ}$ C, Fosc = 4 MHz<br>VDD = $2.0V$ , - $40^{\circ}$ C to + $85^{\circ}$ C, Fosc = 4 MHz<br>VDD = $2.0V$ , - $40^{\circ}$ C to + $85^{\circ}$ C, Fosc = 4 MHz                                                                                                                               |
| D010                                |        | PIC18FXX2                       |                                                                                                                                                                                         | 1.2<br>1.2<br>1.2<br>1.5<br>1.5<br>1.6<br>.75<br>.75<br>.8 | 1.5<br>2<br>3<br>4<br>4<br>2<br>3<br>3  | mA<br>mA<br>mA<br>mA<br>mA<br>mA<br>mA | XT osc configuration<br>VDD = $4.2V$ , $+25^{\circ}$ C, FOSC = $4$ MHz<br>VDD = $4.2V$ , $+40^{\circ}$ C to $+85^{\circ}$ C, FOSC = $4$ MHz<br>VDD = $4.2V$ , $-40^{\circ}$ C to $+125^{\circ}$ C, FOSC = $4$ MHz<br>RC osc configuration<br>VDD = $4.2V$ , $+25^{\circ}$ C, FOSC = $4$ MHz<br>VDD = $4.2V$ , $-40^{\circ}$ C to $+85^{\circ}$ C, FOSC = $4$ MHz<br>VDD = $4.2V$ , $-40^{\circ}$ C to $+125^{\circ}$ C, FOSC = $4$ MHz<br>VDD = $4.2V$ , $-40^{\circ}$ C to $+125^{\circ}$ C, FOSC = $4$ MHz<br>RCIO osc configuration<br>VDD = $4.2V$ , $+25^{\circ}$ C, FOSC = $4$ MHz<br>NDD = $4.2V$ , $+25^{\circ}$ C, FOSC = $4$ MHz<br>VDD = $4.2V$ , $-40^{\circ}$ C to $+85^{\circ}$ C, FOSC = $4$ MHz<br>VDD = $4.2V$ , $-40^{\circ}$ C to $+85^{\circ}$ C, FOSC = $4$ MHz<br>VDD = $4.2V$ , $-40^{\circ}$ C to $+125^{\circ}$ C, FOSC = $4$ MHz |
| D010A                               |        | PIC18LFXX2                      | _                                                                                                                                                                                       | 14                                                         | 30                                      | μA                                     | LP osc, FOSC = 32 kHz, WDT disabled<br>VDD = 2.0V, -40°C to +85°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| D010A                               |        | PIC18FXX2                       |                                                                                                                                                                                         | 40<br>50                                                   | 70<br>100                               | μΑ<br>μΑ                               | LP osc, FOSC = 32 kHz, WDT disabled<br>VDD = 4.2V, -40°C to +85°C<br>VDD = 4.2V, -40°C to +125°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

Legend: Shading of rows is to assist in readability of the table.

Note 1: This is the limit to which VDD can be lowered in SLEEP mode, or during a device RESET, without losing RAM data.

- 2: The supply current is mainly a function of the operating voltage and frequency. Other factors, such as I/O pin loading and switching rate, oscillator type, internal code execution pattern and temperature, also have an impact on the current consumption.
  - The test conditions for all IDD measurements in active Operation mode are:
    - OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD
      - $\overline{MCLR} = VDD$ ; WDT enabled/disabled as specified.
- **3:** The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD or VSS, and all features that add delta current disabled (such as WDT, Timer1 Oscillator, BOR,...).
- **4:** For RC osc configuration, current through REXT is not included. The current through the resistor can be estimated by the formula Ir = VDD/2REXT (mA) with REXT in kOhm.
- 5: The LVD and BOR modules share a large portion of circuitry. The ∆IBOR and ∆ILVD currents are not additive. Once one of these modules is enabled, the other may also be enabled without further penalty.

# 24.0 PACKAGING INFORMATION

## 24.1 Package Marking Information

### 28-Lead SPDIP



Example



#### 28-Lead SOIC



## Example



### 40-Lead PDIP



#### Example



| Legend | : XXX<br>Y<br>YY<br>WW<br>NNN<br>@3<br>* | Customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC designator ((e3))<br>can be found on the outer packaging for this package. |
|--------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Note:  | In the even<br>be carried<br>characters  | nt the full Microchip part number cannot be marked on one line, it will<br>d over to the next line, thus limiting the number of available<br>for customer-specific information.                                                                                                                                                                                                |

# THE MICROCHIP WEB SITE

Microchip provides online support via our WWW site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- **Product Support** Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

# CUSTOMER CHANGE NOTIFICATION SERVICE

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at www.microchip.com, click on Customer Change Notification and follow the registration instructions.

# **CUSTOMER SUPPORT**

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Field Application Engineer (FAE)
- Technical Support
- Development Systems Information Line

Customers should contact their distributor, representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://support.microchip.com