



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | 8051                                                                     |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 20MHz                                                                    |
| Connectivity               | SPI, UART/USART                                                          |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                    |
| Number of I/O              | 30                                                                       |
| Program Memory Size        | 4KB (4K x 8)                                                             |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | 512 x 8                                                                  |
| RAM Size                   | 768 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 2.4V ~ 5.5V                                                              |
| Data Converters            | -                                                                        |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 32-VFQFN Exposed Pad                                                     |
| Supplier Device Package    | 32-VQFN (5x5)                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/at89lp428-20mh |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 2. Overview

The AT89LP428/828 is a low-power, high-performance CMOS 8-bit microcontroller with 4K/8K bytes of In-System Programmable Flash program memory and 512/1024 bytes of Flash data memory. The device is manufactured using Atmel<sup>®</sup>'s high-density nonvolatile memory technology and is compatible with the industry-standard MCS51 instruction set. The AT89LP428/828 is built around an enhanced CPU core that can fetch a single byte from memory every clock cycle. In the classic 8051 architecture, each fetch requires 6 clock cycles, forcing instructions to execute in 12, 24 or 48 clock cycles. In the AT89LP428/828 CPU, instructions need only 1 to 4 clock cycles providing 6 to 12 times more throughput than the standard 8051. Seventy percent of instructions need only as many clock cycles as they have bytes to execute, and most of the remaining instructions require only one additional clock. The enhanced CPU core is capable of 20 MIPS throughput whereas the classic 8051 CPU can deliver only 4 MIPS at the same current consumption. Conversely, at the same throughput as the classic 8051, the new CPU core runs at a much lower speed and thereby greatly reducing power consumption and EMI.

The AT89LP428/828 provides the following standard features: 4K/8K bytes of In-System Programmable Flash program memory, 512/1024 bytes of Flash data memory, 768 bytes of RAM, up to 30 I/O lines, three 16-bit timer/counters, up to six PWM outputs, a programmable watchdog timer, two analog comparators, a full-duplex serial port, a serial peripheral interface, an internal RC oscillator, on-chip crystal oscillator, and a four-level, ten-vector interrupt system. A block diagram is shown in Figure 2-1 on page 6.

Timer 0 and Timer 1 in the AT89LP428/828 are enhanced with two new modes. Mode 0 can be configured as a variable 9- to 16-bit timer/counter and Mode 1 can be configured as a 16-bit auto-reload timer/counter. In addition, the timer/counters may independently drive an 8-bit precision pulse width modulation output.

Timer 2 on the AT89LP428/828 serves as a 16-bit time base for a 4-channel Compare/Capture Array with up to four multi-phasic, variable precision PWM outputs.

The enhanced UART of the AT89LP428/828 includes Framing Error Detection and Automatic Address Recognition. In addition, enhancements to Mode 0 allow hardware accelerated emulation of half-duplex SPI or 2-wire interfaces.

The I/O ports of the AT89LP428/828 can be independently configured in one of four operating modes. In quasi-bidirectional mode, the ports operate as in the classic 8051. In input-only mode, the ports are tristated. Push-pull output mode provides full CMOS drivers and open-drain mode provides just a pull-down. In addition, all 8 pins of Port 1 can be configured to generate an interrupt using the General-purpose Interrupt (GPI) interface.



## 4. Special Function Registers

A map of the on-chip memory area called the Special Function Register (SFR) space is shown in Table 4-1.

Note that not all of the addresses are occupied, and unoccupied addresses may not be implemented on the chip. Read accesses to these addresses will in general return random data, and write accesses will have an indeterminate effect. User software should not write to these unlisted locations, since they may be used in future products to invoke new features.

|      | 8                  | 9                  | А                   | В                   | С                   | D                  | E                      | F                   |      |
|------|--------------------|--------------------|---------------------|---------------------|---------------------|--------------------|------------------------|---------------------|------|
| 0F8H |                    |                    |                     |                     |                     |                    |                        |                     | 0FFH |
| 0F0H | B<br>0000 0000     |                    |                     |                     |                     |                    |                        |                     | 0F7H |
| 0E8H | SPSR<br>000x x000  | SPCR<br>0000 0000  | SPDR<br>xxxx xxxx   |                     |                     |                    |                        |                     | 0EFH |
| 0E0H | ACC<br>0000 0000   |                    |                     |                     |                     |                    |                        |                     | 0E7H |
| 0D8H |                    |                    |                     |                     |                     |                    |                        |                     | 0DFH |
| 0D0H | PSW<br>0000 0000   | T2CCA<br>0000 0000 | T2CCL<br>0000 0000  | T2CCH<br>0000 0000  | T2CCC<br>0000 0000  | T2CCF<br>0000 0000 |                        |                     | 0D7H |
| 0C8H | T2CON<br>0000 0000 | T2MOD<br>0000 0000 | RCAP2L<br>0000 000  | RCAP2H<br>0000 0000 | TL2<br>0000 000     | TH2<br>0000 0000   |                        |                     | 0CFH |
| 0C0H | P4<br>xx11 1111    |                    | P1M0 <sup>(2)</sup> | P1M1<br>0000 0000   | P2M0 <sup>(2)</sup> | P2M1<br>0000 0000  | P3M0 <sup>(2)</sup>    | P3M1<br>0000 0000   | 0C7H |
| 0B8H | IP<br>0000 0000    | SADEN<br>0000 0000 |                     |                     |                     |                    | P4M0 <sup>(2)</sup>    | P4M1<br>xx00 0000   | 0BFH |
| 0B0H | P3<br>1111 1111    |                    |                     |                     | IE2<br>xxxx x000    | IP2<br>xxxx x000   | IP2H<br>xxxx x000      | IPH<br>0000 0000    | 0B7H |
| 0A8H | IE<br>0000 0000    | SADDR<br>0000 0000 |                     |                     |                     |                    |                        | AREF<br>0000 0000   | 0AFH |
| 0A0H | P2<br>1111 1111    |                    | DPCF<br>0000 00x0   |                     |                     |                    | WDTRST<br>(write-only) | WDTCON<br>0000 x000 | 0A7H |
| 98H  | SCON<br>0000 0000  | SBUF<br>xxxx xxxx  | GPMOD<br>0000 0000  | GPLS<br>0000 0000   | GPIEN<br>0000 0000  | GPIF<br>0000 0000  |                        | ACSRB<br>1100 0000  | 9FH  |
| 90H  | P1<br>1111 1111    | TCONB<br>0010 0100 | RL0<br>0000 0000    | RL1<br>0000 0000    | RH0<br>0000 0000    | RH1<br>0000 0000   | MEMCON<br>0000 00xx    | ACSRA<br>0000 0000  | 97H  |
| 88H  | TCON<br>0000 0000  | TMOD<br>0000 0000  | TL0<br>0000 0000    | TL1<br>0000 0000    | TH0<br>0000 0000    | TH1<br>0000 0000   |                        | CLKREG<br>0000 x000 | 8FH  |
| 80H  |                    | SP<br>0000 0111    | DP0L<br>0000 0000   | DP0H<br>0000 0000   | DP1L<br>0000 0000   | DP1H<br>0000 0000  | PAGE<br>xxxx xxx0      | PCON<br>0000 0000   | 87H  |
|      | 0                  | 1                  | 2                   | 3                   | 4                   | 5                  | 6                      | 7                   | 1    |

Table 4-1. AT89LP428/828 SFR Map and Reset Values

Notes: 1. All SFRs in the left-most column are bit-addressable.

2. Reset value is 1111 1111B when Tristate-port Fuse is enabled and 0000 0000B when disabled.



## 5. Enhanced CPU

The AT89LP428/828 uses an enhanced 8051 CPU that runs at 6 to 12 times the speed of standard 8051 devices (or 3 to 6 times the speed of X2 8051 devices). The increase in performance is due to two factors. First, the CPU fetches one instruction byte from the code memory every clock cycle. Second, the CPU uses a simple two-stage pipeline to fetch and execute instructions in parallel. This basic pipelining concept allows the CPU to obtain up to 1 MIPS per MHz. A simple example is shown in Figure 5-1.



#### Figure 5-1. Parallel Instruction Fetches and Executions

The MCS-51 instruction set allows for instructions of variable length from 1 to 3 bytes. In a single-clock-per-byte-fetch system this means each instruction takes at least as many clocks as it has bytes to execute. The majority of instructions in the AT89LP428/828 follow this rule: the instruction execution time in clock cycles equals the number of bytes per instruction with a few exceptions. Branches and Calls require an additional cycle to compute the target address and some other complex instructions require multiple cycles. See "Instruction Set Summary" on page 107 for more detailed information on individual instructions. Figures 5-2 and 5-3 show examples of 1- and 2-byte instructions.

### Figure 5-2. Single-cycle ALU Operation (Example: INC R0)





### Table 9-6.IP2 – Interrupt Priority 2 Register

| IP = B5  | IP = B5H Reset Value = 0xxx x000B |   |   |   |   |     |     |     |  |  |  |  |
|----------|-----------------------------------|---|---|---|---|-----|-----|-----|--|--|--|--|
| No Bit A | No Bit Addressable                |   |   |   |   |     |     |     |  |  |  |  |
|          | IP2D                              | _ | _ | _ | - | PSP | PCC | PGP |  |  |  |  |
| Bit      | 7                                 | 6 | 5 | 4 | 3 | 2   | 1   | 0   |  |  |  |  |

| Symbol | Function                                                                                                                                                                |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IP2D   | Interrupt Priority 2 Disable. Set IP2D to 1 to disable all interrupts with priority level two. Clear to 0 to enable all interrupts with priority level two when EA = 1. |
| PSP    | Serial Peripheral Interface Interrupt Priority Low                                                                                                                      |
| PCC    | Compare/Capture Array Interrupt Priority Low                                                                                                                            |
| PGP    | General-purpose Interrupt 0 Priority Low                                                                                                                                |

# Table 9-7. IP2H – Interrupt Priority 2 High Register

| IP2H =  | B6H         |          |   |   |   |      | Reset Value = | = 0xxx x000B |  |  |  |
|---------|-------------|----------|---|---|---|------|---------------|--------------|--|--|--|
| Not Bit | Addressable | ressable |   |   |   |      |               |              |  |  |  |
|         | IP3D        | _        | _ | _ | _ | PSPH | PCCH          | PGPH         |  |  |  |
| Bit     | 7           | 6        | 5 | 4 | 3 | 2    | 1             | 0            |  |  |  |
|         |             |          |   |   |   |      |               |              |  |  |  |

| Symbol | Function                                                                                                                                                                       |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IP3D   | Interrupt Priority 3 Disable. Set IP3D to 1 to disable all interrupts with priority level three. Clear to 0 to enable all interrupts with priority level three when $EA = 1$ . |
| PSPH   | Serial Peripheral Interface Interrupt Priority High                                                                                                                            |
| PCCH   | Compare/Capture Array Interrupt Priority High                                                                                                                                  |
| PGPH   | General-purpose Interrupt 0 Priority High                                                                                                                                      |

#### 10.1.2 Input-only Mode

The input only port configuration is shown in Figure 10-2. The output drivers are tristated. The input includes a Schmitt-triggered input for improved input noise rejection. The input circuitry of P3.2, P3.3, P3.6, P4.0 and P4.1 is not disabled during Power-down (see Figure 10-3) and therefore these pins should not be left floating during Power-down when configured in this mode.

Figure 10-2. Input Only



Figure 10-3. Input Circuit for P3.2, P3.3 and P3.6



#### 10.1.3 Open-drain Output

The open-drain output configuration turns off all pull-ups and only drives the pull-down transistor of the port pin when the port latch contains a logic "0". To be used as a logic output, a port configured in this manner must have an external pull-up, typically a resistor tied to  $V_{CC}$ . The pull-down for this mode is the same as for the quasi-bidirectional mode. The open-drain port configuration is shown in Figure 10-4. The input circuitry of P3.2, P3.3 and P3.6 is not disabled during Power-down (see Figure 10-3) and therefore these pins should not be left floating during Power-down when configured in this mode.

Figure 10-4. Open-drain Output





## AT89LP428/828

## 11. Enhanced Timer 0 and Timer 1 with PWM

The AT89LP428/828 has two 16-bit Timer/Counters, Timer 0 and Timer 1, with the following features:

- Two 16-bit timer/counters with 16-bit reload registers
- Two independent 8-bit precision PWM outputs with 8-bit prescalers
- UART or SPI baud rate generation using Timer 1
- · Output pin toggle on timer overflow
- Split timer mode allows for three separate timers (two 8-bit, one 16-bit)
- · Gated modes allow timers to run/halt based on an external input

Timer 0 and Timer 1 have similar modes of operation. As timers, they increase every clock cycle by default. Thus, the registers count clock cycles. Since a clock cycle consists of one oscillator period, the count rate is equal to the oscillator frequency. The timer rate can be prescaled by a value between 1 and 16 using the Timer Prescaler (see Table 6-2 on page 23). Both Timers share the same prescaler.

As counters, the timer registers are incremented in response to a 1-to-0 transition at the corresponding input pins, T0 or T1. The external input is sampled every clock cycle. When the samples show a high in one cycle and a low in the next cycle, the count is incremented. The new count value appears in the register during the cycle following the one in which the transition was detected. Since 2 clock cycles are required to recognize a 1-to-0 transition, the maximum count rate is 1/2 of the oscillator frequency. There are no restrictions on the duty cycle of the input signal, but it should be held for at least one full clock cycle to ensure that a given level is sampled at least once before it changes.

Furthermore, the Timer or Counter functions for Timer 0 and Timer 1 have four operating modes: variable width timer, 16-bit auto-reload timer, 8-bit auto-reload timer, and split timer. The control bits C/T in the Special Function Register TMOD select the Timer or Counter function. The bit pairs (M1, M0) in TMOD select the operating modes.

| Name  | Address | Purpose                  | Bit-Addressable |
|-------|---------|--------------------------|-----------------|
| TCON  | 88H     | Control                  | Y               |
| TMOD  | 89H     | Mode                     | Ν               |
| TL0   | 8AH     | Timer 0 low-byte         | Ν               |
| TL1   | 8BH     | Timer 1 low-byte         | Ν               |
| TH0   | 8CH     | Timer 0 high-byte        | Ν               |
| TH1   | 8DH     | Timer 1 high-byte        | Ν               |
| TCONB | 91H     | Mode                     | Ν               |
| RL0   | 92H     | Timer 0 reload low-byte  | Ν               |
| RL1   | 93H     | Timer 1 reload low-byte  | Ν               |
| RH0   | 94H     | Timer 0 reload high-byte | Ν               |
| RH1   | 95H     | Timer 1 reload high-byte | Ν               |

 Table 11-1.
 Timer 0/1 Register Summary





## 11.1 Mode 0 – Variable Width Timer/Counter

Both Timers in Mode 0 are 8-bit Counters with a variable prescaler. The prescaler may vary from 1 to 8 bits depending on the PSC bits in TCONB, giving the timer a range of 9 to 16 bits. By default the timer is configured as a 13-bit timer compatible to Mode 0 in the standard 8051. Figure 11-1 shows the Mode 0 operation as it applies to Timer 1 in 13-bit mode. As the count rolls over from all "1"s to all "0"s, it sets the Timer interrupt flag TF1. The counter input is enabled to the Timer when TR1 = 1 and either GATE = 0 or INT1 = 1. Setting GATE = 1 allows the Timer to be controlled by external input INT1, to facilitate pulse width measurements. TR1 is a control bit in the Special Function Register TCON. GATE is in TMOD. The 13-bit register consists of all 8 bits of TH1 and the lower 5 bits of TL1. The upper 3 bits of TL1 are indeterminate and should be ignored. Setting the run flag (TR1) does not clear the registers.

Mode 0: Time-out Period = 
$$\frac{256 \times 2^{PSC0 + 1}}{Oscillator Frequency} \times (TPS + 1)$$

Note: RH1/RL1 are not required by Timer 1 during Mode 0 and may be used as temporary storage registers.





Mode 0 operation is the same for Timer 0 as for Timer 1, except that TR0, TF0 and INT0 replace the corresponding Timer 1 signals in Figure 11-1. There are two different GATE bits, one for Timer 1 (TMOD.7) and one for Timer 0 (TMOD.3).

## 11.2 Mode 1 – 16-bit Auto-Reload Timer/Counter

In Mode 1 the Timers are configured for 16-bit auto-reload. The Timer register is run with all 16 bits. The 16-bit reload value is stored in the high and low reload registers (RH1/RL1). The clock is applied to the combined high and low timer registers (TH1/TL1). As clock pulses are received, the timer counts up: 0000H, 0001H, 0002H, etc. An overflow occurs on the FFFFH-to-0000H transition, upon which the timer register is reloaded with the value from RH1/RL1 and the overflow flag bit in TCON is set. See Figure 11-2. The reload registers default to 0000H, which gives the full 16-bit timer period compatible with the standard 8051. Mode 1 operation is the same for Timer/Counter 0.

Mode 1: Time-out Period =  $\frac{(65536 - \{RH0, RL0\})}{Oscillator Frequency} \times (TPS + 1)$ 



**Figure 12-3.** Timer 2 Waveform: Auto-reload Mode (DCEN = 0)

#### 12.3.2 Up or Down Counter

Setting DCEN = 1 enables Timer 2 to count up or down, as shown in Figure 12-4. In this mode, the T2EX pin controls the direction of the count (if EXEN2 = 1). A logic 1 at T2EX makes Timer 2 count up. When T2CM<sub>1-0</sub> = 00B, the timer will overflow at MAX and set the TF2 bit. This overflow also causes BOTTOM, the 16-bit value in RCAP2H and RCAP2L, to be reloaded into the timer registers, TH2 and TL2, respectively. A logic 0 at T2EX makes Timer 2 count down. The timer underflows when TH2 and TL2 equal BOTTOM, the 16-bit value stored in RCAP2H and RCAP2L. The underflow sets the TF2 bit and causes MAX to be reloaded into the timer registers. The EXF2 bit toggles whenever Timer 2 overflows or underflows and can be used as a 17th bit of resolution. In this operating mode, EXF2 does not flag an interrupt.

When T2EX = 1 and T2CM<sub>1-0</sub> = 01B, the timer will overflow at TOP and set the TF2 bit. This overflow also causes MIN to be reloaded into the timer registers. A logic 0 at T2EX makes Timer 2 count down. The timer underflows when TH2 and TL2 equal MIN. The underflow sets the TF2 bit and causes TOP to be reloaded into the timer registers. The behavior of Count Mode 0 versus Count Mode 0 when DCEN is enabled is shown in Figure 12-5. EXF2 is not toggle in this mode.







## AT89LP428/828

### Table 13-1. T2CCA – Timer/Counter 2 Compare/Capture Address

| T2CC   | A Address = 0I      | D1H |   |   |   |   | Reset Value | = xxxx xx00B |  |  |
|--------|---------------------|-----|---|---|---|---|-------------|--------------|--|--|
| Not Bi | Not Bit Addressable |     |   |   |   |   |             |              |  |  |
|        | _                   | -   | _ | _ | _ | _ | T2CCA.1     | T2CCA.0      |  |  |
| Bit    | 7                   | 6   | 5 | 4 | 3 | 2 | 1           | 0            |  |  |
|        |                     |     |   |   |   |   |             |              |  |  |

| Symbol | Function                    |                                                                                                                                                                      |                                                                  |  |  |  |  |  |  |  |
|--------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|--|--|--|--|--|--|--|
|        | Compare/Ca<br>registers. Or | Compare/Capture Address. Selects which CCA channel is currently accessible through the T2CCH, T2CCL and T2CCC registers. Only one channel may be accessed at a time. |                                                                  |  |  |  |  |  |  |  |
|        | T2CCA1                      | T2CCA0                                                                                                                                                               | Channel                                                          |  |  |  |  |  |  |  |
| T2CCA  | 0                           | 0                                                                                                                                                                    | A – T2CCH, T2CCL and T2CCC access data and control for Channel A |  |  |  |  |  |  |  |
| [1-0]  | 0                           | 1                                                                                                                                                                    | B – T2CCH, T2CCL and T2CCC access data and control for Channel B |  |  |  |  |  |  |  |
|        | 1                           | 0                                                                                                                                                                    | C – T2CCH, T2CCL and T2CCC access data and control for Channel C |  |  |  |  |  |  |  |
|        | 1                           | 1                                                                                                                                                                    | D – T2CCH, T2CCL and T2CCC access data and control for Channel D |  |  |  |  |  |  |  |

#### Table 13-2. T2CCH – Timer/Counter 2 Compare/Capture Data High

| T2CC                | T2CCH Address = 0D2H Reset Value = 0000 0000B                                                                                 |                                                                |                                                         |                                                      |                                                         |                                                        |                                                    |                                                   |             |  |  |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|---------------------------------------------------------|------------------------------------------------------|---------------------------------------------------------|--------------------------------------------------------|----------------------------------------------------|---------------------------------------------------|-------------|--|--|
| Not Bit Addressable |                                                                                                                               |                                                                |                                                         |                                                      |                                                         |                                                        |                                                    |                                                   |             |  |  |
|                     | T2CCD.15         T2CCD.14         T2CCD.13         T2CCD.12         T2CCD.11         T2CCD.10         T2CCD.9         T2CCD.8 |                                                                |                                                         |                                                      |                                                         |                                                        |                                                    |                                                   |             |  |  |
| Bit                 | 7                                                                                                                             | 7 6 5 4 3 2 1 0                                                |                                                         |                                                      |                                                         |                                                        |                                                    |                                                   |             |  |  |
| Symb                | Symbol Function                                                                                                               |                                                                |                                                         |                                                      |                                                         |                                                        |                                                    |                                                   |             |  |  |
| T2CC<br>[15 - 8     | Comp<br>D select<br>3] T2CC<br>to T20                                                                                         | are/Capture Dat<br>ed by T2CCA. T<br>L is written. Whe<br>CCL. | a (High Byte). F<br>he high byte of<br>m writing multip | Reads from T20<br>the selected C0<br>le channels wit | CCH will return t<br>CA channel will<br>h the same high | the high byte fro<br>be updated wit<br>h byte, T2CCH i | om the CCA ch<br>h the contents<br>need not be upo | annel currently<br>of T2CCH wher<br>dated between | า<br>writes |  |  |

Note: All writes/reads to/from T2CCH will access channel *X* as currently selected by T2CCA. The data registers for the remaining unselected channels are not accessible.

| Table 13-3. | T2CCL – Timer/Counter 2 Compare/Capture Data Lo | )w |
|-------------|-------------------------------------------------|----|
|-------------|-------------------------------------------------|----|

| T2CC                                                                                                                    | T2CCC Address = 0D3HReset Value = 0000 0000B |                                    |                                    |                                  |                                    |                                      |                                |                                   |        |  |  |
|-------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|------------------------------------|------------------------------------|----------------------------------|------------------------------------|--------------------------------------|--------------------------------|-----------------------------------|--------|--|--|
| Not Bit Addressable                                                                                                     |                                              |                                    |                                    |                                  |                                    |                                      |                                |                                   |        |  |  |
| T2CCD.7         T2CCD.6         T2CCD.5         T2CCD.4         T2CCD.3         T2CCD.2         T2CCD.1         T2CCD.0 |                                              |                                    |                                    |                                  |                                    |                                      |                                |                                   |        |  |  |
| Bit                                                                                                                     | 7                                            | 6                                  | 5                                  | 4                                | 3                                  | 2                                    | 1                              | 0                                 |        |  |  |
| Symbol Function                                                                                                         |                                              |                                    |                                    |                                  |                                    |                                      |                                |                                   |        |  |  |
| T2CC<br>[7 - 0]                                                                                                         | D Compa<br>by T2C                            | re/Capture Data<br>CA. Writes to T | a (Low Byte). Re<br>2CCL will upda | eads from T2C<br>te the selected | CL will return th<br>CCA channel v | e low byte from<br>vith the 16-bit c | the CCA chan<br>ontents of T2C | nel currently sel<br>CH and T2CCL | lected |  |  |

Note: All writes/reads to/from T2CCL will access channel *X* as currently selected by T2CCA.The data registers for the remaining unselected channels are not accessible.



## AT89LP428/828

## Figure 15-1. GPI Block Diagram



| Table 15-1. | GPMOD – General-purpose | Interrupt Mode Register |
|-------------|-------------------------|-------------------------|
|             |                         |                         |

| GPMO    | MOD = 9AH Reset Value = 0000 0000B |               |                  |            |        |        |        |        |
|---------|------------------------------------|---------------|------------------|------------|--------|--------|--------|--------|
| Not Bit | Not Bit Addressable                |               |                  |            |        |        |        |        |
|         | GPMOD7                             | GPMOD6        | GPMOD5           | GPMOD4     | GPMOD3 | GPMOD2 | GPMOD1 | GPMOD0 |
| Bit     | 7                                  | 6             | 5                | 4          | 3      | 2      | 1      | 0      |
|         |                                    |               |                  |            |        |        |        |        |
|         | GPMOD.x                            | 0 = level-sen | sitive interrupt | for P1.x   |        |        |        |        |
|         |                                    | 1 = edge-trig | gered interrupt  | t for P1.x |        |        |        |        |
|         |                                    |               |                  |            |        |        |        |        |



In a more complex system, the following could be used to select slaves 1 and 2 while excluding slave 0:

| Slave 0 | SADDR = 1100 0000<br>SADEN = <u>1111 1001</u><br>Given = 1100 0XX0 |
|---------|--------------------------------------------------------------------|
| Slave 1 | SADDR = 1110 0000<br>SADEN = <u>1111 1010</u><br>Given = 1110 0X0X |
| Slave 2 | SADDR = 1110 0000<br>SADEN = <u>1111 1100</u><br>Given = 1110 00XX |

In the above example, the differentiation among the 3 slaves is in the lower 3 address bits. Slave 0 requires that bit 0 = 0 and it can be uniquely addressed by 1110 0110. Slave 1 requires that bit 1 = 0 and it can be uniquely addressed by 1110 and 0101. Slave 2 requires that bit 2 = 0 and its unique address is 1110 0011. To select Slaves 0 and 1 and exclude Slave 2, use address 1110 0100, since it is necessary to make bit 2 = 1 to exclude slave 2.

The Broadcast Address for each slave is created by taking the logic OR of SADDR and SADEN. Zeros in this result are treated as don't cares. In most cases, interpreting the don't cares as ones, the broadcast address will be FF hexadecimal.

Upon reset SADDR (SFR address 0A9H) and SADEN (SFR address 0B9H) are loaded with "0"s. This produces a given address of all "don't cares" as well as a Broadcast address of all "don't cares". This effectively disables the Automatic Addressing mode and allows the microcontroller to use standard 80C51-type UART drivers which do not make use of this feature.

## 17. Enhanced Serial Peripheral Interface

The Serial Peripheral Interface (SPI) allows high-speed synchronous data transfer between the AT89LP428/828 and peripheral devices or between multiple AT89LP428/828 devices, including multiple masters and slaves on a single bus. The SPI includes the following features:

- Full-duplex, 3-wire or 4-wire Synchronous Data Transfer
- Master or Slave Operation
- Maximum Bit Frequency = f<sub>OSC</sub>/4
- LSB First or MSB First Data Transfer
- Four Programmable Bit Rates or Timer 1-based Baud Generation (Master Mode)
- End of Transmission Interrupt Flag
- Write Collision Flag Protection
- Double-buffered Receive and Transmit
- Transmit Buffer Empty Interrupt Flag
- Mode Fault (Master Collision) Detection and Interrupt
- Wake up from Idle Mode

A block diagram of the SPI is shown in Figure 17-1.





| Table 18-3. | ABEE – Analog Comparator Reference Control Register |
|-------------|-----------------------------------------------------|
|             |                                                     |

| AREF =  | = AFH                                                     |            |                                  |                      |      |      | Reset Value = | : 0000 0000B |  |
|---------|-----------------------------------------------------------|------------|----------------------------------|----------------------|------|------|---------------|--------------|--|
| Not Bit | Addressable                                               | )          |                                  |                      |      |      |               |              |  |
|         | CBC1                                                      | CB         | C0 RFB1                          | RFB0                 | CAC1 | CAC0 | RFA1          | RFA0         |  |
| Bit     | 7                                                         | 6          | 6 5                              | 4                    | 3    | 2    | 1             | 0            |  |
| Symbol  | Function                                                  |            |                                  |                      |      |      |               |              |  |
| CSC     | Comparator B Clock Select                                 |            |                                  |                      |      |      |               |              |  |
| [1 - 0] | CBC1                                                      | CBC0       | Clock Source                     |                      |      |      |               |              |  |
|         | 0                                                         | 0          | System Clock                     |                      |      |      |               |              |  |
|         | 0                                                         | 0          | Timer 0 Overflow                 |                      |      |      |               |              |  |
|         | 0                                                         | 1          | Timer 1 Overflow                 |                      |      |      |               |              |  |
|         | 0                                                         | 1          | Timer 2 Overflow                 |                      |      |      |               |              |  |
| RFB     | Comparator B Negative Input Channel Select <sup>(1)</sup> |            |                                  |                      |      |      |               |              |  |
| [1 - 0] | CRF1                                                      | RFB0       | B-channel                        |                      |      |      |               |              |  |
|         | 0                                                         | 0          | AIN2 (P2.6)                      |                      |      |      |               |              |  |
|         | 0                                                         | 0          | Internal $V_{AREF-\Delta}$ (~1   | I.2V)                |      |      |               |              |  |
|         | 0                                                         | 1          | Internal V <sub>AREF</sub> (~1.  | 3V)                  |      |      |               |              |  |
|         | 0                                                         | 1          | Internal $V_{AREF+\Delta}$ (~    | 1.4V)                |      |      |               |              |  |
| CAC     | Comparato                                                 | or A Clock | Select                           |                      |      |      |               |              |  |
| [1 - 0] | CAC1                                                      | CAC0       | Clock Source                     |                      |      |      |               |              |  |
|         | 0                                                         | 0          | System Clock                     |                      |      |      |               |              |  |
|         | 0                                                         | 0          | Timer 0 Overflow                 |                      |      |      |               |              |  |
|         | 0                                                         | 1          | Timer 1 Overflow                 |                      |      |      |               |              |  |
|         | 0                                                         | 1          | Timer 2 Overflow                 |                      |      |      |               |              |  |
| RFB     | Comparato                                                 | or A Negat | tive Input Channel Se            | elect <sup>(2)</sup> |      |      |               |              |  |
| [1-0]   | RFA1                                                      | RFA0       | A-channel                        |                      |      |      |               |              |  |
|         | 0                                                         | 0          | AIN1 (P2.5)                      |                      |      |      |               |              |  |
|         | 0                                                         | 0          | Internal $V_{AREF-\Delta}$ (~1   | I.2V)                |      |      |               |              |  |
|         | 0                                                         | 1          | Internal V <sub>AREF</sub> (~1.3 | 3V)                  |      |      |               |              |  |
|         | 0                                                         | 1          | Internal $V_{AREF+\Delta}$ (~    | 1.4V)                |      |      |               |              |  |

Notes: 1. CONB (ACSRB.5) must be cleared to 0 before changing RFB [1 - 0].

2. CONA (ACSRA.5) must be cleared to 0 before changing RFA [1 - 0].

## 20. Instruction Set Summary

The AT89LP428/828 is fully binary compatible with the MCS-51 instruction set. The difference between the AT89LP428/828 and the standard 8051 is the number of cycles required to execute an instruction. Instructions in the AT89LP428/828 may take 1, 2, 3, 4 or 5 clock cycles to complete. The execution times of most instructions may be computed using Table 20-1 on page 107.

**Table 20-1.** Instruction Execution Times and Exceptions

| Generic Instruction Types                     | Cycle Count Formula |      |          |                   |
|-----------------------------------------------|---------------------|------|----------|-------------------|
| Most arithmetic, logical, bit and transfer in | # bytes             |      |          |                   |
| Branches and Calls                            | # bytes + 1         |      |          |                   |
| Single Byte Indirect (i.e. ADD A, @Ri, etc    | 2                   |      |          |                   |
| RET, RETI                                     |                     |      |          | 4                 |
| MOVC                                          |                     |      |          | 3                 |
| MOVX                                          |                     |      | 2        | /4 <sup>(2)</sup> |
| MUL                                           |                     |      |          | 2                 |
| DIV                                           |                     |      |          | 4                 |
| INC DPTR                                      |                     |      |          | 2                 |
|                                               |                     | Cloc | k Cycles |                   |
| Arithmetic                                    | Bytes               | 8051 | AT89LP   | Hex Code          |
| ADD A, Rn                                     | 1                   | 12   | 1        | 28 - 2F           |
| ADD A, direct                                 | 2                   | 12   | 2        | 25                |
| ADD A, @Ri                                    | 1                   | 12   | 2        | 26 - 27           |
| ADD A, #data                                  | 2                   | 12   | 2        | 24                |
| ADDC A, Rn                                    | 1                   | 12   | 1        | 38 - 3F           |
| ADDC A, direct                                | 2                   | 12   | 2        | 35                |
| ADDC A, @Ri                                   | 1                   | 12   | 2        | 36 - 37           |
| ADDC A, #data                                 | 2                   | 12   | 2        | 34                |
| SUBB A, Rn                                    | 1                   | 12   | 1        | 98 - 9F           |
| SUBB A, direct                                | 2                   | 12   | 2        | 95                |
| SUBB A, @Ri                                   | 1                   | 12   | 2        | 96 - 97           |
| SUBB A, #data                                 | 2                   | 12   | 2        | 94                |
| INC Rn                                        | 1                   | 12   | 1        | 08 - 0F           |
| INC direct                                    | 2                   | 12   | 2        | 05                |
| INC @Ri                                       | 1                   | 12   | 2        | 06 - 07           |
| INC A                                         | 2                   | 12   | 2        | 04                |
| DEC Rn                                        | 1                   | 12   | 1        | 18 - 1F           |
| DEC direct                                    | 2                   | 12   | 2        | 15                |
| DEC @Ri                                       | 1                   | 12   | 2        | 16 - 17           |
| DEC A                                         | 2                   | 12   | 2        | 14                |
| INC DPTR                                      | 1                   | 24   | 2        | A3                |
| INC /DPTR <sup>(1)</sup>                      | 2                   | _    | 3        | A5 A3             |



## 22. On-chip Debug System

The AT89LP428/828 On-chip Debug (OCD) System uses a 2-wire serial interface to control program flow; read, modify, and write the system state; and program the nonvolatile memory. The OCD System has the following features:

- Complete program flow control
- Read-modify-write access to all internal SFRs and data memories
- Four hardware program address breakpoints
- Unlimited program software breakpoints using BREAK instruction
- · Break on change in program memory flow
- · Break on stack overflow/underflow
- Break on Watchdog overflow
- Break on reset
- Non-intrusive operation
- Programming of nonvolatile memory

### 22.1 Physical Interface

The On-chip Debug System uses a 2-wire synchronous serial interface to establish communication between the target device and the controlling emulator system. The OCD interface is controlled by two User Fuses. OCD is enabled by clearing the OCD Enable Fuse. The OCD device connections are shown in Figure 22-1. When OCD is enabled, the RST port pin is configured as an input for the Debug Clock (DCL). Either the XTAL1, XTAL2 or P3.7 pin is configured as a bi-directional data line for the Debug Data (DDA) depending on the clock source selected. If the Internal RC Oscillator is selected, XTAL1 is configured as DDA (A). If the External Clock is selected, XTAL2 is configured as DDA (B). If the Crystal Oscillator is selected, P3.7 is configured as DDA (C). When OCD is enabled, the type of interface used depends on the OCD Interface Select User Fuse. This fuse selects between a normal Two-wire Interface (TWI) and a fast Two-wire Interface (FTWI). It is the duty of the user to program this fuse to the correct setting for their debug system at the same time they enable OCD (see "User Configuration Fuses" on page 121).

When designing a system where On-chip Debug will be used, the following observations must be considered for correct operation:

- P3.6/RST cannot be connected directly to V<sub>CC</sub> and any external capacitors connected to RST must be removed.
- All external reset sources must be removed.
- If P3.7 needs to be debugged in-system using the crystal oscillator, the external clock option should be selected. The quartz crystal and any capacitors on XTAL1 or XTAL2 must be removed and an external clock signal must be driven on XTAL1. Some emulator systems may provide a user-configurable clock for this purpose.



## 23. Programming the Flash Memory

The Atmel AT89LP428/828 microcontroller features 4K/8K bytes of on-chip In-System Programmable Flash program memory and 512/1024 bytes of nonvolatile Flash data memory. In-System Programming allows programming and reprogramming of the microcontroller positioned inside the end system. Using a simple 4-wire SPI interface, the programmer communicates serially with the AT89LP428/828 microcontroller, reprogramming all nonvolatile memories on the chip. In-System Programming eliminates the need for physical removal of the chips from the system. This will save time and money, both during development in the lab, and when updating the software or parameters in the field. The programming interface of the AT89LP428/828 includes the following features:

- 4-wire SPI Programming Interface
- Active-low Reset Entry into Programming
- Slave Select Allows Multiple Devices on Same Interface
- User Signature Array
- Flexible Page Programming
- Row Erase Capability
- Page Write with Auto-Erase Commands
- Programming Status Register

For more detailed information on In-System Programming, refer to the Application Note entitled "AT89LP In-System Programming Specification".

### 23.1 Physical Interface

Flash Programming utilizes the Serial Peripheral Interface (SPI) pins of an AT89LP428/828 microcontroller. The SPI is a full-duplex synchronous serial interface consisting of four wires: Serial Clock (SCK), Master-in/Slave-out (MISO), Master-out/Slave-in (MOSI), and an active-low Slave Select ( $\overline{SS}$ ). When programming an AT89LP428/828 device, the programmer always operates as the SPI master, and the target system always operates as the SPI slave. To enter or remain in Programming mode the device's reset line ( $\overline{RST}$ ) must be held active (low). With the addition of VCC and GND, an AT89LP428/828 microcontroller can be programmed with a minimum of seven connections as shown in Figure 23-1.







## 24. Electrical Characteristics

## 24.1 Absolute Maximum Ratings\*

| Operating Temperature40°C to +85°C                     |
|--------------------------------------------------------|
| Storage Temperature65°C to +150°C                      |
| Voltage on Any Pin with Respect to Ground0.7V to +5.5V |
| Maximum Operating Voltage 5.5V                         |
| DC Output Current 15.0 mA                              |

\*NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## 24.2 DC Characteristics

 $T_A = -40^{\circ}C$  to 85°C,  $V_{CC} = 2.4V$  to 5.5V (unless otherwise noted)

| Symbol           | Parameter                                         | Condition                                        | Min                  | Мах                   | Units |
|------------------|---------------------------------------------------|--------------------------------------------------|----------------------|-----------------------|-------|
| V <sub>IL</sub>  | Input Low-voltage                                 |                                                  | -0.5                 | 0.3 V <sub>CC</sub>   | V     |
| V <sub>IH</sub>  | Input High-voltage                                |                                                  | 0.7 V <sub>CC</sub>  | V <sub>CC</sub> + 0.5 | V     |
| M                | Output Low voltage (1)                            | $I_{OL} = 8 \text{ mA}, V_{CC} = 5V \pm 10\%$    |                      | 0.4                   | V     |
| V <sub>OL</sub>  | Output Low-voltage                                | I <sub>OL</sub> = 4 mA                           |                      | 0.4                   |       |
|                  |                                                   | $I_{OH}$ = -100 µA, $V_{CC}$ = 5V ±10%           | 2.4                  |                       | V     |
| V <sub>OH</sub>  | Output High-voltage<br>With Weak Pull-ups Enabled | I <sub>OH</sub> = -25 μA                         | 0.75 V <sub>CC</sub> |                       | V     |
|                  |                                                   | I <sub>OH</sub> = -10 μA                         | 0.9 V <sub>CC</sub>  |                       | V     |
|                  |                                                   | $I_{OH} = -20 \text{ mA}, V_{CC} = 5V \pm 10\%$  | 0.75 V <sub>CC</sub> |                       |       |
| V <sub>OH1</sub> | Output High-voltage                               | $I_{OH}$ = -8 mA, $V_{CC}$ = 5V $\pm 10\%$       | 0.9 V <sub>CC</sub>  |                       |       |
|                  | With Strong Pull-ups Enabled                      | I <sub>OH</sub> = -6 mA                          | 0.75 V <sub>CC</sub> |                       |       |
|                  |                                                   | I <sub>OH</sub> = -2 mA                          | 0.9 V <sub>CC</sub>  |                       |       |
| I <sub>IL</sub>  | Logic 0 Input Current                             | V <sub>IN</sub> = 0.45V                          |                      | -100                  | μA    |
| I <sub>TL</sub>  | Logic 1 to 0 Transition Current                   | $V_{\rm IN}$ = 2.7V, $V_{\rm CC}$ = 5V $\pm$ 10% |                      | -300                  | μA    |
| ILI              | Input Leakage Current                             | $0 < V_{IN} < V_{CC}$                            |                      | ±10                   | μA    |
| C <sub>IO</sub>  | Pin Capacitance                                   | Test Freq. = 1 MHz, $T_A = 25^{\circ}C$          |                      | 10                    | pF    |
|                  | Dower Supply Current                              | Active Mode, 12 MHz, $V_{CC} = 5V/3V$            |                      | 10/6                  | mA    |
|                  |                                                   | Idle Mode, 12 MHz, $V_{CC} = 5V/3V$              |                      | 5/3                   | mA    |
| CC               | Dower down Mode <sup>(2)</sup>                    | $V_{CC} = 5V$                                    |                      | 5                     | μA    |
|                  |                                                   | $V_{\rm CC} = 3V$                                |                      | 2                     | μA    |

Notes: 1. Under steady state (non-transient) conditions,  $I_{OL}$  must be externally limited as follows: Maximum  $I_{OL}$  per port pin: 10 mA

Maximum total  $I_{OL}$  for all output pins: 15 mA

If  $I_{OL}$  exceeds the test condition,  $V_{OL}$  may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions.

2. Minimum  $V_{CC}$  for Power-down is 2V.





## 24.8 Serial Port Timing: Shift Register Mode

The values in this table are valid for  $V_{CC}$  = 2.4V to 5.5V and Load Capacitance = 80 pF.

|                   |                                          | Variable Oscillator    |     |       |
|-------------------|------------------------------------------|------------------------|-----|-------|
| Symbol            | Parameter                                | Min                    | Max | Units |
| t <sub>XLXL</sub> | Serial Port Clock Cycle Time             | 2t <sub>CLCL</sub> -15 |     | μs    |
| t <sub>QVXH</sub> | Output Data Setup to Clock Rising Edge   | t <sub>CLCL</sub> -15  |     | ns    |
| t <sub>XHQX</sub> | Output Data Hold after Clock Rising Edge | t <sub>CLCL</sub> -15  |     | ns    |
| t <sub>XHDX</sub> | Input Data Hold after Clock Rising Edge  | 0                      |     | ns    |
| t <sub>XHDV</sub> | Input Data Valid to Clock Rising Edge    | 15                     |     | ns    |

### Figure 24-15. Shift Register Mode Timing Waveform



## 24.9 Test Conditions

#### 24.9.1 AC Testing Input/Output Waveform<sup>(1)</sup>



Note: 1. AC Inputs during testing are driven at  $V_{CC}$  - 0.5V for a logic "1" and 0.45V for a logic "0". Timing measurements are made at  $V_{IH}$  min. for a logic "1" and  $V_{IL}$  max. for a logic "0".

#### 24.9.2 Float Waveform<sup>(1)</sup>



Note: 1. For timing purposes, a port pin is no longer floating when a 100 mV change from load voltage occurs. A port pin begins to float when 100 mV change from the loaded V<sub>OH</sub>/V<sub>OL</sub> level occurs.



## 25. Ordering Information

| Speed<br>(MHz) | Power<br>Supply | Ordering Code                                                        | Package                      | Operation Range               |
|----------------|-----------------|----------------------------------------------------------------------|------------------------------|-------------------------------|
| 20             | 2.4V to 5.5V    | AT89LP428-20AU<br>AT89LP428-20PU<br>AT89LP428-20JU<br>AT89LP428-20MU | 32A<br>28P3<br>32J<br>32M1-A | Industrial<br>(-40°C to 85°C) |
|                |                 | AT89LP828-20AU<br>AT89LP828-20PU<br>AT89LP828-20JU<br>AT89LP828-20MU |                              |                               |
| 25             | 4 0V to 5 5V    | AT89LP428-25AU<br>AT89LP428-25PU<br>AT89LP428-25JU<br>AT89LP428-25MU | 32A<br>28P3                  | Industrial                    |
| 25             | 4.00 10 5.50    | AT89LP828-25AU<br>AT89LP828-25PU<br>AT89LP828-25JU<br>AT89LP828-25MU | 32J<br>32M1-A                | (-40°C to 85°C)               |

## 25.1 Green Package (Pb/Halide-free)

| Package Types |                                                                               |  |  |  |
|---------------|-------------------------------------------------------------------------------|--|--|--|
| 32A           | 32-lead, Thin Plastic Quad Flat Package (TQFP)                                |  |  |  |
| 28P3          | 28-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP)                      |  |  |  |
| 32J           | 32-lead, Plastic J-leaded Chip Carrier (PLCC)                                 |  |  |  |
| 32M1-A        | 32-pad, 5 x 5 x1.0 mm Body, Lead Pitch 0.5 mm, Micro Lead Frame Package (MLF) |  |  |  |

## 138 AT89LP428/828



## 26.2 28P3 - PDIP





## 26.4 32M1-A - MLF

