

Welcome to **E-XFL.COM** 

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Active                                                                          |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 46                                                                              |
| Program Memory Size        | 48KB (48K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | -                                                                               |
| RAM Size                   | 3K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 3.6V                                                                     |
| Data Converters            | A/D 28x12b                                                                      |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 64-LQFP                                                                         |
| Supplier Device Package    | 64-LFQFP (10x10)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f10eldafb-v0 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

RL78/G1A 1. OUTLINE

O ROM, RAM capacities

| Flash ROM | Data flash | RAM       |          | RL78     | /G1A     |          |
|-----------|------------|-----------|----------|----------|----------|----------|
|           |            |           | 25 pins  | 32 pins  | 48 pins  | 64 pins  |
| 64 KB     | 4 KB       | 4 KB Note | R5F10E8E | R5F10EBE | R5F10EGE | R5F10ELE |
| 48 KB     | 4 KB       | 3 KB      | R5F10E8D | R5F10EBD | R5F10EGD | R5F10ELD |
| 32 KB     | 4 KB       | 2 KB      | R5F10E8C | R5F10EBC | R5F10EGC | R5F10ELC |
| 16 KB     | 4 KB       | 2 KB      | R5F10E8A | R5F10EBA | R5F10EGA | _        |

Note This is about 3 KB when the self-programming function and data flash function are used. (For details, see

3. ELECTRICAL SPECIFICATIONS (G: INDUSTRIAL APPLICATIONS TA = -40 to +105°C))

RL78/G1A 1. OUTLINE

(2/2)

|                                    |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                      |                                                                                                                                                                                                                                                                                    | (2/2)               |  |  |  |
|------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--|--|--|
| Ite                                | m                    | 25-pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 32-pin                                               | 48-pin                                                                                                                                                                                                                                                                             | 64-pin              |  |  |  |
|                                    |                      | R5F10E8x                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | R5F10EBx                                             | R5F10EGx                                                                                                                                                                                                                                                                           | R5F10ELx            |  |  |  |
| Clock output/buzz                  | er output            | 1 • 2.44 kHz, 4.88 kHz, 9.7 2.5 MHz, 5 MHz, 10 M (Main system clock: fw                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                      | 2 2  • 2.44 kHz, 4.88 kHz, 9.76 kHz, 1.25 MHz, 2.5 MHz, 5 MHz, 10 MHz  (Main system clock: f <sub>MAIN</sub> = 20 MHz operation)  • 256 Hz, 512 Hz, 1.024 kHz, 2.048 kHz, 4.096 kHz, 8.192 kHz, 16.384 kHz, 32.768 kHz  (Subsystem clock: f <sub>SUB</sub> = 32.768 kHz operation) |                     |  |  |  |
| 8/12-bit resolution                | A/D converter        | 13 channels                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 18 channels                                          | 24 channels                                                                                                                                                                                                                                                                        | 28 channels         |  |  |  |
| Serial interface                   |                      | [25-pin products]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1 12 211211111212                                    |                                                                                                                                                                                                                                                                                    |                     |  |  |  |
|                                    |                      | <ul> <li>CSI: 1 channel/simplified I<sup>2</sup>C: 1 channel/UART: 1 channel</li> <li>CSI: 1 channel/simplified I<sup>2</sup>C: 1 channel/UART: 1 channel</li> <li>[32-pin products]</li> <li>CSI: 1 channel/simplified I<sup>2</sup>C: 1 channel/UART: 1 channel</li> <li>CSI: 1 channel/simplified I<sup>2</sup>C: 1 channel/UART: 1 channel</li> <li>CSI: 1 channel/simplified I<sup>2</sup>C: 1 channel/UART (UART supporting LIN-bus): 1 channel</li> <li>[48-pin products]</li> <li>CSI: 2 channels/simplified I<sup>2</sup>C: 2 channels/UART: 1 channel</li> <li>CSI: 1 channel/simplified I<sup>2</sup>C: 1 channel/UART: 1 channel</li> <li>CSI: 2 channels/simplified I<sup>2</sup>C: 2 channels/UART (UART supporting LIN-bus): 1 channel</li> <li>[64-pin products]</li> <li>CSI: 2 channels/simplified I<sup>2</sup>C: 2 channels/UART: 1 channel</li> <li>CSI: 2 channels/simplified I<sup>2</sup>C: 2 channels/UART: 1 channel</li> <li>CSI: 2 channels/simplified I<sup>2</sup>C: 2 channels/UART: 1 channel</li> </ul> |                                                      |                                                                                                                                                                                                                                                                                    |                     |  |  |  |
|                                    | I <sup>2</sup> C bus | 1 channel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | olified I <sup>2</sup> C: 2 channels/UA<br>1 channel | 1 channel                                                                                                                                                                                                                                                                          | 1 channel           |  |  |  |
| Multiplier and divider/multiply-ac | cumulator            | <ul> <li>16 bits × 16 bits = 32 bits (Unsigned or signed)</li> <li>32 bits ÷ 32 bits = 32 bits (Unsigned)</li> <li>16 bits × 16 bits + 32 bits = 32 bits (Unsigned or signed)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                      |                                                                                                                                                                                                                                                                                    |                     |  |  |  |
| DMA controller                     |                      | 2 channels                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                      |                                                                                                                                                                                                                                                                                    |                     |  |  |  |
| Vectored interrupt                 | Internal             | 24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 27                                                   | 27                                                                                                                                                                                                                                                                                 | 27                  |  |  |  |
| sources                            | External             | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 6                                                    | 10                                                                                                                                                                                                                                                                                 | 13                  |  |  |  |
| Key interrupt                      |                      | 0 ch (4 ch) <sup>Note 1</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1 ch (6 ch) <sup>Note 1</sup>                        | 6 ch                                                                                                                                                                                                                                                                               | 10 ch               |  |  |  |
| Reset                              |                      | <ul> <li>Reset by RESET pin</li> <li>Internal reset by watchdog timer</li> <li>Internal reset by power-on-reset</li> <li>Internal reset by voltage detector</li> <li>Internal reset by illegal instruction execution<sup>Note 2</sup></li> <li>Internal reset by RAM parity error</li> <li>Internal reset by illegal-memory access</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                      |                                                                                                                                                                                                                                                                                    |                     |  |  |  |
| Power-on-reset ci                  | rcuit                | Power-on-reset: 1.51 V (TYP.)     Power-down-reset: 1.50 V (TYP.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                      |                                                                                                                                                                                                                                                                                    |                     |  |  |  |
| Voltage detector                   |                      | <ul> <li>Rising edge: 1.67 V to 3.14 V (12 stages)</li> <li>Falling edge: 1.63 V to 3.06 V (12 stages)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                      |                                                                                                                                                                                                                                                                                    |                     |  |  |  |
| On-chip debug fur                  | nction               | Provided                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                      |                                                                                                                                                                                                                                                                                    |                     |  |  |  |
| Power supply volta                 | age                  | V <sub>DD</sub> = 1.6 to 3.6 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                      |                                                                                                                                                                                                                                                                                    |                     |  |  |  |
| Operating ambien                   | t temperature        | $T_A = -40 \text{ to } +85^{\circ}\text{C } (A: C)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | onsumer application), Ta                             | = -40 to +105°C (G: Indu                                                                                                                                                                                                                                                           | strial application) |  |  |  |
|                                    |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                      |                                                                                                                                                                                                                                                                                    |                     |  |  |  |

Notes 1. Can be used by the Peripheral I/O redirection register (PIOR).

2. The illegal instruction is generated when instruction code FFH is executed.
Reset by the illegal instruction execution not issued by emulation with the in-circuit emulator or on-chip debug emulator.

#### 2.2 Oscillator Characteristics

### 2.2.1 X1, XT1 oscillator characteristics

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le V_{DD} \le 3.6 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Parameter                                            | Resonator                           | Conditions                                                    | MIN. | TYP.   | MAX. | Unit |
|------------------------------------------------------|-------------------------------------|---------------------------------------------------------------|------|--------|------|------|
| X1 clock oscillation                                 | Ceramic resonator/crystal resonator | $2.7 \text{ V} \leq \text{V}_{\text{DD}} \leq 3.6 \text{ V}$  | 1.0  |        | 20.0 | MHz  |
| frequency (fx)Note                                   |                                     | $2.4~\textrm{V} \leq \textrm{V}_\textrm{DD} < 2.7~\textrm{V}$ | 1.0  |        | 16.0 | MHz  |
|                                                      |                                     | $1.8 \text{ V} \le \text{V}_{DD} < 2.4 \text{ V}$             | 1.0  |        | 8.0  | MHz  |
|                                                      |                                     | 1.6 V ≤ V <sub>DD</sub> < 1.8 V                               | 1.0  |        | 4.0  | MHz  |
| XT1 clock oscillation frequency (fx) <sup>Note</sup> | Crystal resonator                   |                                                               | 32   | 32.768 | 35   | kHz  |

**Note** Indicates only permissible oscillator frequency ranges. See AC Characteristics for instruction execution time. Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics.

<R> Caution Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used.

#### 2.2.2 On-chip oscillator characteristics

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le V_{DD} \le 3.6 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Oscillators                                                         | Parameters |               | MIN.                            | TYP. | MAX. | Unit |     |
|---------------------------------------------------------------------|------------|---------------|---------------------------------|------|------|------|-----|
| High-speed on-chip oscillator clock frequency <sup>Notes 1, 2</sup> | fін        |               |                                 | 1    |      | 32   | MHz |
| High-speed on-chip oscillator                                       |            | –20 to +85 °C | 1.8 V ≤ V <sub>DD</sub> ≤ 3.6 V | -1.0 |      | +1.0 | %   |
| clock frequency accuracy                                            |            |               | 1.6 V ≤ V <sub>DD</sub> < 1.8 V | -5.0 |      | +5.0 | %   |
|                                                                     |            | –40 to –20 °C | 1.8 V ≤ V <sub>DD</sub> ≤ 3.6 V | -1.5 |      | +1.5 | %   |
|                                                                     |            |               | 1.6 V ≤ V <sub>DD</sub> < 1.8 V | -5.5 |      | +5.5 | %   |
| Low-speed on-chip oscillator clock frequency                        | fıL        |               |                                 |      | 15   |      | kHz |
| Low-speed on-chip oscillator clock frequency accuracy               |            |               |                                 | -15  |      | +15  | %   |

- **Notes 1.** High-speed on-chip oscillator frequency is selected by bits 0 to 3 of option byte (000C2H/010C2H) and bits 0 to 2 of HOCODIV register.
  - **2.** This indicates the oscillator characteristics only. See AC Characteristics for instruction execution time.

0

0

0

0

0.32

 $0.3AV_{\text{DD}}$ 

0.3EVDD0

 $0.2 V_{\text{DD}}$ 

V

V

V

(3/5)

Symbol MIN. TYP. MAX. Unit Items Conditions Input voltage,  $V_{IH1}$ P00 to P06, P10 to P16, P30, P31, Normal input buffer 0.8EVDD0 EV<sub>DD0</sub> ٧ P40 to P43, P50, P51, P70 to P77, high P120, P140, P141  $V_{\text{IH2}}$ P01, P03, P04, P10, P11, TTL input buffer 2.0  $EV_{DD0}$ ٧  $3.3~V \leq EV_{DD0} \leq 3.6~V$ P13 to P16, P43 TTL input buffer  $EV_{DD0}$ 1.5  $1.6 \text{ V} \leq \text{EV}_{\text{DD0}} < 3.3 \text{ V}$  $V_{\text{IH3}}$ P20 to P27, P150 to P154  $0.7AV_{\text{DD}}$  $AV_{\text{DD}}$ V V<sub>IH4</sub> P60 to P63 0.7EVDD0 V 6.0 V<sub>IH5</sub> P121 to P124, P137, EXCLK, EXCLKS, RESET  $0.8V_{\text{DD}}$  $V_{DD}$ ٧ P00 to P06, P10 to P16, P30, P31, Input voltage, low  $V_{IL1}$ Normal input buffer 0 0.2EVDD0 V P40 to P43, P50, P51, P70 to P77, P120, P140, P141  $V_{\text{IL2}}$ P01, P03, P04, P10, P11, TTL input buffer 0 0.5 V

 $3.3 \text{ V} \le \text{EV}_{\text{DD0}} \le 3.6 \text{ V}$ TTL input buffer

 $1.6 \text{ V} \leq \text{EV}_{\text{DD0}} < 3.3 \text{ V}$ 

 $(T_A = -40 \text{ to } +85^{\circ}C, 1.6 \text{ V} \le AV_{DD} \le V_{DD} \le 3.6 \text{ V}, 1.6 \text{ V} \le EV_{DD0} \le V_{DD} \le 3.6 \text{ V}, V_{SS} = EV_{SS0} = 0 \text{ V})$ 

P13 to P16, P43

P60 to P63

P20 to P27, P150 to P154

V<sub>IL3</sub>

 $V_{\text{IL4}}$ 

VIL5

Caution The maximum value of V<sub>IH</sub> of pins P00, P02 to P04, P10 to P15, P43, P50, P71, and P74 is EV<sub>DD0</sub>, even in the N-ch open-drain mode.

P121 to P124, P137, EXCLK, EXCLKS, RESET

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

## 2.3.2 Supply current characteristics

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{Vss} = \text{EV}_{SS0} = 0 \text{ V})$ 

(1/3)

| Parameter                           | Symbol           |                |                                                                       | Conditions                                                                |                                                                        |                          | MIN.              | TYP. | MAX. | Un  |
|-------------------------------------|------------------|----------------|-----------------------------------------------------------------------|---------------------------------------------------------------------------|------------------------------------------------------------------------|--------------------------|-------------------|------|------|-----|
| Supply<br>current <sup>Note 1</sup> | I <sub>DD1</sub> | Operating mode | HS (high-speed main) mode <sup>Note 5</sup>                           | f <sub>IH</sub> = 32 MHz <sup>Note 3</sup>                                | Basic operation                                                        | V <sub>DD</sub> = 3.0 V  |                   | 2.1  |      | mA  |
|                                     |                  |                |                                                                       |                                                                           | Normal operation                                                       | V <sub>DD</sub> = 3.0 V  |                   | 4.6  | 7.0  | m/  |
|                                     |                  |                |                                                                       | f <sub>IH</sub> = 24 MHz <sup>Note 3</sup>                                | Normal operation                                                       | V <sub>DD</sub> = 3.0 V  |                   | 3.7  | 5.5  | m/  |
|                                     |                  |                |                                                                       | f <sub>IH</sub> = 16 MHz <sup>Note 3</sup>                                | Normal operation                                                       | V <sub>DD</sub> = 3.0 V  |                   | 2.7  | 4.0  | m/  |
|                                     |                  |                | LS (low-speed                                                         | f <sub>IH</sub> = 8 MHz <sup>Note 3</sup>                                 | Normal                                                                 | V <sub>DD</sub> = 3.0 V  |                   | 1.2  | 1.8  | m/  |
|                                     |                  |                | main) mode <sup>Note 5</sup>                                          |                                                                           | operation                                                              | $V_{DD} = 2.0 \text{ V}$ |                   | 1.2  | 1.8  |     |
|                                     |                  |                | LV (Low-voltage                                                       | f <sub>IH</sub> = 4 MHz <sup>Note 3</sup>                                 | Normal                                                                 | $V_{DD} = 3.0 \text{ V}$ |                   | 1.2  | 1.7  | m   |
|                                     |                  |                | main) mode <sup>Note 5</sup>                                          |                                                                           | operation                                                              | $V_{DD} = 2.0 \text{ V}$ |                   | 1.2  | 1.7  |     |
|                                     |                  |                | HS (high-speed main) mode <sup>Note 5</sup>                           | $f_{MX} = 20 \text{ MHz}^{\text{Note 2}},$<br>$V_{DD} = 3.0 \text{ V}$    | Normal operation                                                       | Square<br>wave input     |                   | 3.0  | 4.6  | m.  |
|                                     |                  |                | ,                                                                     |                                                                           |                                                                        | Resonator connection     |                   | 3.2  | 4.8  |     |
|                                     |                  |                |                                                                       |                                                                           | $f_{MX} = 10 \text{ MHz}^{\text{Note 2}},$<br>$V_{DD} = 3.0 \text{ V}$ | Normal operation         | Square wave input |      | 1.9  | 2.7 |
|                                     |                  |                |                                                                       |                                                                           |                                                                        | Resonator connection     |                   | 1.9  | 2.7  |     |
|                                     |                  |                | $f_{MX} = 8 \text{ MHz}^{\text{Note 2}},$<br>$V_{DD} = 3.0 \text{ V}$ | Normal operation                                                          | Square wave input                                                      |                          | 1.1               | 1.7  | m    |     |
|                                     |                  |                |                                                                       |                                                                           |                                                                        | Resonator connection     |                   | 1.1  | 1.7  |     |
|                                     |                  |                | $f_{MX} = 8 \text{ MHz}^{\text{Note 2}},$<br>$V_{DD} = 2.0 \text{ V}$ | Normal operation                                                          | Square<br>wave input                                                   |                          | 1.1               | 1.7  | m    |     |
|                                     |                  |                |                                                                       |                                                                           |                                                                        | Resonator connection     |                   | 1.1  | 1.7  |     |
|                                     |                  |                | Subsystem clock mode                                                  | f <sub>SUB</sub> = 32.768 kHz <sup>Note 4</sup><br>T <sub>A</sub> = -40°C | Normal operation                                                       | Square<br>wave input     |                   | 4.1  | 4.9  | μ   |
|                                     |                  |                |                                                                       |                                                                           |                                                                        | Resonator connection     |                   | 4.2  | 5.0  |     |
|                                     |                  |                |                                                                       | $f_{SUB} = 32.768 \text{ kHz}^{Note 4}$<br>$T_A = +25^{\circ}\text{C}$    | Normal operation                                                       | Square wave input        |                   | 4.2  | 4.9  | μ   |
|                                     |                  |                |                                                                       | S S S S S S S S S S S S S S S S S S S                                     |                                                                        | Resonator                |                   | 4.3  | 5.0  |     |
|                                     |                  |                |                                                                       | f <sub>SUB</sub> = 32.768 kHz <sup>Note 4</sup><br>T <sub>A</sub> = +50°C | Normal operation                                                       | Square wave input        |                   | 4.3  | 5.5  | μ   |
|                                     |                  |                |                                                                       | 6 00 700 to Mot-4                                                         | No                                                                     | Resonator                |                   | 4.4  | 5.6  |     |
|                                     |                  |                |                                                                       | f <sub>SUB</sub> = 32.768 kHz <sup>Note 4</sup><br>T <sub>A</sub> = +70°C | Normal operation                                                       | Square wave input        |                   | 4.5  | 6.3  | μ   |
|                                     |                  |                |                                                                       | form = 20 760 kt I=Note 4                                                 | Normal                                                                 | Resonator                |                   | 4.6  | 6.4  |     |
|                                     |                  |                |                                                                       | f <sub>SUB</sub> = 32.768 kHz <sup>Note 4</sup><br>T <sub>A</sub> = +85°C | Normal operation                                                       | Square wave input        |                   | 4.8  | 7.7  | μ   |
|                                     |                  |                |                                                                       |                                                                           |                                                                        | Resonator connection     |                   | 4.9  | 7.8  |     |

(Notes and Remarks are listed on the next page.)

### 2.5 Peripheral Functions Characteristics

#### **AC Timing Test Points**





### 2.5.1 Serial array unit

#### (1) During communication at same potential (UART mode)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{Vss} = \text{EV}_{SS0} = 0 \text{ V})$ 

| Parameter           | Symbol | Conditions                                                                    | HS   | Note 1                | LS'  | Note 2                | LV   | Note 3 | Unit |
|---------------------|--------|-------------------------------------------------------------------------------|------|-----------------------|------|-----------------------|------|--------|------|
|                     |        |                                                                               | MIN. | MAX.                  | MIN. | MAX.                  | MIN. | MAX.   |      |
| Transfer rateNote 4 |        | $2.4 \text{ V} \leq \text{EV}_{\text{DD}} \leq 3.6 \text{ V}$                 |      | fмск/6                |      | fмск/6                |      | fмск/6 | bps  |
|                     |        | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK}^{Note \ 6}$ |      | 5.3 <sup>Note 5</sup> |      | 1.3                   |      | 0.6    | Mbps |
|                     |        | 1.8 V ≤ EV <sub>DD</sub> ≤ 3.6 V                                              |      | fмск/6                |      | fмск/6                |      | fмск/6 | bps  |
|                     |        | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK}^{Note \ 6}$ |      | 5.3 <sup>Note 5</sup> |      | 1.3                   |      | 0.6    | Mbps |
|                     |        | 1.7 V ≤ EV <sub>DD</sub> ≤ 3.6 V                                              |      | fмск/6                |      | fмск/6                |      | fмск/6 | bps  |
|                     |        | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK}^{Note 6}$   |      | 5.3 <sup>Note 5</sup> |      | 1.3 <sup>Note 5</sup> |      | 0.6    | Mbps |
|                     |        | 1.6 V ≤ EV <sub>DD</sub> ≤ 3.6 V                                              |      | -                     |      | fмск/6                |      | fмск/6 | bps  |
|                     |        | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK}^{Note 6}$   |      | -                     |      | 1.3 <sup>Note 5</sup> |      | 0.6    | Mbps |

Notes 1. HS is condition of HS (high-speed main) mode.

- 2. LS is condition of LS (low-speed main) mode.
- 3. LV is condition of LV (low-voltage main) mode.
- 4. Transfer rate in the SNOOZE mode is 4800 bps.
- **5.** The following conditions are required for low-voltage interface when  $EV_{DD0} < V_{DD}$ .

 $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V}$ : MAX. 2.6 Mbps  $1.8 \text{ V} \le \text{EV}_{\text{DD0}} < 2.4 \text{ V}$ : MAX. 1.3 Mbps

 $1.6 \text{ V} \leq \text{EV}_{\text{DD0}} < 1.8 \text{ V} : \text{MAX. } 0.6 \text{ Mbps}$ 

**6.** fclk in each operating mode is as below.

HS (high-speed main) mode: fclk = 32 MHz LS (low-speed main) mode: fclk = 8 MHz LV (low-voltage main) mode: fclk = 4 MHz

Caution Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg).

## (6) Communication at different potential (1.8 V, 2.5 V) (UART mode) (dedicated baud rate generator output) (1/2)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{DD0} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{Vss} = \text{EV}_{SS0} = 0 \text{ V})$ 

| Parameter              | Symbol |           | Conditions                                                    |                                                                             |      | HS <sup>Note 1</sup> |      | LS <sup>Note 2</sup> |      | LV <sup>Note 3</sup> |      |
|------------------------|--------|-----------|---------------------------------------------------------------|-----------------------------------------------------------------------------|------|----------------------|------|----------------------|------|----------------------|------|
|                        |        |           |                                                               | MIN.                                                                        | MAX. | MIN.                 | MAX. | MIN.                 | MAX. |                      |      |
| Transfer               |        | Reception | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 3.6 \text{ V},$ |                                                                             |      | fмск/6               |      | fмск/6               |      | fмск/6               | bps  |
| rate <sup>Note 4</sup> |        |           | $2.3~V \leq V_b \leq 2.7~V$                                   | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK}^{Note 7}$ |      | 5.3                  |      | 1.3                  |      | 0.6                  | Mbps |
|                        |        |           | 1.8 V ≤ EV <sub>DD0</sub> < 3.3 V,                            |                                                                             |      | fмск/6               |      | fмск/6               |      | fмск/6               | bps  |
|                        |        |           | $1.6~V \leq V_b \leq 2.0~V^{\text{Note 5}}$                   | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK}^{Note 7}$ |      | 5.3<br>Note 6        |      | 1.3                  |      | 0.6                  | Mbps |

- Notes 1. HS is condition of HS (high-speed main) mode.
  - 2. LS is condition of LS (low-speed main) mode.
  - 3. LV is condition of LV (low-voltage main) mode.
  - 4. Transfer rate in the SNOOZE mode is 4800 bps.
  - 5. Use it with EVDD0≥Vb.
  - 6. The following conditions are required for low-voltage interface when EVDD0 < VDD.

 $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V}$ : MAX. 2.6 Mbps  $1.8 \text{ V} \le \text{EV}_{\text{DD0}} < 2.4 \text{ V}$ : MAX. 1.3 Mbps

7. fclk in each operating mode is as below.

HS (high-speed main) mode: fclk = 32 MHz

LS (low-speed main) mode: fclk = 8 MHz LV (low-voltage main) mode: fclk = 4 MHz

Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (When 25- to 48-pin products)/EVDD tolerance (When 64-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

Remarks 1. V<sub>b</sub>[V]: Communication line voltage

- **2.** q: UART number (q = 0 to 2), g: PIM and POM number (g = 0, 1)
- 3. fmck: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,

n: Channel number (mn = 00 to 03, 10, 11)

#### UART mode connection diagram (during communication at different potential)



#### UART mode bit width (during communication at different potential) (reference)





- **Remarks 1.**  $R_b[\Omega]$ : Communication line (TxDq) pull-up resistance,
  - C<sub>b</sub>[F]: Communication line (TxDq) load capacitance, V<sub>b</sub>[V]: Communication line voltage
  - 2. q: UART number (q = 0 to 2), g: PIM and POM number (g = 0, 1)
  - 3. fmck: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn).

m: Unit number, n: Channel number (mn = 00 to 03, 10, 11))

## (10) Communication at different potential (1.8 V, 2.5 V) (simplified $I^2C$ mode) (1/2)

(Ta = -40 to  $+85^{\circ}$ C, 1.8 V  $\leq$  EVDD0  $\leq$  VDD  $\leq$  3.6 V, Vss = EVss0 = 0 V)

| Parameter                 | Symbol | Conditions                                                                                                                                                   | HS   | Note 1                   | LS   | Note 2              | LV   | Note 3                   | Unit |
|---------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------------|------|---------------------|------|--------------------------|------|
|                           |        |                                                                                                                                                              | MIN. | MAX.                     | MIN. | MAX.                | MIN. | MAX.                     |      |
| SCLr clock frequency      | fscL   | $\begin{split} 2.7 \ V &\leq EV_{DD0} \leq 3.6 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$                 |      | 1000 <sup>Note 4</sup>   |      | 300 <sup>Note</sup> |      | 300 <sup>Note</sup>      | kHz  |
|                           |        | $\begin{split} 2.7 \ V &\leq EV_{DD0} \leq 3.6 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 100 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$                |      | 400 <sup>Note</sup>      |      | 300 <sup>Note</sup> |      | 300 <sup>Note</sup>      | kHz  |
|                           |        | $\begin{split} 1.8 \ V &\leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V &\leq V_{b} \leq 2.0 \ V^{Note \ 5}, \\ C_{b} &= 100 \ pF, \ R_{b} = 5.5 \ k \Omega \end{split}$ |      | 300 <sup>Note</sup><br>4 |      | 300 <sup>Note</sup> |      | 300 <sup>Note</sup><br>4 | kHz  |
| Hold time when SCLr = "L" | tLOW   | $\begin{split} 2.7 \ V &\leq EV_{DD0} \leq 3.6 \ V, \\ 2.3 \ V &\leq V_{b} \leq 2.7 \ V, \\ C_{b} &= 50 \ pF, \ R_{b} = 2.7 \ k\Omega \end{split}$           | 475  |                          | 1550 |                     | 1550 |                          | ns   |
|                           |        | $\begin{split} 2.7 \ V &\leq EV_{DD0} \leq 3.6 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 100 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$                | 1150 |                          | 1550 |                     | 1550 |                          | ns   |
|                           |        | $\begin{split} 1.8 \ V &\leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V &\leq V_{b} \leq 2.0 \ V^{Note  5}, \\ C_{b} &= 100 \ pF, \ R_{b} = 5.5 \ k \Omega \end{split}$  | 1550 |                          | 1550 |                     | 1550 |                          | ns   |
| Hold time when SCLr = "H" | tнісн  | $\begin{split} 2.7 \ V &\leq EV_{DD0} \leq 3.6 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$                 | 200  |                          | 610  |                     | 610  |                          | ns   |
|                           |        | $\begin{split} 2.7 \ V &\leq EV_{DD0} \leq 3.6 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 100 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$                | 600  |                          | 610  |                     | 610  |                          | ns   |
|                           |        | $\begin{split} 1.8 \ V &\leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V &\leq V_b \leq 2.0 \ V^{\text{Note 5}}, \\ C_b &= 100 \ pF, \ R_b = 5.5 \ k\Omega \end{split}$   | 610  |                          | 610  |                     | 610  |                          | ns   |

(Notes, Caution and Remarks are listed on the next page.)

#### Simplified I<sup>2</sup>C mode connection diagram (during communication at different potential)



#### Simplified I<sup>2</sup>C mode serial transfer timing (during communication at different potential)



- **Remarks 1.** Rb[ $\Omega$ ]: Communication line (SDAr, SCLr) pull-up resistance, Cb[F]: Communication line (SDAr, SCLr) load capacitance, Vb[V]: Communication line voltage
  - 2. r: IIC number (r = 00, 10, 20), g: PIM, POM number (g = 0, 1)
  - 3. fmck: Serial array unit operation clock frequency
    (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,
    n: Channel number (mn = 00, 02, 10)
  - **4.** IIC01, IIC11, and IIC21 cannot communicate at different potential. Use IIC00, IIC10, or IIC20 for communication at different potential.

#### 3.1 Absolute Maximum Ratings

#### Absolute Maximum Ratings ( $T_A = 25^{\circ}C$ ) (1/2)

| Parameter              | Symbols           | Conditions                                                                                             | Ratings                                                                                        | Unit |
|------------------------|-------------------|--------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|------|
| Supply voltage         | V <sub>DD</sub>   |                                                                                                        | -0.5 to +6.5                                                                                   | V    |
|                        | EV <sub>DD0</sub> |                                                                                                        | -0.5 to +6.5                                                                                   | V    |
|                        | AV <sub>DD</sub>  |                                                                                                        | -0.5 to +4.6                                                                                   | V    |
|                        | AVREFP            |                                                                                                        | -0.3 to AV <sub>DD</sub> +0.3 <sup>Note 3</sup>                                                | V    |
|                        | EVsso             |                                                                                                        | -0.5 to +0.3                                                                                   | ٧    |
|                        | AVss              |                                                                                                        | -0.5 to +0.3                                                                                   | V    |
|                        | AVREFM            |                                                                                                        | -0.3 to AV <sub>DD</sub> +0.3 <sup>Note 3</sup> and AV <sub>REFM</sub> ≤ AV <sub>REFP</sub>    | V    |
| REGC pin input voltage | Virego            | REGC                                                                                                   | -0.3 to +2.8<br>and -0.3 to V <sub>DD</sub> +0.3 <sup>Note 1</sup>                             | V    |
| Input voltage          | VI1               | P00 to P06, P10 to P16, P30, P31, P40 to P43, P50, P51, P70 to P77, P120, P140, P141                   | -0.3 to EV <sub>DD0</sub> +0.3<br>and -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup>           | V    |
|                        | V <sub>I2</sub>   | P60 to P63 (N-ch open-drain)                                                                           | -0.3 to +6.5                                                                                   | V    |
|                        | Vı3               | P121 to P124, P137, EXCLK, EXCLKS, RESET                                                               | -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup>                                                 | V    |
|                        | V <sub>I4</sub>   | P20 to P27, P150 to P154                                                                               | -0.3 to AV <sub>DD</sub> +0.3 <sup>Note 2</sup>                                                | V    |
| Output voltage         | V <sub>01</sub>   | P00 to P06, P10 to P16, P30, P31, P40 to P43, P50, P51, P60 to P63, P70 to P77, P120, P130, P140, P141 | -0.3 to EV <sub>DD0</sub> +0.3 <sup>Note 2</sup>                                               | V    |
|                        | V <sub>O2</sub>   | P20 to P27, P150 to P154                                                                               | -0.3 to AV <sub>DD</sub> +0.3 <sup>Note 2</sup>                                                | V    |
| Analog input voltage   | V <sub>Al1</sub>  | ANI16 to ANI30                                                                                         | -0.3 to EV <sub>DD0</sub> +0.3<br>and -0.3 to AV <sub>REF(+)</sub> +0.3 <sup>Notes 2, 4</sup>  | V    |
|                        | V <sub>AI2</sub>  | ANI0 to ANI12                                                                                          | $-0.3$ to AV <sub>DD</sub> +0.3 and $-0.3$ to AV <sub>REF(+)</sub> +0.3 $^{\text{Notes 2, 4}}$ | V    |

- **Notes 1.** Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F). This value regulates the absolute maximum rating of the REGC pin. Do not use this pin with voltage applied to it.
  - 2. Must be 6.5 V or lower.
  - 3. Must be 4.6 V or lower.
  - **4.** Do not exceed AV<sub>REF(+)</sub> + 0.3 V in case of A/D conversion target pin.

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

- **Remarks 1.** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.
  - 2. AV<sub>REF(+)</sub>: + side reference voltage of the A/D converter.
  - 3. Vss: Reference voltage

#### **AC Timing Test Points**





#### **External System Clock Timing**



#### <R> TI/TO Timing





### **Interrupt Request Input Timing**



### **Key Interrupt Input Timing**



## **RESET** Input Timing



# <R> (3) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) (T<sub>A</sub> = −40 to +105°C, 2.4 V ≤ EV<sub>DD0</sub> ≤ V<sub>DD</sub> ≤ 3.6 V, Vss = EV<sub>SS0</sub> = 0 V)

| Parameter                         | Symbol             | Cond                                    | ditions                                                      | MIN.                    | TYP. | MAX.       | Unit |
|-----------------------------------|--------------------|-----------------------------------------|--------------------------------------------------------------|-------------------------|------|------------|------|
| SCKp cycle time <sup>Note 1</sup> | tkcy2              | 2.7 V ≤ EV <sub>DD0</sub> ≤ 3.6 V       | 16 MHz < f <sub>MCK</sub>                                    | 16/fмск                 |      |            | ns   |
|                                   |                    |                                         | fмcк ≤ 16 MHz                                                | 12/fмск                 |      |            | ns   |
|                                   |                    | 2.4 V ≤ EV <sub>DD0</sub> ≤ 3.6 V       |                                                              | 12/fмск and<br>1000     |      |            | ns   |
| SCKp high-/low-level width        | t <sub>KH2</sub> , | 2.7 V ≤ EV <sub>DD0</sub> ≤ 3.6 V       |                                                              | tkcy2/2-14              |      |            | ns   |
|                                   | t <sub>KL2</sub>   | 2.4 V ≤ EV <sub>DD0</sub> ≤ 3.6 V       |                                                              | tkcy2/2-16              |      |            | ns   |
| Slp setup time                    | tsik2              | 2.7 V ≤ EV <sub>DD0</sub> ≤ 3.6 V       | ,                                                            | 1/f <sub>MCK</sub> + 40 |      |            | ns   |
| (to SCKp↑)Note 2                  |                    | 2.4 V ≤ EV <sub>DD0</sub> ≤ 3.6 V       | ,                                                            | 1/fmck + 60             |      |            | ns   |
| Slp hold time                     | t <sub>KSI2</sub>  | 2.7 V ≤ EV <sub>DD0</sub> ≤ 3.6 V       | ,                                                            | 1/fмск+62               |      |            | ns   |
| (from SCKp↑) <sup>Note 2</sup>    |                    | $2.4~V \leq EV_{\text{DD0}} \leq 3.6~V$ |                                                              | 1/fмск+62               |      |            | ns   |
| Delay time from SCKp↓ to          | tkso2              | C = 30 pF <sup>Note 4</sup>             | $2.7~V \le EV_{DD0} \le 3.6~V$                               |                         |      | 2/fмск+66  | ns   |
| SOp output <sup>Note 3</sup>      |                    |                                         | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} \le 3.6 \text{ V}$ |                         |      | 2/fмск+113 | ns   |

- Notes 1. Transfer rate in the SNOOZE mode: MAX. 1 Mbps
  - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time or SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 4. C is the load capacitance of the SOp output lines.

Caution Select the normal input buffer for the SIp pin and SCKp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

**Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3),

g: PIM number (g = 0, 1)

2. fmck: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,

n: Channel number (mn = 00 to 03, 10, 11))

## (4) During communication at same potential (simplified $I^2C$ mode) $(T_A = -40 \text{ to } +105^{\circ}C, 2.4 \text{ V} \leq EV_{DD0} \leq V_{DD} \leq 3.6 \text{ V}, \text{Vss} = EV_{SS0} = 0 \text{ V})$

| Parameter                     | Symbol       | Conditions                                                                                               | MIN.                                       | MAX.                  | Unit |
|-------------------------------|--------------|----------------------------------------------------------------------------------------------------------|--------------------------------------------|-----------------------|------|
| SCLr clock frequency          | fscL         | $2.7~V \leq EV_{DD0} \leq 3.6~V,$ $C_b = 50~pF,~R_b = 2.7~k\Omega$                                       |                                            | 400 <sup>Note 1</sup> | kHz  |
|                               |              | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} \le 3.6 \text{ V},$ $C_b = 100 \text{ pF}, R_b = 3 \text{ k}Ω$ |                                            | 100 <sup>Note 1</sup> | kHz  |
| Hold time when SCLr = "L"     | <b>t</b> LOW | $2.7~V \leq EV_{DD0} \leq 3.6~V,$ $C_b = 50~pF,~R_b = 2.7~k\Omega$                                       | 1200                                       |                       | ns   |
|                               |              | $2.4~V \le EV_{DD0} \le 3.6~V,$ $C_b = 100~pF,~R_b = 3~k\Omega$                                          | 4600                                       |                       | ns   |
| Hold time when SCLr = "H"     | thigh        | $2.7~V \leq EV_{DD0} \leq 3.6~V,$ $C_b = 50~pF,~R_b = 2.7~k\Omega$                                       | 1200                                       |                       | ns   |
|                               |              | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} \le 3.6 \text{ V},$ $C_b = 100 \text{ pF}, R_b = 3 \text{ k}Ω$ | 4600                                       |                       | ns   |
| Data setup time (reception)   | tsu:dat      | $2.7~V \leq EV_{DD0} \leq 3.6~V,$ $C_b = 50~pF,~R_b = 2.7~k\Omega$                                       | 1/f <sub>MCK</sub> + 220 <sup>Note 2</sup> |                       | ns   |
|                               |              | $2.4~V \le EV_{DD} \le 3.6~V,$ $C_b = 100~pF,~R_b = 3~k\Omega$                                           | 1/f <sub>MCK</sub> + 580 <sup>Note 2</sup> |                       | ns   |
| Data hold time (transmission) | thd:dat      | $2.7~V \leq EV_{DD0} \leq 3.6~V,$ $C_b = 50~pF,~R_b = 2.7~k\Omega$                                       | 0                                          | 770                   | ns   |
|                               |              | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} \le 3.6 \text{ V},$ $C_b = 100 \text{ pF}, R_b = 3 \text{ k}Ω$ | 0                                          | 1420                  | ns   |

- Notes 1. The value must also be fclk/4 or lower.
  - 2. Set the fmck value to keep the hold time of SCLr = "L" and SCLr = "H".

Caution Select the normal input buffer and the N-ch open drain output (Vpb tolerance (When 25- to 48-pin products)/EVpb tolerance (When 64-pin products)) mode for the SDAr pin and the normal output mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register h (POMh).

<R>

# (5) Communication at different potential (1.8 V, 2.5 V) (UART mode) (dedicated baud rate generator output) (1/2) (T<sub>A</sub> = −40 to +105°C, 2.4 V ≤ EV<sub>DD0</sub> ≤ V<sub>DD</sub> ≤ 3.6 V, V<sub>SS</sub> = EV<sub>SS0</sub> = 0 V)

| Parameter                       | Symbol | Conditions |                                                                                                                                                                                                                                                                                                                                 |                                                                           | MIN. | TYP. | MAX.                  | Unit |
|---------------------------------|--------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|------|------|-----------------------|------|
| Transfer rate <sup>Note 1</sup> |        | Reception  | $\begin{array}{c} \text{ption} \\ 2.7 \ \text{V} \leq \text{EV}_{\text{DD0}} \leq 3.6 \ \text{V}, \\ 2.3 \ \text{V} \leq \text{V}_{\text{b}} \leq 2.7 \ \text{V} \\ \\ \\ \hline \\ 2.4 \ \text{V} \leq \text{EV}_{\text{DD0}} < 3.3 \ \text{V}, \\ 1.6 \ \text{V} \leq \text{V}_{\text{b}} \leq 2.0 \ \text{V} \\ \end{array}$ |                                                                           |      |      | fмск/12               | bps  |
|                                 |        |            |                                                                                                                                                                                                                                                                                                                                 | Theoretical value of the maximum transfer rate fclk = 32 MHz, fMck = fclk |      |      | 2.6                   | Mbps |
|                                 |        |            |                                                                                                                                                                                                                                                                                                                                 |                                                                           |      |      | fмск/12               | bps  |
|                                 |        |            |                                                                                                                                                                                                                                                                                                                                 | Theoretical value of the maximum transfer rate fclk = 32 MHz, fmck = fclk |      |      | 2.6 <sup>Note 2</sup> | Mbps |

- Notes 1. Transfer rate in the SNOOZE mode is 4800 bps.
  - 2. The following conditions are required for low-voltage interface when  $EV_{DD0} < V_{DD}$ .

 $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 2.7 \text{ V}$ : MAX. 1.3 Mbps

Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (When 25- to 48-pin products)/EVDD tolerance (When 64-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VH and VL, see the DC characteristics with TTL input buffer selected.

Remarks 1. V<sub>b</sub>[V]: Communication line voltage

- **2.** q: UART number (q = 0 to 2), g: PIM and POM number (g = 0, 1)
- 3. fmck: Serial array unit operation clock frequency
  (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,

n: Channel number (mn = 00 to 03, 10, 11)



<R>

# (6) Communication at different potential (1.8 V, 2.5 V) (CSI mode) (master mode, SCKp... internal clock output) (1/2) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \leq \text{EV}_{DD0} \leq \text{V}_{DD} \leq 3.6 \text{ V}, \text{V}_{SS} = \text{EV}_{SS0} = 0 \text{ V})$

| Parameter             | Symbol           | Conditions                                                                                                                                                                                            |                     | MIN.          | TYP. | MAX. | Unit |
|-----------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------|------|------|------|
| SCKp cycle time       | tkcy1            | $\begin{split} 2.7 \ V &\leq E V_{DD0} \leq 3.6 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 30 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$                                                         | tkcy1 ≥ 4/fclk      | 1000          |      |      | ns   |
|                       |                  | $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} < 3.3 \text{ V},$ $1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V},$ $C_{\text{b}} = 30 \text{ pF}, R_{\text{b}} = 5.5 \text{ k}\Omega$          | tkcy1 ≥ 4/fclk      | 2300          |      |      | ns   |
| SCKp high-level width | t <sub>KH1</sub> | $ 2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 3.6 \text{ V}, \ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, $ $ C_{\text{b}} = 30 \text{ pF}, \ R_{\text{b}} = 2.7 \text{ k}\Omega $ |                     | tkcy1/2 - 340 |      |      | ns   |
|                       |                  |                                                                                                                                                                                                       | $V_b \leq 2.0 \ V,$ | tkcy1/2 - 916 |      |      | ns   |
| SCKp low-level width  | t <sub>KL1</sub> | $ 2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 3.6 \text{ V}, \ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, $ $ C_{\text{b}} = 30 \text{ pF}, \ R_{\text{b}} = 2.7 \text{ k}\Omega $ |                     | tксү1/2 — 36  |      |      | ns   |
|                       |                  | $2.4~V \leq EV_{DD0} < 3.3~V,~1.6~V \leq V_b \leq 2.0~V,$ $C_b = 30~pF,~R_b = 5.5~k\Omega$                                                                                                            |                     | tkcy1/2 - 100 |      |      | ns   |

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (When 25- to 48-pin products)/EVDD tolerance (When 64-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

**Remarks 1.** R<sub>b</sub>[ $\Omega$ ]: Communication line (SCKp, SOp) pull-up resistance, C<sub>b</sub>[F]: Communication line (SCKp, SOp) load capacitance, V<sub>b</sub>[V]: Communication line voltage

- 2. p: CSI number (p = 00, 10, 20), m: Unit number, n: Channel number (mn = 00, 02, 10), g: PIM and POM number (g = 0, 1)
- **3.** CSI01, CSI11, and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.



# CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)



# CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



**Remarks 1.** p: CSI number (p = 00, 10, 20), m: Unit number, n: Channel number (mn = 00, 02, 10), g: PIM and POM number (g = 0, 1)

**2.** CSI01, CSI11, and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.

## (8) Communication at different potential (1.8 V, 2.5 V) (simplified $I^2C$ mode) (1/2) (T<sub>A</sub> = -40 to +105°C, 2.4 V $\leq$ EV<sub>DD0</sub> $\leq$ V<sub>DD</sub> $\leq$ 3.6 V, Vss = EV<sub>SS0</sub> = 0 V)

| Parameter                 | Symbol | Conditions                                                                                                                                                                                              | MIN. | MAX.                  | Unit |
|---------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------|------|
| SCLr clock frequency      | fscL   | $\begin{split} 2.7 \ V &\leq E V_{DD0} \leq 3.6 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$                                                           |      | 400 <sup>Note 1</sup> | kHz  |
|                           |        | $\begin{aligned} 2.7 \ V &\leq E V_{DD0} \leq 3.6 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 100 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned}$                                                      |      | 100 <sup>Note 1</sup> | kHz  |
|                           |        | $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} < 3.3 \text{ V}, \\ 1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V}, \\ C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 5.5 \text{ k}\Omega$ |      | 100 <sup>Note 1</sup> | kHz  |
| Hold time when SCLr = "L" | tLow   | $\begin{split} 2.7 \ V &\leq E V_{DD0} \leq 3.6 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$                                                           | 1200 |                       | ns   |
|                           |        | $\begin{split} 2.7 \ V &\leq EV_{DD0} \leq 3.6 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 100 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$                                                           | 4600 |                       | ns   |
|                           |        | $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} < 3.3 \text{ V},$ $1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V},$ $C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 5.5 \text{ k}\Omega$   | 4650 |                       | ns   |
| Hold time when SCLr = "H" | tнісн  | $\begin{split} 2.7 \ V &\leq E V_{DD0} \leq 3.6 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$                                                           | 500  |                       | ns   |
|                           |        | $ 2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 3.6 \text{ V}, \\ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ C_{\text{b}} = 100 \text{ pF}, R_{\text{b}} = 2.7 \text{ k}\Omega $    | 2400 |                       | ns   |
|                           |        | $2.4 \ V \leq EV_{DD0} < 3.3 \ V,$ $1.6 \ V \leq V_b \leq 2.0 \ V,$ $C_b = 100 \ pF, \ R_b = 5.5 \ k\Omega$                                                                                             | 1830 |                       | ns   |

(Notes, Caution and Remarks are listed on the next page.)

#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information
- 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein
- 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on

"Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics.

- range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, lease evaluate the safety of the final products or systems manufactured by you
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and egulations and follow the procedures required by such laws and regulations
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics



#### SALES OFFICES

### Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information.

Renesas Electronics America Inc. 2801 Scott Boulevard Santa Clara, CA 95050-2549, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004

Renesas Electronics Europe Limited

Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, German Tel: +49-211-6503-0, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd. Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333
Tel: +86-21-2226-0888, Fax: +86-21-2226-0999

Renesas Electronics Hong Kong Limited

Treireads Electronics floring Limited
Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong
Tel: +852-2265-6688, Fax: +852 2886-9022

Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyllux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300

Renesas Electronics Malaysia Sdn.Bhd. Unit 1207, Block B. Menara Amcorp, Amco

t 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL II Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777

Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141

© 2016 Renesas Electronics Corporation. All rights reserved.