

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

# Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                                       |
|----------------------------|----------------------------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0                                                                              |
| Core Size                  | 32-Bit Single-Core                                                                           |
| Speed                      | 48MHz                                                                                        |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, Microwire, SmartCard, SPI, SSP, UART/USART                   |
| Peripherals                | Bluetooth, Brown-out Detect/Reset, Cap Sense, LCD, LVD, POR, PWM, SmartCard, SmartSense, WDT |
| Number of I/O              | 36                                                                                           |
| Program Memory Size        | 128KB (128K x 8)                                                                             |
| Program Memory Type        | FLASH                                                                                        |
| EEPROM Size                | -                                                                                            |
| RAM Size                   | 16K x 8                                                                                      |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 5.5V                                                                                 |
| Data Converters            | A/D 8x12b                                                                                    |
| Oscillator Type            | Internal                                                                                     |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                            |
| Mounting Type              | Surface Mount                                                                                |
| Package / Case             | 56-UFQFN Exposed Pad                                                                         |
| Supplier Device Package    | 56-QFN (7x7)                                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/cy8c4247lgi-bl483t                |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# **More Information**

Cypress provides a wealth of data at http://www.cypress.com to help you to select the right PSoC device for your design, and to help you to quickly and effectively integrate the device into your design. For a comprehensive list of resources, see the introduction page for Bluetooth® Low Energy (BLE) Products. Following is an abbreviated list for PRoC BLE:

- Overview: PSoC Portfolio, PSoC Roadmap
- Product Selectors: PSoC 1, PSoC 3, PSoC 4, PRoC BLE, PSoC 4 BLE, PSoC 5LP In addition, PSoC Creator includes a device selection tool.
- Application Notes: Cypress offers a large number of PSoC application notes coverting a broad range of topics, from basic to advanced level. Recommended application notes for getting started with PRoC BLE are:
- □ AN94020: Getting Started with PRoC BLE
- □ AN97060: PSoC 4 BLE and PRoC BLE Over-The-Air (OTA) Device Firmware Upgrade (DFU) Guide
- □ AN91184: PSoC 4 BLE Designing BLE Applications
- □ AN91162: Creating a BLE Custom Profile
- □ AN91445: Antenna Design and RF Layout Guidelines
- □ AN96841: Getting Started With EZ-BLE Module

# **PSoC Creator**

- □ AN85951: PSoC 4 CapSense Design Guide
- AN95089: PSoC 4/PRoC BLE Crystal Oscillator Selection and Tuning Techniques
- AN92584: Designing for Low Power and Estimating Battery Life for BLE Applications
- Technical Reference Manual (TRM) is in two documents:
  - Architecture TRM details each PRoC BLE functional block
  - Registers TRM describes each of the PRoC BLE registers
- Development Kits:
  - CY8CKIT-042-BLE-A Pioneer Kit, is a flexible, Arduino-compatible, Bluetooth LE development kit for PSoC 4 BLE and PRoC BLE.
  - CY8CKIT-142, PSoC 4 BLE Module, features a PSoC 4 BLE device, two crystals for the antenna matching network, a PCB antenna and other passives, while providing access to all GPIOs of the device.
  - CY8CKIT-143, PSoC 4 BLE 256KB Module, features a PSoC 4 BLE 256KB device, two crystals for the antenna matching network, a PCB antenna and other passives, while providing access to all GPIOs of the device.
  - The MiniProg3 device provides an interface for flash programming and debug.

PSoC Creator is a free Windows-based Integrated Design Environment (IDE). It enables concurrent hardware and firmware design of PSoC 3, PSoC 4, and PSoC 5LP based systems. Create designs using classic, familiar schematic capture supported by over 100 pre-verified, production-ready PSoC Components; see the list of component datasheets. With PSoC Creator, you can:

- 1. Drag and drop component icons to build your hardware system design in the main design workspace
- 2. Codesign your application firmware with the PSoC hardware, using the PSoC Creator IDE C compiler
- 3. Configure components using the configuration tools
- 4. Explore the library of 100+ components
- 5. Review component datasheets









The PSoC 4200\_BL devices include extensive support for programming, testing, debugging, and tracing both hardware and firmware.

The Arm SWD interface supports all programming and debug features of the device.

Complete debug-on-chip functionality enables full-device debugging in the final system using the standard production device. It does not require special interfaces, debugging pods, simulators, or emulators. Only the standard programming connections are required to fully support debugging.

The PSoC Creator IDE provides fully integrated programming and debugging support for the PSoC 4200\_BL devices. The SWD interface is fully compatible with industry-standard third-party tools. With the ability to disable debug features, very robust flash protection, and allowing customer-proprietary functionality to be implemented in on-chip programmable blocks, the PSoC 4200\_BL family provides a level of security not possible with multi-chip application solutions or with microcontrollers. Debug circuits are enabled by default and can only be disabled in firmware. If not enabled, the only way to re-enable them is to erase the entire device, clear flash protection, and reprogram the device with the new firmware that enables debugging.

Additionally, all device interfaces can be permanently disabled (device security) for applications concerned about phishing attacks due to a maliciously reprogrammed device or attempts to defeat security by starting and interrupting flash programming sequences. Because all programming, debug, and test interfaces are disabled when maximum device security is enabled, PSoC 4200\_BL with device security enabled may not be returned for failure analysis. This is a trade-off the PSoC 4200 BL allows the customer to make.



## CPU and Memory Subsystem

## CPU

The Cortex-M0 CPU in PSoC 4200\_BL is part of the 32-bit MCU subsystem, which is optimized for low-power operation with extensive clock gating. It mostly uses 16-bit instructions and executes a subset of the Thumb-2 instruction set. This enables fully compatible binary upward migration of the code to higher-performance processors such as Cortex-M3 and M4. The Cypress implementation includes a hardware multiplier that provides a 32-bit result in one cycle. It includes a nested vectored interrupt controller (NVIC) block with 32 interrupt inputs and a wakeup interrupt controller (WIC). The WIC can wake the processor up from the Deep Sleep mode, allowing power to the main processor to be switched off when the chip is in the Deep Sleep mode. The Cortex-M0 CPU provides a nonmaskable interrupt (NMI) input, which is made available to the user when it is not in use for system functions requested by the user.

The CPU also includes an SWD interface, which is a 2-wire form of JTAG; the debug configuration used for PSoC 4200\_BL has four break-point (address) comparators and two watchpoint (data) comparators.

#### Flash

The PSoC 4200\_BL device has a flash module with 256 KB of flash memory, tightly coupled to the CPU to improve average access times from the flash block. The flash block is designed to deliver 2 wait-state (WS) access time at 48 MHz and with 1-WS access time at 24 MHz. The flash accelerator delivers 85% of single-cycle SRAM access performance on average. Part of the flash module can be used to emulate EEPROM operation if required. Maximum erase and program time is 20 ms per row (256 bytes). This also applies to the emulated EEPROM.

#### SRAM

SRAM memory is retained during Hibernate.

#### SROM

The 8-KB supervisory ROM contains a library of executable functions for flash programming. These functions are accessed through supervisory calls (SVC) and enable in-system programming of the flash memory.

#### DMA

A DMA engine, with eight channels, is provided that can do 32-bit transfers and has chainable ping-pong descriptors.

# System Resources

#### Power System

The power system is described in detail in the section Power on page 16. It provides an assurance that the voltage levels are as required for the respective modes, and can either delay the mode entry (on power-on reset (POR), for example) until voltage levels are as required or generate resets (brownout detect (BOD)) or interrupts when the power supply reaches a particular programmable level between 1.8 and 4.5 V (low voltage detect (LVD)).

PSoC 4200\_BL operates with a single external supply (1.71 to 5.5 V without radio, and 1.9 V to 5.5 V with radio). The device has five different power modes; transitions between these modes are managed by the power system. PSoC 4200\_BL provides Sleep, Deep Sleep, Hibernate, and Stop low-power modes. Refer to the *Technical Reference Manual* for more details.

#### Clock System

The PSoC 4200\_BL clock system is responsible for providing clocks to all subsystems that require clocks and for switching between different clock sources without glitching. In addition, the clock system ensures that no metastable conditions occur.

The clock system for PSoC 4200\_BL consists of the internal main oscillator (IMO), the internal low-speed oscillator (ILO), the 24-MHz external crystal oscillator (ECO) and the 32-kHz watch crystal oscillator (WCO). In addition, an external clock may be supplied from a pin.

#### IMO Clock Source

The IMO is the primary source of internal clocking in PSoC 4200\_BL. It is trimmed during testing to achieve the specified accuracy. Trim values are stored in nonvolatile latches (NVL). Additional trim settings from flash can be used to compensate for changes. The IMO default frequency is 24 MHz and it can be adjusted between 3 to 48 MHz in steps of 1 MHz. The IMO tolerance with Cypress-provided calibration settings is  $\pm 2\%$ .

## ILO Clock Source

The ILO is a very low-power oscillator, which is primarily used to generate clocks for the peripheral operation in the Deep Sleep mode. ILO-driven counters can be calibrated to the IMO to improve accuracy. Cypress provides a software component, which does the calibration.

#### External Crystal Oscillator (ECO)

The ECO is used as the active clock for the BLE subsystem to meet the  $\pm 50$ -ppm clock accuracy of the Bluetooth 4.2 Specification. PSoC 4200\_BL includes a tunable load capacitor to tune the crystal clock frequency by measuring the actual clock frequency. The high-accuracy ECO clock can also be used as a system clock.

#### Watch Crystal Oscillator (WCO)

The WCO is used as the sleep clock for the BLE subsystem to meet the  $\pm$ 500-ppm clock accuracy for the Bluetooth 4.2 Specification. The sleep clock provides an accurate sleep timing and enables wakeup at the specified advertisement and connection intervals. The WCO output can be used to realize the real-time clock (RTC) function in firmware.

#### Watchdog Timer

A watchdog timer is implemented in the clock block running from the ILO or from the WCO; this allows the watchdog operation during Deep Sleep and generates a watchdog reset if not serviced before the timeout occurs. The watchdog reset is recorded in the Reset Cause register. With the WCO and firmware, an accurate real-time clock (within the bounds of the 32-kHz crystal accuracy) can be realized.



# Analog Blocks

## 12-bit SAR ADC

The 12-bit, 1-Msps SAR ADC can operate at a maximum clock rate of 18 MHz and requires a minimum of 18 clocks at that frequency to do a 12-bit conversion.

The block functionality is augmented for the user by adding a reference buffer to it (trimmable to ±1%) and by providing the choice of three internal voltage references,  $V_{DD}$ ,  $V_{DD}/2$ , and  $V_{REF}$  (nominally 1.024 V), as well as an external reference through a GPIO pin. The Sample-and-Hold (S/H) aperture is programmable; it allows the gain bandwidth requirements of the amplifier driving the SAR inputs, which determine its settling time, to be relaxed if required. System performance will be 65 dB for true 12-bit precision provided appropriate references are used and system noise levels permit it. To improve the performance in noisy conditions, it is possible to provide an external bypass (through a fixed pin location) for the internal reference amplifier.

The SAR is connected to a fixed set of pins through an 8-input sequencer. The sequencer cycles through the selected channels autonomously (sequencer scan) and does so with zero switching overhead (that is, the aggregate sampling bandwidth is equal to 1 Msps whether it is for a single channel or distributed over several channels). The sequencer switching is effected through a state machine or through firmware-driven switching. A feature provided by the sequencer is the buffering of each channel to reduce CPU interrupt-service requirements. To accommodate signals with varying source impedances and frequencies, it is possible to have different sample times programmable for each channel. Also, the signal range specification through a pair of range registers (low and high range values) is implemented with a corresponding out-of-range interrupt if the digitized value exceeds the programmed range; this allows fast detection of out-of-range values without having to wait for a sequencer scan to be completed and the CPU to read the values and check for out-of-range values in software.

The SAR is able to digitize the output of the on-chip temperature sensor for calibration and other temperature-dependent functions. The SAR is not available in Deep Sleep and Hibernate modes as it requires a high-speed clock (up to 18 MHz). The SAR operating range is 1.71 to 5.5 V.





Opamps (CTBm Block)

PSoC 42X8\_BLE has four opamps with Comparator modes, which allow most common analog functions to be performed on-chip, eliminating external components. PGAs, voltage buffers, filters, transimpedance amplifiers, and other functions can be realized with external passives saving power, cost, and space. The on-chip opamps are designed with enough bandwidth to drive the sample-and-hold circuit of the ADC without requiring external buffering.

## Temperature Sensor

PSoC 4200\_BL has an on-chip temperature sensor. This consists of a diode, which is biased by a current source that can be disabled to save power. The temperature sensor is connected

to the ADC, which digitizes the reading and produces a temperature value by using a Cypress-supplied software that includes calibration and linearization.

#### Low-Power Comparators

PSoC 4200\_BL has a pair of low-power comparators, which can also operate in Deep Sleep and Hibernate modes. This allows the analog system blocks to be disabled while retaining the ability to monitor external voltage levels during low-power modes. The comparator outputs are normally synchronized to avoid metastability unless operating in an asynchronous power mode (Hibernate) where the system wake-up circuit is activated by a comparator-switch event.



# **Pinouts**

Table 1 shows the pin list for the PSoC 4200\_BL device. Port 3 consists of the high-speed analog inputs for the SAR mux. All pins support CSD CapSense and analog mux bus connections.

# Table 1. PSoC 4200\_BL Pin List (QFN Package)

| Pin | Name         | Туре    | Description                                |
|-----|--------------|---------|--------------------------------------------|
| 1   | VDDD         | POWER   | 1.71-V to 5.5-V digital supply             |
| 2   | XTAL32O/P6.0 | CLOCK   | 32.768-kHz crystal                         |
| 3   | XTAL32I/P6.1 | CLOCK   | 32.768-kHz crystal or external clock input |
| 4   | XRES         | RESET   | Reset, active LOW                          |
| 5   | P4.0         | GPIO    | Port 4 Pin 0, lcd, csd                     |
| 6   | P4.1         | GPIO    | Port 4 Pin 1, lcd, csd                     |
| 7   | P5.0         | GPIO    | Port 5 Pin 0, lcd, csd                     |
| 8   | P5.1         | GPIO    | Port 5 Pin 1, lcd, csd                     |
| 9   | VSSD         | GROUND  | Digital ground                             |
| 10  | VDDR         | POWER   | 1.9-V to 5.5-V radio supply                |
| 11  | GANT1        | GROUND  | Antenna shielding ground                   |
| 12  | ANT          | ANTENNA | Antenna pin                                |
| 13  | GANT2        | GROUND  | Antenna shielding ground                   |
| 14  | VDDR         | POWER   | 1.9-V to 5.5-V radio supply                |
| 15  | VDDR         | POWER   | 1.9-V to 5.5-V radio supply                |
| 16  | XTAL24I      | CLOCK   | 24-MHz crystal or external clock input     |
| 17  | XTAL24O      | CLOCK   | 24-MHz crystal                             |
| 18  | VDDR         | POWER   | 1.9-V to 5.5-V radio supply                |
| 19  | P0.0         | GPIO    | Port 0 Pin 0, lcd, csd                     |
| 20  | P0.1         | GPIO    | Port 0 Pin 1, lcd, csd                     |
| 21  | P0.2         | GPIO    | Port 0 Pin 2, lcd, csd                     |
| 22  | P0.3         | GPIO    | Port 0 Pin 3, lcd, csd                     |
| 23  | VDDD         | POWER   | 1.71-V to 5.5-V digital supply             |
| 24  | P0.4         | GPIO    | Port 0 Pin 4, lcd, csd                     |
| 25  | P0.5         | GPIO    | Port 0 Pin 5, lcd, csd                     |
| 26  | P0.6         | GPIO    | Port 0 Pin 6, lcd, csd                     |
| 27  | P0.7         | GPIO    | Port 0 Pin 7, lcd, csd                     |
| 28  | P1.0         | GPIO    | Port 1 Pin 0, lcd, csd                     |
| 29  | P1.1         | GPIO    | Port 1 Pin 1, lcd, csd                     |
| 30  | P1.2         | GPIO    | Port 1 Pin 2, lcd, csd                     |
| 31  | P1.3         | GPIO    | Port 1 Pin 3, lcd, csd                     |
| 32  | P1.4         | GPIO    | Port 1 Pin 4, lcd, csd                     |
| 33  | P1.5         | GPIO    | Port 1 Pin 5, lcd, csd                     |
| 34  | P1.6         | GPIO    | Port 1 Pin 6, lcd, csd                     |
| 35  | P1.7         | GPIO    | Port 1 Pin 7, lcd, csd                     |
| 36  | VDDA         | POWER   | 1.71-V to 5.5-V analog supply              |
| 37  | P2.0         | GPIO    | Port 2 Pin 0, lcd, csd                     |
| 38  | P2.1         | GPIO    | Port 2 Pin 1, lcd, csd                     |
| 39  | P2.2         | GPIO    | Port 2 Pin 2, lcd, csd                     |



# **Electrical Specifications**

# **Absolute Maximum Ratings**

# Table 5. Absolute Maximum Ratings<sup>[1]</sup>

| Spec ID# | Parameter                   | Description                                                                                                        | Min  | Тур | Мах                  | Units | Details/<br>Conditions                 |
|----------|-----------------------------|--------------------------------------------------------------------------------------------------------------------|------|-----|----------------------|-------|----------------------------------------|
| SID1     | V <sub>DDD_ABS</sub>        | Analog, digital, or radio supply relative to $V_{SS}$ ( $V_{SSD}$ = $V_{SSA}$ )                                    | -0.5 | _   | 6                    | V     | Absolute max                           |
| SID2     | V <sub>CCD_ABS</sub>        | Direct digital core voltage input relative to $V_{\text{SSD}}$                                                     | -0.5 | -   | 1.95                 | V     | Absolute max                           |
| SID3     | V <sub>GPIO_ABS</sub>       | GPIO voltage                                                                                                       | -0.5 | -   | V <sub>DD</sub> +0.5 | V     | Absolute max                           |
| SID4     | I <sub>GPIO_ABS</sub>       | Maximum current per GPIO                                                                                           | -25  | -   | 25                   | mA    | Absolute max                           |
| SID5     | I <sub>GPIO_injection</sub> | GPIO injection current, Max for V <sub>IH</sub> > V <sub>DDD</sub> , and Min for V <sub>IL</sub> < V <sub>SS</sub> | -0.5 | _   | 0.5                  | mA    | Absolute max, current injected per pin |
| BID57    | ESD_HBM                     | Electrostatic discharge human body model                                                                           | 2200 | -   | -                    | V     | -                                      |
| BID58    | ESD_CDM                     | Electrostatic discharge charged device model                                                                       | 500  | _   | _                    | V     | _                                      |
| BID61    | LU                          | Pin current for latch-up                                                                                           | -200 | _   | 200                  | mA    | _                                      |

# **Device-Level Specifications**

All specifications are valid for –40 °C  $\leq$  TA  $\leq$  85 °C and TJ  $\leq$  100 °C, except where noted. Specifications are valid for 1.71 V to 5.5 V, except where noted.

## Table 6. DC Specifications

| Spec ID#    | Parameter                 | Description                                                                         | Min  | Тур | Мах  | Units | Details/<br>Conditions                |
|-------------|---------------------------|-------------------------------------------------------------------------------------|------|-----|------|-------|---------------------------------------|
| SID6        | V <sub>DD</sub>           | Power supply input voltage (V <sub>DDA</sub> = V <sub>DDD</sub> = V <sub>DD</sub> ) | 1.8  | -   | 5.5  | V     | With regulator enabled                |
| SID7        | V <sub>DD</sub>           | Power supply input voltage unregulated $(V_{DDA} = V_{DDD} = V_{DD})$               | 1.71 | 1.8 | 1.89 | V     | Internally unregulated<br>Supply      |
| SID8        | V <sub>DDR</sub>          | Radio supply voltage (Radio ON)                                                     | 1.9  | -   | 5.5  | V     | -                                     |
| SID8A       | V <sub>DDR</sub>          | Radio supply voltage (Radio OFF)                                                    | 1.71 | -   | 5.5  | V     | -                                     |
| SID9        | V <sub>CCD</sub>          | Digital regulator output voltage (for core logic)                                   | -    | 1.8 | -    | V     | -                                     |
| SID10       | C <sub>VCCD</sub>         | Digital regulator output bypass<br>capacitor                                        | 1    | 1.3 | 1.6  | μF    | X5R ceramic or better                 |
| Active Mode | e, V <sub>DD</sub> = 1.71 | V to 5.5 V                                                                          |      |     |      |       | -                                     |
| SID13       | I <sub>DD3</sub>          | Execute from flash; CPU at 3 MHz                                                    | -    | 2.1 | -    | mA    | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V |
| SID14       | I <sub>DD4</sub>          | Execute from flash; CPU at 3 MHz                                                    | -    | -   | _    | mA    | T = -40 C to 85 °C                    |
| SID15       | I <sub>DD5</sub>          | Execute from flash; CPU at 6 MHz                                                    | _    | 2.5 | _    | mA    | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V |
| SID16       | I <sub>DD6</sub>          | Execute from flash; CPU at 6 MHz                                                    | _    | _   | _    | mA    | T = -40 °C to 85 °C                   |
| SID17       | I <sub>DD7</sub>          | Execute from flash; CPU at 12 MHz                                                   | -    | 4   | _    | mA    | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V |
| SID18       | I <sub>DD8</sub>          | Execute from flash; CPU at 12 MHz                                                   | _    | _   | _    | mA    | $T = -40 \degree C$ to 85 $\degree C$ |

#### Note

Usage above the absolute maximum conditions listed in Table 5 may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods of time may affect device reliability. The maximum storage temperature is 150 °C in compliance with JEDEC Standard JESD22-A103, High Temperature Storage Life. When used below absolute maximum conditions but above normal operating conditions, the device may not operate to specification.



# Table 6. DC Specifications (continued)

| Spec ID#    | Parameter                                                             | Description                         | Min | Тур  | Max | Units | Details/<br>Conditions                       |  |  |
|-------------|-----------------------------------------------------------------------|-------------------------------------|-----|------|-----|-------|----------------------------------------------|--|--|
| SID19       | I <sub>DD9</sub>                                                      | Execute from flash; CPU at 24 MHz   | _   | 7.1  | -   | mA    | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V        |  |  |
| SID20       | I <sub>DD10</sub>                                                     | Execute from flash; CPU at 24 MHz   | -   | -    | _   | mA    | T = -40 °C to 85 °C                          |  |  |
| SID21       | I <sub>DD11</sub>                                                     | Execute from flash; CPU at 48 MHz   | -   | 13.4 | -   | mA    | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V        |  |  |
| SID22       | I <sub>DD12</sub>                                                     | Execute from flash; CPU at 48 MHz   | -   | -    | _   | mA    | T = -40 °C to 85 °C                          |  |  |
| Sleep Mode  | , V <sub>DD</sub> = 1.8 to                                            | 5.5 V                               |     | •    |     |       |                                              |  |  |
| SID23       | I <sub>DD13</sub>                                                     | IMO on                              | _   | -    | _   | mA    | T = 25 °C,<br>VDD = 3.3 V, SYSCLK =<br>3 MHz |  |  |
| Sleep Mode  | , V <sub>DD</sub> and V <sub>DI</sub>                                 | <sub>DR</sub> = 1.9 to 5.5 V        |     |      |     |       |                                              |  |  |
| SID24       | I <sub>DD14</sub>                                                     | ECO on                              | _   | _    | _   | mA    | T = 25 °C,<br>VDD = 3.3 V, SYSCLK =<br>3 MHz |  |  |
| Deep Sleep  | Mode, V <sub>DD</sub> =                                               | 1.8 to 3.6 V                        |     |      |     |       |                                              |  |  |
| SID25       | I <sub>DD15</sub>                                                     | WDT with WCO on                     | _   | 1.5  | _   | μA    | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V        |  |  |
| SID26       | I <sub>DD16</sub>                                                     | WDT with WCO on                     | -   | -    | _   | μA    | T = -40 °C to 85 °C                          |  |  |
| Deep Sleep  | Mode, V <sub>DD</sub> =                                               | 3.6 to 5.5 V                        |     |      |     |       |                                              |  |  |
| SID27       | I <sub>DD17</sub>                                                     | WDT with WCO on                     | -   | -    | -   | μA    | T = 25 °C,<br>V <sub>DD</sub> = 5 V          |  |  |
| SID28       | I <sub>DD18</sub>                                                     | WDT with WCO on                     | -   | -    | -   | μA    | T = -40 °C to 85 °C                          |  |  |
| Deep Sleep  | Mode, V <sub>DD</sub> =                                               | 1.71 to 1.89 V (Regulator Bypassed) |     |      |     |       |                                              |  |  |
| SID29       | I <sub>DD19</sub>                                                     | WDT with WCO on                     | -   | -    | -   | μA    | T = 25 °C                                    |  |  |
| SID30       | I <sub>DD20</sub>                                                     | WDT with WCO on                     | -   | -    | -   | μA    | T = -40 °C to 85 °C                          |  |  |
| Deep Sleep  | Mode, V <sub>DD</sub> =                                               | 1.8 to 3.6 V                        |     |      |     |       |                                              |  |  |
| SID31       | I <sub>DD21</sub>                                                     | Opamp on                            | _   | _    | _   | μA    | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V        |  |  |
| SID32       | I <sub>DD22</sub>                                                     | Opamp on                            | _   | _    | _   | μA    | T = -40 °C to 85 °C                          |  |  |
| Deep Sleep  | Mode, V <sub>DD</sub> =                                               | 3.6 to 5.5 V                        |     |      |     |       |                                              |  |  |
| SID33       | I <sub>DD23</sub>                                                     | Opamp on                            | _   | -    | _   | μA    | T = 25 °C,<br>V <sub>DD</sub> = 5 V          |  |  |
| SID34       | I <sub>DD24</sub>                                                     | Opamp on                            | -   | -    | _   | μA    | T = -40 °C to 85 °C                          |  |  |
| Deep Sleep  | Mode, V <sub>DD</sub> =                                               | 1.71 to 1.89 V (Regulator Bypassed) |     |      |     |       |                                              |  |  |
| SID35       | I <sub>DD25</sub>                                                     | Opamp on                            | -   | _    | _   | μA    | T = 25 °C                                    |  |  |
| SID36       | I <sub>DD26</sub>                                                     | Opamp on                            | -   | -    | _   | μA    | T = -40 °C to 85 °C                          |  |  |
| Hibernate M | ode, V <sub>DD</sub> = 1                                              | .8 to 3.6 V                         |     |      |     |       |                                              |  |  |
| SID37       | I <sub>DD27</sub>                                                     | GPIO and reset active               | _   | 150  | _   | nA    | T = 25 °C,<br>V <sub>DD</sub> = 3.3V         |  |  |
| SID38       | I <sub>DD28</sub>                                                     | GPIO and reset active               | _   | _    | _   | nA    | T = -40 °C to 85 °C                          |  |  |
| Hibernate M | ode, V <sub>DD</sub> = 3                                              | .6 to 5.5 V                         |     |      |     |       |                                              |  |  |
| SID39       | I <sub>DD29</sub>                                                     | GPIO and reset active               | _   | _    | _   | nA    | T = 25 °C,<br>V <sub>DD</sub> = 5 V          |  |  |
| SID40       | I <sub>DD30</sub>                                                     | GPIO and reset active               | _   | -    | -   | nA    | T = -40 °C to 85 °C                          |  |  |
| Hibernate M | Hibernate Mode, V <sub>DD</sub> = 1.71 to 1.89 V (Regulator Bypassed) |                                     |     |      |     |       |                                              |  |  |



# Table 6. DC Specifications (continued)

| Spec ID#                                  | Parameter                                                        | Description                           | Min | Тур | Max | Units | Details/<br>Conditions                                    |  |
|-------------------------------------------|------------------------------------------------------------------|---------------------------------------|-----|-----|-----|-------|-----------------------------------------------------------|--|
| SID41                                     | I <sub>DD31</sub>                                                | GPIO and reset active                 | -   | _   | -   | nA    | T = 25 °C                                                 |  |
| SID42                                     | I <sub>DD32</sub>                                                | GPIO and reset active                 | _   | -   | -   | nA    | T = -40 °C to 85 °C                                       |  |
| Stop Mode, V <sub>DD</sub> = 1.8 to 3.6 V |                                                                  |                                       |     |     |     |       |                                                           |  |
| SID43                                     | I <sub>DD33</sub>                                                | Stop mode current (V <sub>DD</sub> )  | -   | 20  | -   | nA    | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V                     |  |
| SID44                                     | I <sub>DD34</sub>                                                | Stop mode current (V <sub>DDR</sub> ) | -   | 40  |     | nA    | T = 25 °C,<br>V <sub>DDR</sub> = 3.3 V                    |  |
| SID45                                     | I <sub>DD35</sub>                                                | Stop mode current (V <sub>DD</sub> )  | -   | _   | -   | nA    | T = -40 °C to 85 °C                                       |  |
| SID46                                     | I <sub>DD36</sub>                                                | Stop mode current (V <sub>DDR</sub> ) | _   | _   | _   | nA    | T = -40 °C to 85 °C,<br>V <sub>DDR</sub> = 1.9 V to 3.6 V |  |
| Stop Mode,                                | V <sub>DD</sub> = 3.6 to                                         | 5.5 V                                 |     |     |     |       |                                                           |  |
| SID47                                     | I <sub>DD37</sub>                                                | Stop mode current (V <sub>DD</sub> )  | _   | _   | _   | nA    | T = 25 °C,<br>V <sub>DD</sub> = 5 V                       |  |
| SID48                                     | I <sub>DD38</sub>                                                | Stop mode current (V <sub>DDR</sub> ) | -   | -   | -   | nA    | T = 25 °C,<br>V <sub>DDR</sub> = 5 V                      |  |
| SID49                                     | I <sub>DD39</sub>                                                | Stop mode current (V <sub>DD</sub> )  | _   | -   | _   | nA    | T = -40 °C to 85 °C                                       |  |
| SID50                                     | I <sub>DD40</sub>                                                | Stop mode current (V <sub>DDR</sub> ) | _   | -   | -   | nA    | T = -40 °C to 85 °C                                       |  |
| Stop Mode,                                | Stop Mode, V <sub>DD</sub> = 1.71 to 1.89 V (Regulator Bypassed) |                                       |     |     |     |       |                                                           |  |
| SID51                                     | I <sub>DD41</sub>                                                | Stop mode current (V <sub>DD</sub> )  | -   | _   | _   | nA    | T = 25 °C                                                 |  |
| SID52                                     | I <sub>DD42</sub>                                                | Stop mode current (V <sub>DD</sub> )  | -   | _   | _   | nA    | T = -40 °C to 85 °C                                       |  |

# Table 7. AC Specifications

| Spec ID# | Parameter              | Description                 | Min | Тур | Мах | Units | Details/<br>Conditions                               |
|----------|------------------------|-----------------------------|-----|-----|-----|-------|------------------------------------------------------|
| SID53    | F <sub>CPU</sub>       | CPU frequency               | DC  | _   | 48  | MHz   | $1.71 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ |
| SID54    | T <sub>SLEEP</sub>     | Wakeup from Sleep mode      | _   | 0   | _   | μs    | Guaranteed by<br>characterization                    |
| SID55    | T <sub>DEEPSLEEP</sub> | Wakeup from Deep Sleep mode | _   | _   | 25  | μs    | 24-MHz IMO.<br>Guaranteed by<br>characterization.    |
| SID56    | T <sub>HIBERNATE</sub> | Wakeup from Hibernate mode  | _   | _   | 0.7 | ms    | Guaranteed by characterization                       |
| SID57    | T <sub>STOP</sub>      | Wakeup from Stop mode       | _   | -   | 2.2 | ms    | Guaranteed by characterization                       |



# Table 13. XRES AC Specifications

| Spec ID# | Parameter   | Description       | Min | Тур | Max | Units | Details/Conditions |
|----------|-------------|-------------------|-----|-----|-----|-------|--------------------|
| SID93    | TRESETWIDTH | Reset pulse width | 1   | -   | -   | μs    | -                  |

# Analog Peripherals

Opamp

# Table 14. Opamp Specifications

| Spec ID#                                             | Parameter                     | Description                                 | Min   | Тур  | Max             | Units   | Details/<br>Conditions   |
|------------------------------------------------------|-------------------------------|---------------------------------------------|-------|------|-----------------|---------|--------------------------|
| I <sub>DD</sub> (Opamp                               | Block Current.                | V <sub>DD</sub> = 1.8 V. No Load)           | •     |      |                 |         |                          |
| SID94                                                | I <sub>DD HI</sub>            | Power = high                                | _     | 1000 | 1850            | μA      | _                        |
| SID95                                                | I <sub>DD_MED</sub>           | Power = medium                              | _     | 500  | 950             | μA      | -                        |
| SID96                                                | IDD LOW                       | Power = low                                 | _     | 250  | 350             | μA      | -                        |
| GBW (Load = 20 pF, 0.1 mA. V <sub>DDA</sub> = 2.7 V) |                               |                                             |       |      |                 |         |                          |
| SID97                                                | GBW_HI                        | Power = high                                | 6     | -    | _               | MHz     | -                        |
| SID98                                                | GBW_MED                       | Power = medium                              | 4     | -    | -               | MHz     | -                        |
| SID99                                                | GBW_LO                        | Power = low                                 | _     | 1    | _               | MHz     | -                        |
| I <sub>OUT_MAX</sub> (V                              | / <sub>DDA</sub> ≥ 2.7 V, 500 | mV From Rail)                               |       |      |                 |         |                          |
| SID100                                               | IOUT_MAX_HI                   | Power = high                                | 10    | -    | -               | mA      | -                        |
| SID101                                               | IOUT_MAX_MID                  | Power = medium                              | 10    | -    | _               | mA      | -                        |
| SID102                                               | IOUT_MAX_LO                   | Power = low                                 | -     | 5    | _               | mA      | -                        |
| I <sub>OUT</sub> (V <sub>DDA</sub> :                 | = 1.71 V, 500 mV              | From Rail)                                  |       |      |                 |         |                          |
| SID103                                               | IOUT_MAX_HI                   | Power = high                                | 4     | -    | _               | mA      | -                        |
| SID104                                               | IOUT_MAX_MID                  | Power = medium                              | 4     | -    | _               | mA      | -                        |
| SID105                                               | OUT_MAX_LO                    | Power = low                                 | -     | 2    | _               | mA      | -                        |
| SID106                                               | V <sub>IN</sub>               | Charge pump on, $V_{DDA} \ge 2.7 V$         | -0.05 | -    | $V_{DDA} - 0.2$ | V       | -                        |
| SID107                                               | V <sub>CM</sub>               | Charge pump on, $V_{DDA} \ge 2.7 V$         | -0.05 | -    | $V_{DDA} - 0.2$ | V       | -                        |
| VOUT (VDDA                                           | ≥ <b>2.7 V)</b>               |                                             |       |      |                 |         |                          |
| SID108                                               | V <sub>OUT_1</sub>            | Power = high, I <sub>LOAD</sub> =10 mA      | 0.5   | -    | $V_{DDA} - 0.5$ | V       | -                        |
| SID109                                               | V <sub>OUT_2</sub>            | Power = high, I <sub>LOAD</sub> =1 mA       | 0.2   | -    | $V_{DDA} - 0.2$ | V       | -                        |
| SID110                                               | V <sub>OUT_3</sub>            | Power = medium, I <sub>LOAD</sub> =1 mA     | 0.2   | -    | $V_{DDA} - 0.2$ | V       | _                        |
| SID111                                               | V <sub>OUT_4</sub>            | Power = low, I <sub>LOAD</sub> =0.1 mA      | 0.2   | -    | $V_{DDA} - 0.2$ | V       | -                        |
| SID112                                               | V <sub>OS_TR</sub>            | Offset voltage, trimmed                     | 1     | ±0.5 | 1               | mV      | High mode                |
| SID113                                               | V <sub>OS_TR</sub>            | Offset voltage, trimmed                     | -     | ±1   | _               | mV      | Medium mode              |
| SID114                                               | V <sub>OS_TR</sub>            | Offset voltage, trimmed                     | -     | ±2   | -               | mV      | Low mode                 |
| SID115                                               | V <sub>OS_DR_TR</sub>         | Offset voltage drift, trimmed               | -10   | ±3   | 10              | μV/C    | High mode                |
| SID116                                               | V <sub>OS_DR_TR</sub>         | Offset voltage drift, trimmed               | -     | ±10  | _               | μV/C    | Medium mode              |
| SID117                                               | V <sub>OS_DR_TR</sub>         | Offset voltage drift, trimmed               | -     | ±10  | _               | μV/C    | Low mode                 |
| SID118                                               | CMRR                          | DC                                          | 70    | 80   | -               | dB      | V <sub>DDD</sub> = 3.6-V |
| SID119                                               | PSRR                          | At 1 kHz, 100-mV ripple                     | 70    | 85   | -               | dB      | V <sub>DDD</sub> = 3.6-V |
| Noise                                                |                               |                                             |       |      |                 |         |                          |
| SID120                                               | V <sub>N1</sub>               | Input referred, 1 Hz–1 GHz, power =<br>high | _     | 94   | _               | μVrms   | -                        |
| SID121                                               | V <sub>N2</sub>               | Input referred, 1-kHz, power = high         | _     | 72   | _               | nV/rtHz | _                        |



| Table 14. | Opamp | Specifications | (continued) |
|-----------|-------|----------------|-------------|
|-----------|-------|----------------|-------------|

| Spec ID#  | Parameter                                                                                | Description                                                | Min                  | Тур  | Мах                  | Units   | Details/<br>Conditions |  |  |
|-----------|------------------------------------------------------------------------------------------|------------------------------------------------------------|----------------------|------|----------------------|---------|------------------------|--|--|
| SID122    | V <sub>N3</sub>                                                                          | Input referred, 10-kHz, power = high                       | _                    | 28   | _                    | nV/rtHz | _                      |  |  |
| SID123    | V <sub>N4</sub>                                                                          | Input referred, 100-kHz, power = high                      | _                    | 15   | -                    | nV/rtHz | _                      |  |  |
| SID124    | C <sub>LOAD</sub>                                                                        | Stable up to maximum load. Perfor-<br>mance specs at 50 pF | -                    | -    | 125                  | pF      | _                      |  |  |
| SID125    | Slew_rate                                                                                | Cload = 50 pF, Power = High, $V_{DDA} \ge 2.7 V$           | 6 – – '              |      | V/µsec               | _       |                        |  |  |
| SID126    | T_op_wake                                                                                | From disable to enable, no external RC dominating          | _                    | 300  | _                    | µsec    | _                      |  |  |
| Comp_mo   | Comp_mode (Comparator Mode; 50-mV Drive, T <sub>RISE</sub> = T <sub>FALL</sub> (Approx.) |                                                            |                      |      |                      |         |                        |  |  |
| SID127    | T <sub>PD1</sub>                                                                         | Response time; power = high                                | _                    | 150  | _                    | nsec    | _                      |  |  |
| SID128    | T <sub>PD2</sub>                                                                         | Response time; power = medium                              | -                    | 400  | _                    | nsec    | _                      |  |  |
| SID129    | T <sub>PD3</sub>                                                                         | Response time; power = low                                 | -                    | 2000 | _                    | nsec    | _                      |  |  |
| SID130    | Vhyst_op                                                                                 | Hysteresis                                                 | _                    | 10   | _                    | mV      | _                      |  |  |
| Deep Slee | p (Deep Sleep m                                                                          | ode operation is only guaranteed for V                     | <sub>DDA</sub> > 2.5 | V)   |                      |         |                        |  |  |
| SID131    | GBW_DS                                                                                   | Gain bandwidth product                                     | -                    | 50   | _                    | kHz     | _                      |  |  |
| SID132    | IDD_DS                                                                                   | Current                                                    | -                    | 15   | _                    | μΑ      | _                      |  |  |
| SID133    | Vos_DS                                                                                   | Offset voltage                                             | _                    | 5    | -                    | mV      | -                      |  |  |
| SID134    | Vos_dr_DS                                                                                | Offset voltage drift                                       | -                    | 20   | -                    | μV/°C   | -                      |  |  |
| SID135    | Vout_DS                                                                                  | Output voltage                                             | 0.2                  | -    | V <sub>DD</sub> -0.2 | V       | -                      |  |  |
| SID136    | Vcm_DS                                                                                   | Common mode voltage                                        | 0.2                  | -    | V <sub>DD</sub> -1.8 | V       | _                      |  |  |

# Table 15. Comparator DC Specifications<sup>[3]</sup>

| Spec ID# | Parameter            | Description                                                            | Description Min Typ |                                                                                            | Мах                       | Units | Details/<br>Conditions                                                                     |
|----------|----------------------|------------------------------------------------------------------------|---------------------|--------------------------------------------------------------------------------------------|---------------------------|-------|--------------------------------------------------------------------------------------------|
| SID140   | V <sub>OFFSET1</sub> | Input offset voltage, Factory trim                                     | -                   | -                                                                                          | ±10                       | mV    | -                                                                                          |
| SID141   | V <sub>OFFSET2</sub> | Input offset voltage, Custom trim                                      | -                   | -                                                                                          | ±6                        | mV    | -                                                                                          |
| SID141A  | V <sub>OFFSET3</sub> | Input offset voltage, ultra-low-power – ±12 – mV                       |                     | V <sub>DDD</sub> ≥ 2.6 V for<br>Temp < 0°C,<br>V <sub>DDD</sub> ≥ 1.8 V for<br>Temp > 0 °C |                           |       |                                                                                            |
| SID142   | V <sub>HYST</sub>    | Hysteresis when enabled. Common<br>Mode voltage range from 0 to VDD –1 | -                   | 10                                                                                         | 35                        | mV    | -                                                                                          |
| SID143   | V <sub>ICM1</sub>    | Input common mode voltage in normal mode                               | 0                   | -                                                                                          | V <sub>DDD</sub><br>-0.1  | V     | Modes 1 and 2                                                                              |
| SID144   | V <sub>ICM2</sub>    | Input common mode voltage in low power mode                            | 0                   | – V <sub>DDD</sub> V                                                                       |                           | V     | -                                                                                          |
| SID145   | V <sub>ICM3</sub>    | Input common mode voltage in ultra low power mode                      | 0                   | -                                                                                          | V <sub>DDD</sub><br>-1.15 | V     | V <sub>DDD</sub> ≥ 2.6 V for<br>Temp < 0°C,<br>V <sub>DDD</sub> ≥ 1.8 V for<br>Temp > 0 °C |
| SID146   | CMRR                 | Common mode rejection ratio                                            | 50                  | -                                                                                          | -                         | dB    | V <sub>DDD</sub> ≥ 2.7 V                                                                   |
| SID147   | CMRR                 | Common mode rejection ratio                                            | 42                  | -                                                                                          | _                         | dB    | $V_{DDD} \le 2.7 V$                                                                        |
| SID148   | I <sub>CMP1</sub>    | Block current, normal mode                                             | -                   | -                                                                                          | 400                       | μA    | -                                                                                          |
| SID149   | I <sub>CMP2</sub>    | Block current, low power mode                                          | _                   | -                                                                                          | 100                       | μA    | _                                                                                          |

Note 3. ULP LCOMP operating conditions: - V<sub>DDD</sub> 2.6 V-5.5 V for datasheet temp range < 0 °C - V<sub>DDD</sub> 1.8 V-5.5 V for datasheet temp range ≥ 0 °C



# Table 26. PWM AC Specifications

| Spec ID | Parameter               | Description                   | Min                | Тур | Max | Units | <b>Details/Conditions</b> |
|---------|-------------------------|-------------------------------|--------------------|-----|-----|-------|---------------------------|
| SID214  | T <sub>PWMFREQ</sub>    | Operating frequency           | F <sub>CLK</sub>   | -   | 48  | MHz   | _                         |
| SID215  | T <sub>PWMPWINT</sub>   | Pulse width (internal)        | $2 \times T_{CLK}$ | -   | _   | ns    | _                         |
| SID216  | T <sub>PWMEXT</sub>     | Pulse width (external)        | $2 \times T_{CLK}$ | -   | -   | ns    | _                         |
| SID217  | T <sub>PWMKILLINT</sub> | Kill pulse width (internal)   | $2 \times T_{CLK}$ | -   | -   | ns    | -                         |
| SID218  | T <sub>PWMKILLEXT</sub> | Kill pulse width (external)   | $2 \times T_{CLK}$ | -   | _   | ns    | _                         |
| SID219  | T <sub>PWMEINT</sub>    | Enable pulse width (internal) | $2 \times T_{CLK}$ | -   | _   | ns    | _                         |
| SID220  | T <sub>PWMENEXT</sub>   | Enable pulse width (external) | $2 \times T_{CLK}$ | -   | -   | ns    | -                         |
| SID221  | T <sub>PWMRESWINT</sub> | Reset pulse width (internal)  | $2 \times T_{CLK}$ | -   | -   | ns    | _                         |
| SID222  | T <sub>PWMRESWEXT</sub> | Reset pulse width (external)  | $2 \times T_{CLK}$ | _   | _   | ns    | _                         |

βĈ

# Table 27. Fixed I<sup>2</sup>C DC Specifications

| Spec ID | Parameter         | Description                                 | Min | Тур | Max | Units | Details/Conditions |
|---------|-------------------|---------------------------------------------|-----|-----|-----|-------|--------------------|
| SID223  | I <sub>I2C1</sub> | Block current consumption at 100 kHz        | -   | -   | 50  | μA    | _                  |
| SID224  | I <sub>I2C2</sub> | Block current consumption at 400 kHz        | -   | -   | 155 | μA    | _                  |
| SID225  | I <sub>I2C3</sub> | Block current consumption at 1 Mbps         | -   | -   | 390 | μA    | _                  |
| SID226  | I <sub>I2C4</sub> | I <sup>2</sup> C enabled in Deep Sleep mode | -   | -   | 1.4 | μA    | _                  |

# Table 28. Fixed I<sup>2</sup>C AC Specifications

| Spec ID | Parameter         | Description | Min | Тур | Max | Units | <b>Details/Conditions</b> |
|---------|-------------------|-------------|-----|-----|-----|-------|---------------------------|
| SID227  | F <sub>I2C1</sub> | Bit rate    | _   | -   | 1   | Mbps  | -                         |

# LCD Direct Drive

#### Table 29. LCD Direct Drive DC Specifications

| Spec ID | Parameter             | Description                                                | Min | Тур  | Max  | Units | <b>Details/Conditions</b>                |
|---------|-----------------------|------------------------------------------------------------|-----|------|------|-------|------------------------------------------|
| SID228  | ILCDLOW               | Operating current in low-power mode                        | -   | 17.5 | -    | μA    | 16 × 4 small segment<br>display at 50 Hz |
| SID229  | C <sub>LCDCAP</sub>   | LCD capacitance per segment/common driver                  | -   | 500  | 5000 | pF    | _                                        |
| SID230  | LCD <sub>OFFSET</sub> | Long-term segment offset                                   | -   | 20   | -    | mV    | -                                        |
| SID231  | I <sub>LCDOP1</sub>   | LCD system operating current<br>V <sub>BIAS</sub> = 5 V.   | _   | 2    | _    | mA    | 32 × 4 segments.<br>50 Hz at 25 °C       |
| SID232  | I <sub>LCDOP2</sub>   | LCD system operating current.<br>V <sub>BIAS</sub> = 3.3 V | -   | 2    | -    | mA    | 32 × 4 segments<br>50 Hz at 25 °C        |

#### Table 30. LCD Direct Drive AC Specifications

| Spec ID | Parameter        | Description    | Min | Тур | Max | Units | <b>Details/Conditions</b> |
|---------|------------------|----------------|-----|-----|-----|-------|---------------------------|
| SID233  | F <sub>LCD</sub> | LCD frame rate | 10  | 50  | 150 | Hz    | -                         |

# Table 31. Fixed UART DC Specifications

| Spec ID | Parameter          | Description                            | Min | Тур | Max | Units | Details/Conditions |
|---------|--------------------|----------------------------------------|-----|-----|-----|-------|--------------------|
| SID234  | I <sub>UART1</sub> | Block current consumption at 100 kbps  | 1   | -   | 55  | μA    | _                  |
| SID235  | I <sub>UART2</sub> | Block current consumption at 1000 kbps | _   | _   | 360 | μA    | _                  |



## Table 32. Fixed UART AC Specifications

| Spec ID | Parameter         | Description | Min | Тур | Max | Units | Details/Conditions |
|---------|-------------------|-------------|-----|-----|-----|-------|--------------------|
| SID236  | F <sub>UART</sub> | Bit rate    | -   | -   | 1   | Mbps  | _                  |

SPI Specifications

## Table 33. Fixed SPI DC Specifications

| Spec ID | Parameter         | Description                         | Min | Тур | Max | Units | <b>Details/Conditions</b> |
|---------|-------------------|-------------------------------------|-----|-----|-----|-------|---------------------------|
| SID237  | I <sub>SPI1</sub> | Block current consumption at 1 Mbps | -   | -   | 360 | μA    | _                         |
| SID238  | I <sub>SPI2</sub> | Block current consumption at 4 Mbps | -   | -   | 560 | μA    | _                         |
| SID239  | I <sub>SPI3</sub> | Block current consumption at 8 Mbps | -   | -   | 600 | μA    | -                         |

## Table 34. Fixed SPI AC Specifications

| Spec ID | Parameter        | Description                                       | Min | Тур | Max | Units | <b>Details/Conditions</b> |
|---------|------------------|---------------------------------------------------|-----|-----|-----|-------|---------------------------|
| SID240  | F <sub>SPI</sub> | SPI operating frequency (master; 6X oversampling) | -   | -   | 8   | MHz   | _                         |

#### Table 35. Fixed SPI Master Mode AC Specifications

| Spec ID | Parameter        | Description                                                                     | Min | Тур | Max | Units | Details/Conditions                  |
|---------|------------------|---------------------------------------------------------------------------------|-----|-----|-----|-------|-------------------------------------|
| SID241  | T <sub>DMO</sub> | MOSI valid after Sclock driving edge                                            | -   | -   | 18  | ns    | _                                   |
| SID242  | T <sub>DSI</sub> | MISO valid before Sclock capturing edge.<br>Full clock, late MISO sampling used | 20  | -   | -   | ns    | Full clock, late MISO<br>sampling   |
| SID243  | Т <sub>НМО</sub> | Previous MOSI data hold time                                                    | 0   | -   | -   | ns    | Referred to Slave<br>capturing edge |

## Table 36. Fixed SPI Slave Mode AC Specifications

| Spec ID | Parameter            | Description                                                    | Min | Тур | Max                          | Units | Details/Conditions      |
|---------|----------------------|----------------------------------------------------------------|-----|-----|------------------------------|-------|-------------------------|
| SID244  | T <sub>DMI</sub>     | MOSI valid before Sclock capturing edge                        | 40  | -   | -                            | ns    | _                       |
| SID245  | T <sub>DSO</sub>     | MISO valid after Sclock driving edge                           | -   | -   | 42 + 3<br>× T <sub>CPU</sub> | ns    | _                       |
| SID246  | T <sub>DSO_ext</sub> | MISO valid after Sclock driving edge in<br>external clock mode | -   | -   | 53                           | ns    | V <sub>DD</sub> < 3.0 V |
| SID247  | T <sub>HSO</sub>     | Previous MISO data hold time                                   | 0   | -   | -                            | ns    | -                       |
| SID248  | T <sub>SSELSCK</sub> | SSEL valid to first SCK valid edge                             | 100 | _   | _                            | ns    | _                       |

# Memory

## Table 37. Flash DC Specifications

| Spec ID | Parameter         | Description                           | Min  | Тур | Max | Units | Details/Conditions          |
|---------|-------------------|---------------------------------------|------|-----|-----|-------|-----------------------------|
| SID249  | V <sub>PE</sub>   | Erase and program voltage             | 1.71 | -   | 5.5 | V     | _                           |
| SID309  | T <sub>WS48</sub> | Number of Wait states at 32–48 MHz    | 2    | _   | Ι   |       | CPU execution from flash    |
| SID310  | T <sub>WS32</sub> | Number of Wait states at 16–32 MHz    | 1    | _   | _   |       | CPU execution from<br>flash |
| SID311  | T <sub>WS16</sub> | Number of Wait states for<br>0–16 MHz | 0    | _   |     |       | CPU execution from flash    |



# Table 47. IMO AC Specifications

| Spec ID | Parameter            | Description                          | Min | Тур | Max | Units | Details/Conditions          |
|---------|----------------------|--------------------------------------|-----|-----|-----|-------|-----------------------------|
| SID296  | F <sub>IMOTOL3</sub> | Frequency variation from 3 to 48 MHz | -   | -   | ±2  | %     | With API-called calibration |
| SID297  | F <sub>IMOTOL3</sub> | IMO startup time                     | -   | -   | 12  | μs    | -                           |

Internal Low-Speed Oscillator

## Table 48. ILO DC Specifications

| Spec ID | Parameter                       | neter Description |   | Тур | Max  | Units | Details/Conditions |
|---------|---------------------------------|-------------------|---|-----|------|-------|--------------------|
| SID298  | ILO operating current at 32 kHz |                   | _ | 0.3 | 1.05 | μA    | _                  |

## Table 49. ILO AC Specifications

| Spec ID | Parameter              | Description              | Min | Тур | Max | Units | Details/Conditions |
|---------|------------------------|--------------------------|-----|-----|-----|-------|--------------------|
| SID299  | T <sub>STARTILO1</sub> | ILO startup time         | -   | -   | 2   | ms    | -                  |
| SID300  | F <sub>ILOTRIM1</sub>  | 32-kHz trimmed frequency | 15  | 32  | 50  | kHz   | -                  |

## Table 50. External Clock Specifications

| Spec ID | Parameter  | Description                        | Min | Тур | Max | Units | Details/Conditions    |
|---------|------------|------------------------------------|-----|-----|-----|-------|-----------------------|
| SID301  | ExtClkFreq | External clock input frequency     | 0   | -   | 48  | MHz   | CMOS input level only |
| SID302  | ExtClkDuty | Duty cycle; Measured at $V_{DD/2}$ | 45  | -   | 55  | %     | CMOS input level only |

## Table 51. UDB AC Specifications

| Spec ID    | Parameter                                                                                                      | Description                                        | Min | Тур | Max | Units | Details/Conditions |
|------------|----------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-----|-----|-----|-------|--------------------|
| Data Path  |                                                                                                                |                                                    |     |     |     |       |                    |
| SID303     | FMAX-TIMERMax frequency of 16-bit timer in a<br>UDB pair48MHz                                                  |                                                    |     |     |     | -     |                    |
| SID304     | F <sub>MAX-ADDER</sub>                                                                                         | Max frequency of 16-bit adder in a<br>UDB pair     | _   | _   | 48  | MHz   | _                  |
| SID305     | F <sub>MAX_CRC</sub>                                                                                           | Max frequency of 16-bit CRC/PRS in a UDB pair      | _   | _   | 48  | MHz   | _                  |
| PLD Perfor | mance in UDB                                                                                                   |                                                    |     |     |     |       |                    |
| SID306     | F <sub>MAX_PLD</sub>                                                                                           | Max frequency of 2-pass PLD function in a UDB pair | _   | _   | 48  | MHz   | -                  |
| Clock to O | Clock to Output Performance                                                                                    |                                                    |     |     |     |       |                    |
| SID307     | T <sub>CLK_OUT_UDB1</sub> Prop. delay for clock in to data out at _ 15 _ ns                                    |                                                    | ns  | -   |     |       |                    |
| SID308     | 08     T <sub>CLK_OUT_UDB2</sub> Prop. delay for clock in to data out,<br>Worst case     -     25     -     ns |                                                    |     |     | ns  | _     |                    |



# Table 52. BLE Subsystem

| Spec ID#         | Parameter                                                  | Description                                                                                                                      | Min | Тур | Max | Units | Details/<br>Conditions                                    |
|------------------|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|-----------------------------------------------------------|
| <b>RF Receiv</b> | er Specification                                           | •                                                                                                                                | •   |     |     |       |                                                           |
| SID340           |                                                            | RX sensitivity with idle transmitter                                                                                             | -   | -89 | -   | dBm   | -                                                         |
| SID340A          | RXS, IDLE                                                  | RX sensitivity with idle transmitter excluding Balun loss                                                                        |     | -91 | -   | dBm   | Guaranteed by design simulation                           |
| SID341           | RXS, DIRTY                                                 | RX sensitivity with dirty transmitter                                                                                            | -   | -87 | -70 | dBm   | RF-PHY Specification<br>(RCV-LE/CA/01/C)                  |
| SID342           | RXS, HIGHGAIN                                              | RX sensitivity in high-gain mode with idle transmitter                                                                           | -   | -91 | -   | dBm   | -                                                         |
| SID343           | PRXMAX                                                     | Maximum input power                                                                                                              | -10 | -1  | -   | dBm   | RF-PHY Specification<br>(RCV-LE/CA/06/C)                  |
| SID344           | CI1                                                        | Co-channel interference,<br>Wanted signal at –67 dBm and Inter-<br>ferer at FRX                                                  | _   | 9   | 21  | dB    | RF-PHY Specification<br>(RCV-LE/CA/03/C)                  |
| SID345           | CI2                                                        | Adjacent channel interference<br>Wanted signal at –67 dBm and Inter-<br>ferer at FRX ±1 MHz                                      | _   | 3   | 15  | dB    | RF-PHY Specification<br>(RCV-LE/CA/03/C)                  |
| SID346           | CI3                                                        | Adjacent channel interference<br>Wanted signal at –67 dBm and Inter-<br>ferer at FRX ±2 MHz                                      | _   | -29 | -   | dB    | RF-PHY Specification<br>(RCV-LE/CA/03/C)                  |
| SID347           | Cl4                                                        | Adjacent channel interference<br>Wanted signal at –67 dBm and Inter-<br>ferer at ≥FRX ±3 MHz                                     | _   | -39 | -   | dB    | RF-PHY Specification<br>(RCV-LE/CA/03/C)                  |
| SID348           | CI5                                                        | Adjacent channel interference<br>Wanted Signal at –67 dBm and Inter-<br>ferer at Image frequency (F <sub>IMAGE</sub> )           | -   | -20 | -   | dB    | RF-PHY Specification<br>(RCV-LE/CA/03/C)                  |
| SID349           | Cl6                                                        | Adjacent channel interference<br>Wanted signal at –67 dBm and Inter-<br>ferer at Image frequency (F <sub>IMAGE</sub> ±<br>1 MHz) | _   | -30 | -   | dB    | RF-PHY Specification<br>(RCV-LE/CA/03/C)                  |
| SID350           | OBB1                                                       | Out-of-band blocking,<br>Wanted signal at –67 dBm and Inter-<br>ferer at F = 30–2000 MHz                                         | -30 | -27 | -   | dBm   | RF-PHY Specification<br>(RCV-LE/CA/04/C)                  |
| SID351           | OBB2                                                       | Out-of-band blocking,<br>Wanted signal at –67 dBm and Inter-<br>ferer at F = 2003–2399 MHz                                       | -35 | -27 | -   | dBm   | RF-PHY Specification<br>(RCV-LE/CA/04/C)                  |
| SID352           | OBB3                                                       | Out-of-band blocking,<br>Wanted signal at –67 dBm and Inter-<br>ferer at F = 2484–2997 MHz                                       | -35 | -27 | -   | dBm   | RF-PHY Specification<br>(RCV-LE/CA/04/C)                  |
| SID353           | OBB4                                                       | Out-of-band blocking,<br>Wanted signal a –67 dBm and Inter-<br>ferer at F = 3000–12750 MHz                                       | -30 | -27 | -   | dBm   | RF-PHY Specification<br>(RCV-LE/CA/04/C)                  |
| SID354           | IMD                                                        | Intermodulation performance<br>Wanted signal at –64 dBm and 1-Mbps<br>BLE, third, fourth, and fifth offset<br>channel            | -50 | _   | _   | dBm   | RF-PHY Specification<br>(RCV-LE/CA/05/C)                  |
| SID355           | D355 RXSE1 Receiver spurious emission<br>30 MHz to 1.0 GHz |                                                                                                                                  | _   | _   | -57 | dBm   | 100-kHz measurement<br>bandwidth<br>ETSI EN300 328 V1.8.1 |



# Table 52. BLE Subsystem (continued)

| Spec ID#                  | Parameter       | Description                                         | Min  | Тур  | Мах  | Units | Details/<br>Conditions                                     |
|---------------------------|-----------------|-----------------------------------------------------|------|------|------|-------|------------------------------------------------------------|
| SID378                    | ITX,-6dBm       | TX current at –6-dBm setting (PA3)                  | -    | 14.5 | -    | mA    | _                                                          |
| SID379                    | ITX,-12dBm      | TX current at –12-dBm setting (PA2)                 | -    | 13.2 | -    | mA    | _                                                          |
| SID380                    | ITX,-18dBm      | TX current at –18-dBm setting (PA1)                 | -    | 12.5 | -    | mA    | -                                                          |
| SID380A                   | lavg_1sec, 0dBm | Average current at 1-second BLE connection interval | _    | 17.1 | _    | μΑ    | TXP: 0 dBm; ±20-ppm<br>master and slave clock<br>accuracy. |
| SID380B                   | lavg_4sec, 0dBm | Average current at 4-second BLE connection interval | _    | 6.1  | _    | μΑ    | TXP: 0 dBm; ±20-ppm<br>master and slave clock<br>accuracy. |
| General RF Specifications |                 |                                                     |      |      |      |       |                                                            |
| SID381                    | FREQ            | RF operating frequency                              | 2400 | -    | 2482 | MHz   | -                                                          |
| SID382                    | CHBW            | Channel spacing                                     | -    | 2    | -    | MHz   | -                                                          |
| SID383                    | DR              | On-air data rate                                    | -    | 1000 | -    | kbps  | -                                                          |
| SID384                    | IDLE2TX         | BLE.IDLE to BLE. TX transition time                 | -    | 120  | 140  | μs    | -                                                          |
| SID385                    | IDLE2RX         | BLE.IDLE to BLE. RX transition time                 | -    | 75   | 120  | μs    | -                                                          |
| RSSI Spec                 | ifications      | ·                                                   |      |      |      |       |                                                            |
| SID386                    | RSSI, ACC       | RSSI accuracy                                       | -    | ±5   | -    | dB    | -                                                          |
| SID387                    | RSSI, RES       | RSSI resolution                                     | _    | 1    | -    | dB    | -                                                          |
| SID388                    | RSSI, PER       | RSSI sample period                                  | _    | 6    | _    | μs    | _                                                          |

# Table 53. ECO Specifications

| Spec ID# | Parameter           | Description                    | Min | Тур  | Max | Units | Details/<br>Conditions |  |  |  |
|----------|---------------------|--------------------------------|-----|------|-----|-------|------------------------|--|--|--|
| SID389   | F <sub>ECO</sub>    | Crystal frequency              | -   | 24   | _   | MHz   | -                      |  |  |  |
| SID390   | F <sub>TOL</sub>    | Frequency tolerance            | -50 | _    | 50  | ppm   | _                      |  |  |  |
| SID391   | ESR                 | Equivalent series resistance   | -   | _    | 60  | Ω     | _                      |  |  |  |
| SID392   | PD                  | Drive level                    | -   | _    | 100 | μW    | _                      |  |  |  |
| SID393   | T <sub>START1</sub> | Startup time (Fast Charge on)  | -   | _    | 850 | μs    | -                      |  |  |  |
| SID394   | T <sub>START2</sub> | Startup time (Fast Charge off) | -   | -    | 3   | ms    | -                      |  |  |  |
| SID395   | CL                  | Load capacitance               | -   | 8    | -   | pF    | _                      |  |  |  |
| SID396   | C0                  | Shunt capacitance              | -   | 1.1  | -   | pF    | -                      |  |  |  |
| SID397   | I <sub>ECO</sub>    | Operating current              | -   | 1400 | —   | μA    | _                      |  |  |  |







001-96603 \*B

SYMBOL

A

A1

D

Е

D1

E1

MD

ME

Ν

Øb

eD

еE

SD

SE



# 





SYMBOL

Α

A1

D

Е

D1

E1

MD

ME

Ν

Øb

eD

еE

SD

SE



# Acronyms

## Table 60. Acronyms Used in this Document

| Acronym          | Description                                                                                             |
|------------------|---------------------------------------------------------------------------------------------------------|
| abus             | analog local bus                                                                                        |
| ADC              | analog-to-digital converter                                                                             |
| AG               | analog global                                                                                           |
| AHB              | AMBA (advanced microcontroller bus archi-<br>tecture) high-performance bus, an Arm data<br>transfer bus |
| ALU              | arithmetic logic unit                                                                                   |
| AMUXBUS          | analog multiplexer bus                                                                                  |
| API              | application programming interface                                                                       |
| APSR             | application program status register                                                                     |
| Arm <sup>®</sup> | advanced RISC machine, a CPU architecture                                                               |
| ATM              | automatic thump mode                                                                                    |
| BW               | bandwidth                                                                                               |
| CAN              | Controller Area Network, a communications protocol                                                      |
| CMRR             | common-mode rejection ratio                                                                             |
| CPU              | central processing unit                                                                                 |
| CRC              | cyclic redundancy check, an error-checking protocol                                                     |
| DAC              | digital-to-analog converter, see also IDAC, VDAC                                                        |
| DFB              | digital filter block                                                                                    |
| DIO              | digital input/output, GPIO with only digital capabilities, no analog. See GPIO.                         |
| DMIPS            | Dhrystone million instructions per second                                                               |
| DMA              | direct memory access, see also TD                                                                       |
| DNL              | differential nonlinearity, see also INL                                                                 |
| DNU              | do not use                                                                                              |
| DR               | port write data registers                                                                               |
| DSI              | digital system interconnect                                                                             |
| DWT              | data watchpoint and trace                                                                               |
| ECC              | error correcting code                                                                                   |
| ECO              | external crystal oscillator                                                                             |
| EEPROM           | electrically erasable programmable read-only memory                                                     |
| EMI              | electromagnetic interference                                                                            |
| EMIF             | external memory interface                                                                               |
| EOC              | end of conversion                                                                                       |
| EOF              | end of frame                                                                                            |
| EPSR             | execution program status register                                                                       |
| ESD              | electrostatic discharge                                                                                 |

## Table 60. Acronyms Used in this Document (continued)

| Acronym                  | Description                                            |
|--------------------------|--------------------------------------------------------|
| ETM                      | embedded trace macrocell                               |
| FIR                      | finite impulse response, see also IIR                  |
| FPB                      | flash patch and breakpoint                             |
| FS                       | full-speed                                             |
| GPIO                     | general-purpose input/output, applies to a PSoC pin    |
| HVI                      | high-voltage interrupt, see also LVI, LVD              |
| IC                       | integrated circuit                                     |
| IDAC                     | current DAC, see also DAC, VDAC                        |
| IDE                      | integrated development environment                     |
| I <sup>2</sup> C, or IIC | Inter-Integrated Circuit, a communications protocol    |
| IIR                      | infinite impulse response, see also FIR                |
| ILO                      | internal low-speed oscillator, see also IMO            |
| IMO                      | internal main oscillator, see also ILO                 |
| INL                      | integral nonlinearity, see also DNL                    |
| I/O                      | input/output, see also GPIO, DIO, SIO, USBIO           |
| IPOR                     | initial power-on reset                                 |
| IPSR                     | interrupt program status register                      |
| IRQ                      | interrupt request                                      |
| ITM                      | instrumentation trace macrocell                        |
| LCD                      | liquid crystal display                                 |
| LIN                      | Local Interconnect Network, a communications protocol. |
| LR                       | link register                                          |
| LUT                      | lookup table                                           |
| LVD                      | low-voltage detect, see also LVI                       |
| LVI                      | low-voltage interrupt, see also HVI                    |
| LVTTL                    | low-voltage transistor-transistor logic                |
| MAC                      | multiply-accumulate                                    |
| MCU                      | microcontroller unit                                   |
| MISO                     | master-in slave-out                                    |
| NC                       | no connect                                             |
| NMI                      | nonmaskable interrupt                                  |
| NRZ                      | non-return-to-zero                                     |
| NVIC                     | nested vectored interrupt controller                   |
| NVL                      | nonvolatile latch, see also WOL                        |
| opamp                    | operational amplifier                                  |
| PAL                      | programmable array logic, see also PLD                 |



Acronym

| Acronym           | Description                                                  |  |  |
|-------------------|--------------------------------------------------------------|--|--|
| PC                | program counter                                              |  |  |
| PCB               | printed circuit board                                        |  |  |
| PGA               | programmable gain amplifier                                  |  |  |
| PHUB              | peripheral hub                                               |  |  |
| PHY               | physical layer                                               |  |  |
| PICU              | port interrupt control unit                                  |  |  |
| PLA               | programmable logic array                                     |  |  |
| PLD               | programmable logic device, see also PAL                      |  |  |
| PLL               | phase-locked loop                                            |  |  |
| PMDD              | package material declaration data sheet                      |  |  |
| POR               | power-on reset                                               |  |  |
| PRES              | precise power-on reset                                       |  |  |
| PRS               | pseudo random sequence                                       |  |  |
| PS                | port read data register                                      |  |  |
| PSoC <sup>®</sup> | Programmable System-on-Chip™                                 |  |  |
| PSRR              | power supply rejection ratio                                 |  |  |
| PWM               | pulse-width modulator                                        |  |  |
| RAM               | random-access memory                                         |  |  |
| RISC              | reduced-instruction-set computing                            |  |  |
| RMS               | root-mean-square                                             |  |  |
| RTC               | real-time clock                                              |  |  |
| RTL               | register transfer language                                   |  |  |
| RTR               | remote transmission request                                  |  |  |
| RX                | receive                                                      |  |  |
| SAR               | successive approximation register                            |  |  |
| SC/CT             | switched capacitor/continuous time                           |  |  |
| SCL               | I <sup>2</sup> C serial clock                                |  |  |
| SDA               | I <sup>2</sup> C serial data                                 |  |  |
| S/H               | sample and hold                                              |  |  |
| SINAD             | signal to noise and distortion ratio                         |  |  |
| SIO               | special input/output, GPIO with advanced features. See GPIO. |  |  |
| SOC               | start of conversion                                          |  |  |
| SOF               | start of frame                                               |  |  |
| SPI               | Serial Peripheral Interface, a communications protocol       |  |  |
| SR                | slew rate                                                    |  |  |
| SRAM              | static random access memory                                  |  |  |
| SRES              | software reset                                               |  |  |

# Table 60. Acronyms Used in this Document (continued)

#### Acronym Description SWV single-wire viewer TD transaction descriptor, see also DMA THD total harmonic distortion TIA transimpedance amplifier TRM technical reference manual TTL transistor-transistor logic ΤХ transmit UART Universal Asynchronous Transmitter Receiver, a communications protocol UDB universal digital block USB Universal Serial Bus USBIO USB input/output, PSoC pins used to connect to a USB port VDAC voltage DAC, see also DAC, IDAC WDT watchdog timer WOL write once latch, see also NVL WRES watchdog timer reset **XRES** external reset I/O pin **XTAL** crystal

Table 60. Acronyms Used in this Document (continued)

SWD



# **Revision History**

| Descripti<br>Documen | Description Title: PSoC <sup>®</sup> 4: 4200_BLE Family Datasheet Programmable System-on-Chip (PSoC <sup>®</sup> )<br>Document Number: 002-23053 |                    |                    |                       |  |  |  |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|-----------------------|--|--|--|
| Revision             | ECN                                                                                                                                              | Orig. of<br>Change | Submission<br>Date | Description of Change |  |  |  |
| **                   | 6078076                                                                                                                                          | PMAD/<br>WKA       | 02/22/2018         | New datasheet         |  |  |  |