

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

## Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XF

| Product Status             | Active                                                                                       |
|----------------------------|----------------------------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0                                                                              |
| Core Size                  | 32-Bit Single-Core                                                                           |
| Speed                      | 48MHz                                                                                        |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, Microwire, SmartCard, SPI, SSP, UART/USART                   |
| Peripherals                | Bluetooth, Brown-out Detect/Reset, Cap Sense, LCD, LVD, POR, PWM, SmartCard, SmartSense, WDT |
| Number of I/O              | 36                                                                                           |
| Program Memory Size        | 128KB (128K x 8)                                                                             |
| Program Memory Type        | FLASH                                                                                        |
| EEPROM Size                | -                                                                                            |
| RAM Size                   | 16K x 8                                                                                      |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 5.5V                                                                                 |
| Data Converters            | A/D 8x12b                                                                                    |
| Oscillator Type            | Internal                                                                                     |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                            |
| Mounting Type              | Surface Mount                                                                                |
| Package / Case             | 56-UFQFN Exposed Pad                                                                         |
| Supplier Device Package    | 56-QFN (7x7)                                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/cy8c4247lqi-bl493t                |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# Contents

| Functional Definition        | . 5 |
|------------------------------|-----|
| CPU and Memory Subsystem     | . 5 |
| System Resources             | . 5 |
| BLE Radio and Subsystem      | 6   |
| Analog Blocks                | . 7 |
| Programmable Digital         | . 8 |
| Fixed-Function Digital       | . 9 |
| GPIO                         | . 9 |
| Special-Function Peripherals | 10  |
| Pinouts                      | 11  |
| Power                        | 16  |
| Development Support          | 17  |
| Documentation                | 17  |
| Online                       | 17  |
| Tools                        | 17  |
| Electrical Specifications    | 18  |
| Absolute Maximum Ratings     | 18  |
| Device-Level Specifications  | 18  |
| Analog Peripherals           | 23  |
| Digital Peripherals          | 27  |

| Memory                                  | 29 |
|-----------------------------------------|----|
| System Resources                        | 30 |
| Ordering Information                    | 37 |
| Ordering Code Definitions               |    |
| Packaging                               | 39 |
| WLCSP Compatibility                     | 41 |
| Acronyms                                | 45 |
| Document Conventions                    | 47 |
| Units of Measure                        | 47 |
| Revision History                        | 48 |
| Sales, Solutions, and Legal Information | 49 |
| Worldwide Sales and Design Support      | 49 |
| Products                                | 49 |
| PSoC® Solutions                         |    |
| Cypress Developer Community             |    |
| Technical Support                       |    |
|                                         |    |



### CPU and Memory Subsystem

### CPU

The Cortex-M0 CPU in PSoC 4200\_BL is part of the 32-bit MCU subsystem, which is optimized for low-power operation with extensive clock gating. It mostly uses 16-bit instructions and executes a subset of the Thumb-2 instruction set. This enables fully compatible binary upward migration of the code to higher-performance processors such as Cortex-M3 and M4. The Cypress implementation includes a hardware multiplier that provides a 32-bit result in one cycle. It includes a nested vectored interrupt controller (NVIC) block with 32 interrupt inputs and a wakeup interrupt controller (WIC). The WIC can wake the processor up from the Deep Sleep mode, allowing power to the main processor to be switched off when the chip is in the Deep Sleep mode. The Cortex-M0 CPU provides a nonmaskable interrupt (NMI) input, which is made available to the user when it is not in use for system functions requested by the user.

The CPU also includes an SWD interface, which is a 2-wire form of JTAG; the debug configuration used for PSoC 4200\_BL has four break-point (address) comparators and two watchpoint (data) comparators.

#### Flash

The PSoC 4200\_BL device has a flash module with 256 KB of flash memory, tightly coupled to the CPU to improve average access times from the flash block. The flash block is designed to deliver 2 wait-state (WS) access time at 48 MHz and with 1-WS access time at 24 MHz. The flash accelerator delivers 85% of single-cycle SRAM access performance on average. Part of the flash module can be used to emulate EEPROM operation if required. Maximum erase and program time is 20 ms per row (256 bytes). This also applies to the emulated EEPROM.

#### SRAM

SRAM memory is retained during Hibernate.

#### SROM

The 8-KB supervisory ROM contains a library of executable functions for flash programming. These functions are accessed through supervisory calls (SVC) and enable in-system programming of the flash memory.

#### DMA

A DMA engine, with eight channels, is provided that can do 32-bit transfers and has chainable ping-pong descriptors.

## System Resources

#### Power System

The power system is described in detail in the section Power on page 16. It provides an assurance that the voltage levels are as required for the respective modes, and can either delay the mode entry (on power-on reset (POR), for example) until voltage levels are as required or generate resets (brownout detect (BOD)) or interrupts when the power supply reaches a particular programmable level between 1.8 and 4.5 V (low voltage detect (LVD)).

PSoC 4200\_BL operates with a single external supply (1.71 to 5.5 V without radio, and 1.9 V to 5.5 V with radio). The device has five different power modes; transitions between these modes are managed by the power system. PSoC 4200\_BL provides Sleep, Deep Sleep, Hibernate, and Stop low-power modes. Refer to the *Technical Reference Manual* for more details.

#### Clock System

The PSoC 4200\_BL clock system is responsible for providing clocks to all subsystems that require clocks and for switching between different clock sources without glitching. In addition, the clock system ensures that no metastable conditions occur.

The clock system for PSoC 4200\_BL consists of the internal main oscillator (IMO), the internal low-speed oscillator (ILO), the 24-MHz external crystal oscillator (ECO) and the 32-kHz watch crystal oscillator (WCO). In addition, an external clock may be supplied from a pin.

#### IMO Clock Source

The IMO is the primary source of internal clocking in PSoC 4200\_BL. It is trimmed during testing to achieve the specified accuracy. Trim values are stored in nonvolatile latches (NVL). Additional trim settings from flash can be used to compensate for changes. The IMO default frequency is 24 MHz and it can be adjusted between 3 to 48 MHz in steps of 1 MHz. The IMO tolerance with Cypress-provided calibration settings is  $\pm 2\%$ .

### ILO Clock Source

The ILO is a very low-power oscillator, which is primarily used to generate clocks for the peripheral operation in the Deep Sleep mode. ILO-driven counters can be calibrated to the IMO to improve accuracy. Cypress provides a software component, which does the calibration.

#### External Crystal Oscillator (ECO)

The ECO is used as the active clock for the BLE subsystem to meet the  $\pm 50$ -ppm clock accuracy of the Bluetooth 4.2 Specification. PSoC 4200\_BL includes a tunable load capacitor to tune the crystal clock frequency by measuring the actual clock frequency. The high-accuracy ECO clock can also be used as a system clock.

#### Watch Crystal Oscillator (WCO)

The WCO is used as the sleep clock for the BLE subsystem to meet the  $\pm$ 500-ppm clock accuracy for the Bluetooth 4.2 Specification. The sleep clock provides an accurate sleep timing and enables wakeup at the specified advertisement and connection intervals. The WCO output can be used to realize the real-time clock (RTC) function in firmware.

#### Watchdog Timer

A watchdog timer is implemented in the clock block running from the ILO or from the WCO; this allows the watchdog operation during Deep Sleep and generates a watchdog reset if not serviced before the timeout occurs. The watchdog reset is recorded in the Reset Cause register. With the WCO and firmware, an accurate real-time clock (within the bounds of the 32-kHz crystal accuracy) can be realized.





Figure 3. PSoC 4200\_BL MCU Clocking Architecture

The HFCLK signal can be divided down (see Figure 3) to generate synchronous clocks for the UDBs, and the analog and digital peripherals. There are a total of 12 clock dividers for PSoC 4200\_BL: ten with 16-bit divide capability and two with 16.5-bit divide capability. This allows the generation of 16 divided clock signals, which can be used by peripheral blocks. The analog clock leads the digital clocks to allow analog events to occur before the digital clock-related noise is generated. The 16-bit and 16.5-bit dividers allow a lot of flexibility in generating fine-grained frequency values and are fully supported in PSoC Creator.

#### Reset

PSoC 4200\_BL device can be reset from a variety of sources including a software reset. Reset events are asynchronous and guarantee reversion to a known state. The reset cause is recorded in a register, which is sticky through resets and allows the software to determine the cause of the reset. An XRES pin is reserved for an external reset to avoid complications with the configuration and multiple pin functions during power-on or reconfiguration. The XRES pin has an internal pull-up resistor that is always enabled.

#### Voltage Reference

The PSoC 4200\_BL reference system generates all internally required references. A one-percent voltage reference spec is provided for the 12-bit ADC. To allow better signal-to-noise ratios (SNR) and better absolute accuracy, it is possible to bypass the internal reference using a GPIO pin or use an external reference for the SAR. Refer to Table 19, "SAR ADC AC Specifications," on page 26 for details.

### **BLE Radio and Subsystem**

PSoC 4200\_BL incorporates a Bluetooth Smart subsystem that contains the Physical Layer (PHY) and Link Layer (LL) engines with an embedded AES-128 security engine. The physical layer consists of the digital PHY and the RF transceiver that transmits and receives GFSK packets at 1 Mbps over a 2.4-GHz ISM band, which is compliant with Bluetooth Smart Bluetooth Specification 4.2. The baseband controller is a composite hardware and firmware implementation that supports both master and slave modes. Key protocol elements, such as HCI and link control, are implemented in firmware. Time-critical functional blocks, such as encryption, CRC, data whitening, and access code correlation, are implemented in hardware (in the LL engine).

The RF transceiver contains an integrated balun, which provides a single-ended RF port pin to drive a 50- $\Omega$  antenna via a matching/filtering network. In the receive direction, this block converts the RF signal from the antenna to a digital bit stream after performing GFSK demodulation. In the transmit direction, this block performs GFSK modulation and then converts a digital baseband signal to a radio frequency before transmitting it to air through the antenna.

The Bluetooth Smart Radio and Subsystem (BLESS) requires a 1.9-V minimum supply (the range varies from 1.9 V to 5.5 V).

Key features of BLESS are as follows:

- Master and slave single-mode protocol stack with logical link control and adaptation protocol (L2CAP), attribute (ATT), and security manager (SM) protocols
- API access to generic attribute profile (GATT), generic access profile (GAP), and L2CAP
- L2CAP connection-oriented channel
- GAP features
  - Broadcaster, Observer, Peripheral, and Central roles
  - □ Security mode 1: Level 1, 2, 3, and 4
  - □ Security mode 2: Level 1 and 2
  - □ User-defined advertising data
  - Multiple bond support
- GATT features
  - GATT client and server
  - Supports GATT sub-procedures
  - □ 32-bit universally unique identifier (UUID)
- Security Manager (SM)
  - Pairing methods: Just works, Passkey Entry, Out of Band and Numeric Comparison
  - Authenticated man-in-the-middle (MITM) protection and data signing
  - LE Secure Connections (Bluetooth 4.2 feature)
- Link Layer (LL)
  - Master and Slave roles
  - □ 128-bit AES engine
  - Encryption
  - □ Low-duty cycle advertising
  - □ LE Ping
  - D LE Data Packet Length Extension (Bluetooth 4.2 feature)
  - Link Layer Privacy (with extended scanning filter policy, Bluetooth 4.2 feature)
- Supports all SIG-adopted BLE profiles



## Analog Blocks

## 12-bit SAR ADC

The 12-bit, 1-Msps SAR ADC can operate at a maximum clock rate of 18 MHz and requires a minimum of 18 clocks at that frequency to do a 12-bit conversion.

The block functionality is augmented for the user by adding a reference buffer to it (trimmable to ±1%) and by providing the choice of three internal voltage references,  $V_{DD}$ ,  $V_{DD}/2$ , and  $V_{REF}$  (nominally 1.024 V), as well as an external reference through a GPIO pin. The Sample-and-Hold (S/H) aperture is programmable; it allows the gain bandwidth requirements of the amplifier driving the SAR inputs, which determine its settling time, to be relaxed if required. System performance will be 65 dB for true 12-bit precision provided appropriate references are used and system noise levels permit it. To improve the performance in noisy conditions, it is possible to provide an external bypass (through a fixed pin location) for the internal reference amplifier.

The SAR is connected to a fixed set of pins through an 8-input sequencer. The sequencer cycles through the selected channels autonomously (sequencer scan) and does so with zero switching overhead (that is, the aggregate sampling bandwidth is equal to 1 Msps whether it is for a single channel or distributed over several channels). The sequencer switching is effected through a state machine or through firmware-driven switching. A feature provided by the sequencer is the buffering of each channel to reduce CPU interrupt-service requirements. To accommodate signals with varying source impedances and frequencies, it is possible to have different sample times programmable for each channel. Also, the signal range specification through a pair of range registers (low and high range values) is implemented with a corresponding out-of-range interrupt if the digitized value exceeds the programmed range; this allows fast detection of out-of-range values without having to wait for a sequencer scan to be completed and the CPU to read the values and check for out-of-range values in software.

The SAR is able to digitize the output of the on-chip temperature sensor for calibration and other temperature-dependent functions. The SAR is not available in Deep Sleep and Hibernate modes as it requires a high-speed clock (up to 18 MHz). The SAR operating range is 1.71 to 5.5 V.





Opamps (CTBm Block)

PSoC 42X8\_BLE has four opamps with Comparator modes, which allow most common analog functions to be performed on-chip, eliminating external components. PGAs, voltage buffers, filters, transimpedance amplifiers, and other functions can be realized with external passives saving power, cost, and space. The on-chip opamps are designed with enough bandwidth to drive the sample-and-hold circuit of the ADC without requiring external buffering.

### Temperature Sensor

PSoC 4200\_BL has an on-chip temperature sensor. This consists of a diode, which is biased by a current source that can be disabled to save power. The temperature sensor is connected

to the ADC, which digitizes the reading and produces a temperature value by using a Cypress-supplied software that includes calibration and linearization.

#### Low-Power Comparators

PSoC 4200\_BL has a pair of low-power comparators, which can also operate in Deep Sleep and Hibernate modes. This allows the analog system blocks to be disabled while retaining the ability to monitor external voltage levels during low-power modes. The comparator outputs are normally synchronized to avoid metastability unless operating in an asynchronous power mode (Hibernate) where the system wake-up circuit is activated by a comparator-switch event.



## **Special-Function Peripherals**

#### LCD Segment Drive

PSoC 4200\_BL has an LCD controller, which can drive up to four commons and up to 32 segments. It uses full digital methods to drive the LCD segments requiring no generation of internal LCD voltages. The two methods used are referred to as digital correlation and PWM.

The digital correlation method modulates the frequency and levels of the common and segment signals to generate the highest RMS voltage across a segment to light it up or to keep the RMS signal zero. This method is good for STN displays but may result in reduced contrast with TN (cheaper) displays.

The PWM method drives the panel with PWM signals to effectively use the capacitance of the panel to provide the integration of the modulated pulse-width to generate the desired LCD voltage. This method results in higher power consumption but can result in better results when driving TN displays. LCD operation is supported during Deep Sleep mode, refreshing a small display buffer (four bits; one 32-bit register per port).

#### CapSense

CapSense is supported on all pins in PSoC 4200\_BL through a CapSense Sigma-Delta (CSD) block that can be connected to any pin through an analog mux bus that any GPIO pin can be connected to via an Analog switch. CapSense function can thus be provided on any pin or group of pins in a system under software control. A Component is provided for the CapSense block to make it easy for the user.

The shield voltage can be driven on another mux bus to provide liquid-tolerance capability. Liquid tolerance is provided by driving the shield electrode in phase with the sense electrode to keep the shield capacitance from attenuating the sensed input.

The CapSense block has two IDACs which can be used for general purposes if CapSense is not being used (both IDACs are available in that case) or if CapSense is used without liquid tolerance (one IDAC is available).



| Table 2 | PSoC 4200  | <b>BI</b> Pin List | WI CSP Pac | kage) | (continued) |
|---------|------------|--------------------|------------|-------|-------------|
|         | 1 000 4200 |                    |            | rayej | (continueu) |

| Pin | Name | Туре   | Description                          |  |  |
|-----|------|--------|--------------------------------------|--|--|
| C2  | VSSA | GROUND | Analog ground                        |  |  |
| C3  | P2.2 | GPIO   | Port 2 Pin 2, analog/digital/lcd/csd |  |  |
| C4  | P2.6 | GPIO   | Port 2 Pin 6, analog/digital/lcd/csd |  |  |
| C5  | P3.0 | GPIO   | Port 3 Pin 0, analog/digital/lcd/csd |  |  |
| C6  | P3.1 | GPIO   | Port 3 Pin 1, analog/digital/lcd/csd |  |  |
| C7  | P3.2 | GPIO   | Port 3 Pin 2, analog/digital/lcd/csd |  |  |
| C8  | XRES | RESET  | Reset, active LOW                    |  |  |
| C9  | P4.0 | GPIO   | Port 4 Pin 0, analog/digital/lcd/csd |  |  |
| D1  | NC   | NC     | Do not connect                       |  |  |
| D2  | P1.7 | GPIO   | Port 1 Pin 7, analog/digital/lcd/csd |  |  |
| D3  | VDDA | POWER  | 1.71-V to 5.5-V analog supply        |  |  |
| D4  | P2.0 | GPIO   | Port 2 Pin 0, analog/digital/lcd/csd |  |  |
| D5  | P2.1 | GPIO   | Port 2 Pin 1, analog/digital/lcd/csd |  |  |
| D6  | P2.5 | GPIO   | Port 2 Pin 5, analog/digital/lcd/csd |  |  |
| D7  | VSSD | GROUND | Digital ground                       |  |  |
| D8  | P4.1 | GPIO   | Port 4 Pin 1, analog/digital/lcd/csd |  |  |
| D9  | P5.0 | GPIO   | Port 5 Pin 0, analog/digital/lcd/csd |  |  |
| E1  | NC   | NC     | Do not connect                       |  |  |
| E2  | P1.2 | GPIO   | Port 1 Pin 2, analog/digital/lcd/csd |  |  |
| E3  | P1.3 | GPIO   | Port 1 Pin 3, analog/digital/lcd/csd |  |  |
| E4  | P1.4 | GPIO   | Port 1 Pin 4, analog/digital/lcd/csd |  |  |
| E5  | P1.5 | GPIO   | Port 1 Pin 5, analog/digital/lcd/csd |  |  |
| E6  | P1.6 | GPIO   | Port 1 Pin 6, analog/digital/lcd/csd |  |  |
| E7  | P2.4 | GPIO   | Port 2 Pin 4, analog/digital/lcd/csd |  |  |
| E8  | P5.1 | GPIO   | Port 5 Pin 1, analog/digital/lcd/csd |  |  |
| E9  | VSSD | GROUND | Digital ground                       |  |  |
| F1  | NC   | NC     | Do not connect                       |  |  |
| F2  | VSSD | GROUND | Digital ground                       |  |  |
| F3  | P0.7 | GPIO   | Port 0 Pin 7, analog/digital/lcd/csd |  |  |
| F4  | P0.3 | GPIO   | Port 0 Pin 3, analog/digital/lcd/csd |  |  |
| F5  | P1.0 | GPIO   | Port 1 Pin 0, analog/digital/lcd/csd |  |  |
| F6  | P1.1 | GPIO   | Port 1 Pin 1, analog/digital/lcd/csd |  |  |
| F7  | VSSR | GROUND | Radio ground                         |  |  |
| F8  | VSSR | GROUND | Radio ground                         |  |  |
| F9  | VDDR | POWER  | 1.9-V to 5.5-V radio supply          |  |  |
| G1  | NC   | NC     | Do not connect                       |  |  |
| G2  | P0.6 | GPIO   | Port 0 Pin 6, analog/digital/lcd/csd |  |  |
| G3  | VDDD | POWER  | 1.71-V to 5.5-V digital supply       |  |  |
| G4  | P0.2 | GPIO   | Port 0 Pin 2, analog/digital/lcd/csd |  |  |
| G5  | VSSD | GROUND | Digital ground                       |  |  |



| Pin | Name       | Туре    | Description                            |
|-----|------------|---------|----------------------------------------|
| G6  | VSSR       | GROUND  | Radio ground                           |
| G7  | VSSR       | GROUND  | Radio ground                           |
| G8  | GANT       | GROUND  | Antenna shielding ground               |
| G9  | VSSR       | GROUND  | Radio ground                           |
| H1  | NC         | NC      | Do not connect                         |
| H2  | P0.5       | GPIO    | Port 0 Pin 5, analog/digital/lcd/csd   |
| H3  | P0.1       | GPIO    | Port 0 Pin 1, analog/digital/lcd/csd   |
| H4  | XTAL24O    | CLOCK   | 24-MHz crystal                         |
| H5  | XTAL24I    | CLOCK   | 24-MHz crystal or external clock input |
| H6  | VSSR       | GROUND  | Radio ground                           |
| H7  | VSSR       | GROUND  | Radio ground                           |
| H8  | ANT        | ANTENNA | Antenna pin                            |
| J1  | NC         | NC      | Do not connect                         |
| J2  | P0.4       | GPIO    | Port 0 Pin 4, analog/digital/lcd/csd   |
| J3  | P0.0       | GPIO    | Port 0 Pin 0, analog/digital/lcd/csd   |
| J4  | VDDR       | POWER   | 1.9-V to 5.5-V radio supply            |
| J7  | VDDR       | POWER   | 1.9-V to 5.5-V radio supply            |
| J8  | NO CONNECT | _       | -                                      |

## Table 2. PSoC 4200\_BL Pin List (WLCSP Package) (continued)

High-speed I/O matrix (HSIOM) is a group of high-speed switches that routes GPIOs to the resources inside the device. These resources include CapSense, TCPWMs, I<sup>2</sup>C, SPI, UART, and LCD. HSIOM\_PORT\_SELx are 32-bit-wide registers that control the routing of GPIOs. Each register controls one port; four dedicated bits are assigned to each GPIO in the port. This provides up to 16 different options for GPIO routing as shown in Table 3.

### Table 3. HSIOM Port Settings

| Value | Description                                                                   |
|-------|-------------------------------------------------------------------------------|
| 0     | Firmware-controlled GPIO                                                      |
| 1     | Output is firmware-controlled, but Output Enable (OE) is controlled from DSI. |
| 2     | Both output and OE are controlled from DSI.                                   |
| 3     | Output is controlled from DSI, but OE is<br>firmware-controlled.              |
| 4     | Pin is a CSD sense pin                                                        |
| 5     | Pin is a CSD shield pin                                                       |
| 6     | Pin is connected to AMUXA                                                     |
| 7     | Pin is connected to AMUXB                                                     |
| 8     | Pin-specific Active function #0                                               |
| 9     | Pin-specific Active function #1                                               |
| 10    | Pin-specific Active function #2                                               |

 Table 3. HSIOM Port Settings (continued)

| Value | Description                         |
|-------|-------------------------------------|
| 11    | Reserved                            |
| 12    | Pin is an LCD common pin            |
| 13    | Pin is an LCD segment pin           |
| 14    | Pin-specific Deep-Sleep function #0 |
| 15    | Pin-specific Deep-Sleep function #1 |



The possible pin connections are shown for all analog and digital peripherals (except the radio, LCD, and CSD blocks, which were shown in Table 1). A typical system application connection diagram is shown in Figure 7.





## Power

The PSoC 4200\_BL device can be supplied from batteries with a voltage range of 1.9 V to 5.5 V by directly connecting to the digital supply (VDDD), analog supply (VDDA), and radio supply (VDDR) pins. Internal LDOs in the device regulate the supply voltage to the required levels for different blocks. The device has one regulator for the digital circuitry and separate regulators for radio circuitry for noise isolation. Analog circuits run directly from the analog supply (VDDA) input. The device uses separate regulators for Deep Sleep and Hibernate (lowered power supply and retention) modes to minimize the power consumption. The radio stops working below 1.9 V, but the device continues to function down to 1.71 V without RF.

Bypass capacitors must be used from VDDx (x = A, D, or R) to ground. The typical practice for systems in this frequency range is to use a capacitor in the 1- $\mu$ F range in parallel with a smaller capacitor (for example, 0.1  $\mu$ F). Note that these are simply rules of thumb and that, for critical applications, the PCB layout, lead inductance, and the bypass capacitor parasitic should be simulated to design and obtain optimal bypassing.

| Power Supply    | Bypass Capacitors                                                    |
|-----------------|----------------------------------------------------------------------|
| VDDD            | The internal bandgap may be bypassed with a 1-μF to 10-μF.           |
| VDDA            | 0.1-μF ceramic at each pin plus bulk<br>capacitor 1-μF to 10-μF.     |
| VDDR            | 0.1-μF ceramic at each pin plus bulk<br>capacitor 1-μF to 10-μF.     |
| VCCD            | 1.3-µF ceramic capacitor at the VCCD pin.                            |
| VREF (optional) | The internal bandgap may be bypassed with a 1-µF to 10-µF capacitor. |



## **Development Support**

The PSoC 4200\_BL family has a rich set of documentation, development tools, and online resources to assist you during your development process. Visit www.cypress.com/go/psoc4ble to find out more.

## Documentation

A suite of documentation supports the PSoC 4200\_BL family to ensure that you can find answers to your questions quickly. This section contains a list of some of the key documents.

**Software User Guide**: A step-by-step guide for using PSoC Creator. The software user guide shows you how the PSoC Creator build process works in detail, how to use source control with PSoC Creator, and much more.

**Component Datasheets**: The flexibility of PSoC allows the creation of new peripherals (Components) long after the device has gone into production. Component datasheets provide all of the information needed to select and use a particular Component, including a functional description, API documentation, example code, and AC/DC specifications.

**Application Notes:** PSoC application notes discuss a particular application of PSoC in depth; examples include creating standard and custom BLE profiles. Application notes often include example projects in addition to the application note document.

**Technical Reference Manual**: The Technical Reference Manual (TRM) contains all the technical detail you need to use a PSoC device, including a complete description of all PSoC registers. The TRM is available in the Documentation section at www.cypress.com/psoc4.

#### Online

In addition to print documentation, the Cypress PSoC forums connect you with fellow PSoC users and experts in PSoC from around the world, 24 hours a day, 7 days a week.

#### Tools

With industry standard cores, programming, and debugging interfaces, the PSoC 4200\_BL family is part of a development tool ecosystem. Visit us at www.cypress.com/go/psoccreator for the latest information on the revolutionary, easy to use PSoC Creator IDE, supported third party compilers, programmers, debuggers, and development kits.



## **Electrical Specifications**

## **Absolute Maximum Ratings**

## Table 5. Absolute Maximum Ratings<sup>[1]</sup>

| Spec ID# | Parameter                   | Description                                                                                                        | Min  | Тур | Мах                  | Units | Details/<br>Conditions                 |
|----------|-----------------------------|--------------------------------------------------------------------------------------------------------------------|------|-----|----------------------|-------|----------------------------------------|
| SID1     | V <sub>DDD_ABS</sub>        | Analog, digital, or radio supply relative to $V_{SS}$ ( $V_{SSD}$ = $V_{SSA}$ )                                    | -0.5 | _   | 6                    | V     | Absolute max                           |
| SID2     | V <sub>CCD_ABS</sub>        | Direct digital core voltage input relative to $V_{\text{SSD}}$                                                     | -0.5 | -   | 1.95                 | V     | Absolute max                           |
| SID3     | V <sub>GPIO_ABS</sub>       | GPIO voltage                                                                                                       | -0.5 | -   | V <sub>DD</sub> +0.5 | V     | Absolute max                           |
| SID4     | I <sub>GPIO_ABS</sub>       | Maximum current per GPIO                                                                                           | -25  | -   | 25                   | mA    | Absolute max                           |
| SID5     | I <sub>GPIO_injection</sub> | GPIO injection current, Max for V <sub>IH</sub> > V <sub>DDD</sub> , and Min for V <sub>IL</sub> < V <sub>SS</sub> | -0.5 | _   | 0.5                  | mA    | Absolute max, current injected per pin |
| BID57    | ESD_HBM                     | Electrostatic discharge human body model                                                                           | 2200 | -   | -                    | V     | -                                      |
| BID58    | ESD_CDM                     | Electrostatic discharge charged device model                                                                       | 500  | _   | _                    | V     | _                                      |
| BID61    | LU                          | Pin current for latch-up                                                                                           | -200 | _   | 200                  | mA    | _                                      |

## **Device-Level Specifications**

All specifications are valid for –40 °C  $\leq$  TA  $\leq$  85 °C and TJ  $\leq$  100 °C, except where noted. Specifications are valid for 1.71 V to 5.5 V, except where noted.

## Table 6. DC Specifications

| Spec ID#    | Parameter                 | Description                                                                         | Min  | Тур | Мах  | Units | Details/<br>Conditions                |
|-------------|---------------------------|-------------------------------------------------------------------------------------|------|-----|------|-------|---------------------------------------|
| SID6        | V <sub>DD</sub>           | Power supply input voltage (V <sub>DDA</sub> = V <sub>DDD</sub> = V <sub>DD</sub> ) | 1.8  | -   | 5.5  | V     | With regulator enabled                |
| SID7        | V <sub>DD</sub>           | Power supply input voltage unregulated $(V_{DDA} = V_{DDD} = V_{DD})$               | 1.71 | 1.8 | 1.89 | V     | Internally unregulated<br>Supply      |
| SID8        | V <sub>DDR</sub>          | Radio supply voltage (Radio ON)                                                     | 1.9  | -   | 5.5  | V     | -                                     |
| SID8A       | V <sub>DDR</sub>          | Radio supply voltage (Radio OFF)                                                    | 1.71 | -   | 5.5  | V     | -                                     |
| SID9        | V <sub>CCD</sub>          | Digital regulator output voltage (for core logic)                                   | -    | 1.8 | -    | V     | -                                     |
| SID10       | C <sub>VCCD</sub>         | Digital regulator output bypass<br>capacitor                                        | 1    | 1.3 | 1.6  | μF    | X5R ceramic or better                 |
| Active Mode | e, V <sub>DD</sub> = 1.71 | V to 5.5 V                                                                          |      |     |      |       | -                                     |
| SID13       | I <sub>DD3</sub>          | Execute from flash; CPU at 3 MHz                                                    | -    | 2.1 | -    | mA    | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V |
| SID14       | I <sub>DD4</sub>          | Execute from flash; CPU at 3 MHz                                                    | -    | -   | _    | mA    | T = -40 C to 85 °C                    |
| SID15       | I <sub>DD5</sub>          | Execute from flash; CPU at 6 MHz                                                    | _    | 2.5 | _    | mA    | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V |
| SID16       | I <sub>DD6</sub>          | Execute from flash; CPU at 6 MHz                                                    | _    | _   | _    | mA    | T = -40 °C to 85 °C                   |
| SID17       | I <sub>DD7</sub>          | Execute from flash; CPU at 12 MHz                                                   | -    | 4   | _    | mA    | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V |
| SID18       | I <sub>DD8</sub>          | Execute from flash; CPU at 12 MHz                                                   | _    | _   | _    | mA    | $T = -40 \degree C$ to 85 $\degree C$ |

#### Note

Usage above the absolute maximum conditions listed in Table 5 may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods of time may affect device reliability. The maximum storage temperature is 150 °C in compliance with JEDEC Standard JESD22-A103, High Temperature Storage Life. When used below absolute maximum conditions but above normal operating conditions, the device may not operate to specification.



## Table 6. DC Specifications (continued)

| Spec ID#                                                              | Parameter                             | Description                         | Min | Тур  | Max | Units | Details/<br>Conditions                       |
|-----------------------------------------------------------------------|---------------------------------------|-------------------------------------|-----|------|-----|-------|----------------------------------------------|
| SID19                                                                 | I <sub>DD9</sub>                      | Execute from flash; CPU at 24 MHz   | _   | 7.1  | -   | mA    | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V        |
| SID20                                                                 | I <sub>DD10</sub>                     | Execute from flash; CPU at 24 MHz   | -   | -    | _   | mA    | T = -40 °C to 85 °C                          |
| SID21                                                                 | I <sub>DD11</sub>                     | Execute from flash; CPU at 48 MHz   | -   | 13.4 | -   | mA    | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V        |
| SID22                                                                 | I <sub>DD12</sub>                     | Execute from flash; CPU at 48 MHz   | -   | -    | _   | mA    | T = -40 °C to 85 °C                          |
| Sleep Mode                                                            | , V <sub>DD</sub> = 1.8 to            | 5.5 V                               |     | •    | •   |       |                                              |
| SID23                                                                 | I <sub>DD13</sub>                     | IMO on                              | _   | -    | _   | mA    | T = 25 °C,<br>VDD = 3.3 V, SYSCLK =<br>3 MHz |
| Sleep Mode                                                            | , V <sub>DD</sub> and V <sub>DI</sub> | <sub>DR</sub> = 1.9 to 5.5 V        |     |      |     |       |                                              |
| SID24                                                                 | I <sub>DD14</sub>                     | ECO on                              | _   | _    | _   | mA    | T = 25 °C,<br>VDD = 3.3 V, SYSCLK =<br>3 MHz |
| Deep Sleep                                                            | Mode, V <sub>DD</sub> =               | 1.8 to 3.6 V                        |     |      |     |       |                                              |
| SID25                                                                 | I <sub>DD15</sub>                     | WDT with WCO on                     | _   | 1.5  | _   | μA    | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V        |
| SID26                                                                 | I <sub>DD16</sub>                     | WDT with WCO on                     | -   | -    | _   | μA    | T = -40 °C to 85 °C                          |
| Deep Sleep                                                            | Mode, V <sub>DD</sub> =               | 3.6 to 5.5 V                        |     |      |     |       |                                              |
| SID27                                                                 | I <sub>DD17</sub>                     | WDT with WCO on                     | -   | -    | -   | μA    | T = 25 °C,<br>V <sub>DD</sub> = 5 V          |
| SID28                                                                 | I <sub>DD18</sub>                     | WDT with WCO on                     | -   | -    | -   | μA    | T = -40 °C to 85 °C                          |
| Deep Sleep                                                            | Mode, V <sub>DD</sub> =               | 1.71 to 1.89 V (Regulator Bypassed) |     |      |     |       |                                              |
| SID29                                                                 | I <sub>DD19</sub>                     | WDT with WCO on                     | -   | -    | -   | μA    | T = 25 °C                                    |
| SID30                                                                 | I <sub>DD20</sub>                     | WDT with WCO on                     | -   | -    | -   | μΑ    | T = -40 °C to 85 °C                          |
| Deep Sleep                                                            | Mode, V <sub>DD</sub> =               | 1.8 to 3.6 V                        |     |      |     |       |                                              |
| SID31                                                                 | I <sub>DD21</sub>                     | Opamp on                            | _   | _    | _   | μA    | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V        |
| SID32                                                                 | I <sub>DD22</sub>                     | Opamp on                            | _   | _    | _   | μA    | T = -40 °C to 85 °C                          |
| Deep Sleep                                                            | Mode, V <sub>DD</sub> =               | 3.6 to 5.5 V                        |     |      |     |       |                                              |
| SID33                                                                 | I <sub>DD23</sub>                     | Opamp on                            | _   | -    | _   | μA    | T = 25 °C,<br>V <sub>DD</sub> = 5 V          |
| SID34                                                                 | I <sub>DD24</sub>                     | Opamp on                            | -   | -    | _   | μA    | T = -40 °C to 85 °C                          |
| Deep Sleep                                                            | Mode, V <sub>DD</sub> =               | 1.71 to 1.89 V (Regulator Bypassed) |     |      |     |       |                                              |
| SID35                                                                 | I <sub>DD25</sub>                     | Opamp on                            | -   | _    | _   | μA    | T = 25 °C                                    |
| SID36                                                                 | I <sub>DD26</sub>                     | Opamp on                            | -   | -    | _   | μA    | T = -40 °C to 85 °C                          |
| Hibernate M                                                           | ode, V <sub>DD</sub> = 1              | .8 to 3.6 V                         |     |      |     |       |                                              |
| SID37                                                                 | I <sub>DD27</sub>                     | GPIO and reset active               | _   | 150  | _   | nA    | T = 25 °C,<br>V <sub>DD</sub> = 3.3V         |
| SID38                                                                 | I <sub>DD28</sub>                     | GPIO and reset active               | _   | _    | _   | nA    | T = -40 °C to 85 °C                          |
| Hibernate M                                                           | ode, V <sub>DD</sub> = 3              | .6 to 5.5 V                         |     |      |     |       |                                              |
| SID39                                                                 | I <sub>DD29</sub>                     | GPIO and reset active               | _   | _    | _   | nA    | T = 25 °C,<br>V <sub>DD</sub> = 5 V          |
| SID40                                                                 | I <sub>DD30</sub>                     | GPIO and reset active               | -   | -    | -   | nA    | T = -40 °C to 85 °C                          |
| Hibernate Mode, V <sub>DD</sub> = 1.71 to 1.89 V (Regulator Bypassed) |                                       |                                     |     |      |     |       |                                              |



## Table 47. IMO AC Specifications

| Spec ID | Parameter            | Description                          | Min | Тур | Max | Units | Details/Conditions          |  |
|---------|----------------------|--------------------------------------|-----|-----|-----|-------|-----------------------------|--|
| SID296  | F <sub>IMOTOL3</sub> | Frequency variation from 3 to 48 MHz | -   | -   | ±2  | %     | With API-called calibration |  |
| SID297  | F <sub>IMOTOL3</sub> | IMO startup time                     | -   | -   | 12  | μs    | -                           |  |

Internal Low-Speed Oscillator

## Table 48. ILO DC Specifications

| Spec ID | Parameter Description |                                 | Min | Тур | Max  | Units | Details/Conditions |
|---------|-----------------------|---------------------------------|-----|-----|------|-------|--------------------|
| SID298  | I <sub>ILO2</sub>     | ILO operating current at 32 kHz | _   | 0.3 | 1.05 | μA    | _                  |

### Table 49. ILO AC Specifications

| Spec ID | Parameter              | Description              | Min | Тур | Max | Units | Details/Conditions |  |
|---------|------------------------|--------------------------|-----|-----|-----|-------|--------------------|--|
| SID299  | T <sub>STARTILO1</sub> | ILO startup time         | -   | -   | 2   | ms    | -                  |  |
| SID300  | F <sub>ILOTRIM1</sub>  | 32-kHz trimmed frequency | 15  | 32  | 50  | kHz   | -                  |  |

### Table 50. External Clock Specifications

| Spec ID | Parameter Description |                                    | Min | Тур | Max | Units | Details/Conditions    |
|---------|-----------------------|------------------------------------|-----|-----|-----|-------|-----------------------|
| SID301  | ExtClkFreq            | External clock input frequency     | 0   | -   | 48  | MHz   | CMOS input level only |
| SID302  | ExtClkDuty            | Duty cycle; Measured at $V_{DD/2}$ | 45  | -   | 55  | %     | CMOS input level only |

## Table 51. UDB AC Specifications

| Spec ID    | Parameter                 | Description                                         | Min                                                    | Тур | Max | Units | Details/Conditions |
|------------|---------------------------|-----------------------------------------------------|--------------------------------------------------------|-----|-----|-------|--------------------|
| Data Path  |                           |                                                     |                                                        |     |     |       |                    |
| SID303     | F <sub>MAX-TIMER</sub>    | Max frequency of 16-bit timer in a UDB pair         | <i>I</i> ax frequency of 16-bit timer in a<br>JDB pair |     | 48  | MHz   | -                  |
| SID304     | F <sub>MAX-ADDER</sub>    | Max frequency of 16-bit adder in a<br>UDB pair      | _                                                      | _   | 48  | MHz   | _                  |
| SID305     | F <sub>MAX_CRC</sub>      | Max frequency of 16-bit CRC/PRS in a UDB pair       | _                                                      | _   | 48  | MHz   | _                  |
| PLD Perfor | mance in UDB              |                                                     |                                                        |     |     |       |                    |
| SID306     | F <sub>MAX_PLD</sub>      | Max frequency of 2-pass PLD function in a UDB pair  | _                                                      | _   | 48  | MHz   | -                  |
| Clock to O |                           |                                                     |                                                        |     |     |       |                    |
| SID307     | T <sub>CLK_OUT_UDB1</sub> | Prop. delay for clock in to data out at _ 15 _ ns   |                                                        | -   |     |       |                    |
| SID308     | T <sub>CLK_OUT_UDB2</sub> | Prop. delay for clock in to data out,<br>Worst case | _                                                      | 25  | _   | ns    | _                  |



## Table 52. BLE Subsystem (continued)

| Spec ID#  | Parameter                     | Description                                        | Min  | Тур  | Max   | Units         | Details/<br>Conditions                                  |  |  |  |  |  |
|-----------|-------------------------------|----------------------------------------------------|------|------|-------|---------------|---------------------------------------------------------|--|--|--|--|--|
| SID356    | RXSE2                         | Receiver spurious emission<br>1.0 GHz to 12.75 GHz | _    | _    | -47   | dBm           | 1-MHz measurement<br>bandwidth<br>ETSI EN300 328 V1.8.1 |  |  |  |  |  |
| RF Transn | RF Transmitter Specifications |                                                    |      |      |       |               |                                                         |  |  |  |  |  |
| SID357    | TXP, ACC                      | RF power accuracy                                  | _    | ±1   | -     | dB            | -                                                       |  |  |  |  |  |
| SID358    | TXP, RANGE                    | RF power control range                             | _    | 20   | -     | dB            | -                                                       |  |  |  |  |  |
| SID359    | TXP, 0dBm                     | Output power, 0-dB Gain setting (PA7)              | _    | 0    | -     | dBm           | -                                                       |  |  |  |  |  |
| SID360    | TXP, MAX                      | Output power, maximum power setting (PA10)         | -    | 3    | -     | dBm           | -                                                       |  |  |  |  |  |
| SID361    | TXP, MIN                      | Output power, minimum power setting (PA1)          | _    | -18  | _     | dBm           | -                                                       |  |  |  |  |  |
| SID362    | F2AVG                         | Average frequency deviation for 10101010 pattern   | 185  | -    | -     | kHz           | RF-PHY Specification<br>(TRM-LE/CA/05/C)                |  |  |  |  |  |
| SID363    | F1AVG                         | Average frequency deviation for 11110000 pattern   | 225  | 250  | 275   | kHz           | RF-PHY Specification<br>(TRM-LE/CA/05/C)                |  |  |  |  |  |
| SID364    | EO                            | Eye opening = $\Delta$ F2AVG/ $\Delta$ F1AVG       | 0.8  | -    | _     |               | RF-PHY Specification<br>(TRM-LE/CA/05/C)                |  |  |  |  |  |
| SID365    | FTX, ACC                      | Frequency accuracy                                 | -150 | -    | 150   | kHz           | RF-PHY Specification<br>(TRM-LE/CA/06/C)                |  |  |  |  |  |
| SID366    | FTX, MAXDR                    | Maximum frequency drift                            | -50  | -    | 50    | kHz           | RF-PHY Specification<br>(TRM-LE/CA/06/C)                |  |  |  |  |  |
| SID367    | FTX, INITDR                   | Initial frequency drift                            | -20  | _    | 20    | kHz           | RF-PHY Specification<br>(TRM-LE/CA/06/C)                |  |  |  |  |  |
| SID368    | FTX, DR                       | Maximum drift rate                                 | -20  | -    | 20    | kHz/<br>50 μs | RF-PHY Specification<br>(TRM-LE/CA/06/C)                |  |  |  |  |  |
| SID369    | IBSE1                         | In-band spurious emission at 2-MHz offset          | -    | -    | -20   | dBm           | RF-PHY Specification<br>(TRM-LE/CA/03/C)                |  |  |  |  |  |
| SID370    | IBSE2                         | In-band spurious emission at ≥3-MHz<br>offset      | -    | -    | -30   | dBm           | RF-PHY Specification<br>(TRM-LE/CA/03/C)                |  |  |  |  |  |
| SID371    | TXSE1                         | Transmitter spurious emissions (average), <1.0 GHz | _    | _    | -55.5 | dBm           | FCC-15.247                                              |  |  |  |  |  |
| SID372    | TXSE2                         | Transmitter spurious emissions (average), >1.0 GHz | -    | -    | -41.5 | dBm           | FCC-15.247                                              |  |  |  |  |  |
| RF Curren | t Specifications              |                                                    |      |      |       |               |                                                         |  |  |  |  |  |
| SID373    | IRX                           | Receive current in normal mode                     | _    | 18.7 | -     | mA            | -                                                       |  |  |  |  |  |
| SID373A   | IRX_RF                        | Radio receive current in normal mode               | -    | 16.4 | -     | mA            | Measured at V <sub>DDR</sub>                            |  |  |  |  |  |
| SID374    | IRX, HIGHGAIN                 | Receive current in high-gain mode                  | -    | 21.5 | -     | mA            | -                                                       |  |  |  |  |  |
| SID375    | ITX, 3dBm                     | TX current at 3-dBm setting (PA10)                 | -    | 20   | -     | mA            | -                                                       |  |  |  |  |  |
| SID376    | ITX, 0dBm                     | TX current at 0-dBm setting (PA7)                  | -    | 16.5 | -     | mA            | -                                                       |  |  |  |  |  |
| SID376A   | ITX_RF, 0dBm                  | Radio TX current at 0 dBm setting (PA7)            | -    | 15.6 | -     | mA            | Measured at V <sub>DDR</sub>                            |  |  |  |  |  |
| SID376B   | ITX_RF, 0dBm                  | Radio TX current at 0 dBm excluding Balun loss     | -    | 14.2 | -     | mA            | Guaranteed by design simulation                         |  |  |  |  |  |
| SID377    | ITX,-3dBm                     | TX current at –3-dBm setting (PA4)                 | -    | 15.5 | -     | mA            | -                                                       |  |  |  |  |  |



# **Ordering Information**

The PSoC 4200\_BL part numbers and features are listed in Table 55.

Table 55. PSoC 4200\_BL Part Numbers

| Product Family | NGM               | Max CPU Speed (MHz) | BLE subsystem | Flash (KB) | SRAM (KB) | UDB | Opamp | CapSense | TMG (Gestures) | Direct LCD Drive | 12-bit SAR ADC | DMA | LP Comparators | TCPWM Blocks | SCB Blocks | GPIO | Package        | Temperature Range |
|----------------|-------------------|---------------------|---------------|------------|-----------|-----|-------|----------|----------------|------------------|----------------|-----|----------------|--------------|------------|------|----------------|-------------------|
|                | CY8C4247LQI-BL473 | 48                  | 4.1           | 128        | 16        | 4   | 4     | -        | -              | -                | 1 Msps         | -   | 2              | 4            | 2          | 36   | QFN            | 85 °C             |
|                | CY8C4247FNI-BL473 | 48                  | 4.1           | 128        | 16        | 4   | 4     | Ι        | -              | -                | 1 Msps         | -   | 2              | 4            | 2          | 36   | CSP            | 85 °C             |
|                | CY8C4247LQI-BL453 | 48                  | 4.1           | 128        | 16        | 4   | 4     | 1        | -              | -                | 1 Msps         | -   | 2              | 4            | 2          | 36   | QFN            | 85 °C             |
|                | CY8C4247LQI-BL463 | 48                  | 4.1           | 128        | 16        | 4   | 4     | -        | -              | 1                | 1 Msps         | -   | 2              | 4            | 2          | 36   | QFN            | 85 °C             |
|                | CY8C4247LQI-BL483 | 48                  | 4.1           | 128        | 16        | 4   | 4     | 1        | -              | 1                | 1 Msps         | -   | 2              | 4            | 2          | 36   | QFN            | 85 °C             |
|                | CY8C4247LQI-BL493 | 48                  | 4.1           | 128        | 16        | 4   | 4     | 1        | 1              | 1                | 1 Msps         | Ι   | 2              | 4            | 2          | 36   | QFN            | 85 °C             |
|                | CY8C4247FNI-BL483 | 48                  | 4.1           | 128        | 16        | 4   | 4     | 1        | -              | 1                | 1 Msps         | -   | 2              | 4            | 2          | 36   | 68-CSP         | 85 °C             |
|                | CY8C4247FNI-BL493 | 48                  | 4.1           | 128        | 16        | 4   | 4     | 1        | 1              | 1                | 1 Msps         | -   | 2              | 4            | 2          | 36   | 68-CSP         | 85 °C             |
|                | CY8C4247FNQ-BL483 | 48                  | 4.1           | 128        | 16        | 4   | 4     | 1        | Ι              | 1                | 1 Msps         | 1   | 2              | 4            | 2          | 36   | 68-CSP         | 105 °C            |
|                | CY8C4247LQQ-BL483 | 48                  | 4.1           | 128        | 16        | 4   | 4     | 1        | Ι              | 1                | 1 Msps         | Ι   | 2              | 4            | 2          | 36   | QFN            | 105 °C            |
|                | CY8C4247FLI-BL493 | 48                  | 4.1           | 128        | 16        | 4   | 4     | 1        | 1              | 1                | 1 Msps         | -   | 2              | 4            | 2          | 36   | Thin<br>68-CSP | 85 °C             |
|                | CY8C4248LQI-BL473 | 48                  | 4.1           | 256        | 32        | 4   | 4     | -        | -              | -                | 1 Msps         | 1   | 2              | 4            | 2          | 36   | QFN            | 85 °C             |
|                | CY8C4248LQI-BL453 | 48                  | 4.1           | 256        | 32        | 4   | 4     | 1        | -              | -                | 1 Msps         | 1   | 2              | 4            | 2          | 36   | QFN            | 85 °C             |
|                | CY8C4248LQI-BL483 | 48                  | 4.1           | 256        | 32        | 4   | 4     | 1        | -              | 1                | 1 Msps         | 1   | 2              | 4            | 2          | 36   | QFN            | 85 °C             |
| В              | CY8C4248FNI-BL483 | 48                  | 4.1           | 256        | 32        | 4   | 4     | 1        | -              | 1                | 1 Msps         | 1   | 2              | 4            | 2          | 36   | 76-CSP         | 85 °C             |
| C 420(         | CY8C4248FLI-BL483 | 48                  | 4.1           | 256        | 32        | 4   | 4     | 1        | -              | 1                | 1 Msps         | 1   | 2              | 4            | 2          | 36   | Thin<br>76-CSP | 85 °C             |
| So(            | CY8C4248LQI-BL543 | 48                  | 4.2           | 256        | 32        | -   | 2     |          | -              | -                | 1 Msps         | 1   | -              | 4            | 2          | 36   | QFN            | 85 °C             |
| ш              | CY8C4248FNI-BL543 | 48                  | 4.2           | 256        | 32        | -   | 2     |          | -              | -                | 1 Msps         | 1   | -              | 4            | 2          | 36   | 76-CSP         | 85 °C             |
|                | CY8C4248LQI-BL573 | 48                  | 4.2           | 256        | 32        | 4   | 4     | -        | -              | -                | 1 Msps         | 1   | 2              | 4            | 2          | 36   | QFN            | 85 °C             |
|                | CY8C4248FNI-BL573 | 48                  | 4.2           | 256        | 32        | 4   | 4     |          | -              | -                | 1 Msps         | 1   | 2              | 4            | 2          | 36   | 76-CSP         | 85 °C             |
|                | CY8C4248LQI-BL553 | 48                  | 4.2           | 256        | 32        | 4   | 4     | 1        | -              | -                | 1 Msps         | 1   | 2              | 4            | 2          | 36   | QFN            | 85 °C             |
|                | CY8C4248FNI-BL553 | 48                  | 4.2           | 256        | 32        | 4   | 4     | 1        | -              | -                | 1 Msps         | 1   | 2              | 4            | 2          | 36   | 76-CSP         | 85 °C             |
|                | CY8C4248LQI-BL563 | 48                  | 4.2           | 256        | 32        | 4   | 4     | -        | -              | 1                | 1 Msps         | 1   | 2              | 4            | 2          | 36   | QFN            | 85 °C             |
|                | CY8C4248FNI-BL563 | 48                  | 4.2           | 256        | 32        | 4   | 4     | -        | -              | 1                | 1 Msps         | 1   | 2              | 4            | 2          | 36   | 76-CSP         | 85 °C             |
|                | CY8C4248LQI-BL583 | 48                  | 4.2           | 256        | 32        | 4   | 4     | 1        | -              | 1                | 1 Msps         | 1   | 2              | 4            | 2          | 36   | QFN            | 85 °C             |
|                | CY8C4248FNI-BL583 | 48                  | 4.2           | 256        | 32        | 4   | 4     | 1        | -              | 1                | 1 Msps         | 1   | 2              | 4            | 2          | 36   | 76-CSP         | 85 °C             |
|                | CY8C4248FLI-BL583 | 48                  | 4.2           | 256        | 32        | 4   | 4     | 1        | -              | 1                | 1 Msps         | 1   | 2              | 4            | 2          | 36   | Thin<br>76-CSP | 85 °C             |
|                | CY8C4248LQQ-BL583 | 48                  | 4.2           | 256        | 32        | 4   | 4     | 1        | -              | 1                | 1 Msps         | 1   | 2              | 4            | 2          | 36   | QFN            | 105 °C            |
|                | CY8C4248FNQ-BL583 | 48                  | 4.2           | 256        | 32        | 4   | 4     | 1        | -              | 1                | 1 Msps         | 1   | 2              | 4            | 2          | 36   | 76-CSP         | 105 °C            |
|                | CY8C4248LQI-BL593 | 48                  | 4.2           | 256        | 32        | 4   | 4     | 1        | 1              | 1                | 1 Msps         | 1   | 2              | 4            | 2          | 36   | QFN            | 85 °C             |
|                | CY8C4248FNI-BL593 | 48                  | 4.2           | 256        | 32        | 4   | 4     | 1        | 1              | 1                | 1 Msps         | 1   | 2              | 4            | 2          | 36   | 76-CSP         | 85 °C             |



# Packaging

## Table 56. Package Characteristics

| Parameter       | Description                                       | Conditions | Min | Тур   | Max | Units   |
|-----------------|---------------------------------------------------|------------|-----|-------|-----|---------|
| T <sub>A</sub>  | Operating ambient temperature                     | _          | -40 | 25.00 | 105 | °C      |
| TJ              | Operating junction temperature                    | -          | -40 | -     | 125 | °C      |
| T <sub>JA</sub> | Package $\theta_{JA}$ (56-pin QFN)                | _          | -   | 16.9  | -   | °C/watt |
| T <sub>JC</sub> | Package $\theta_{JC}$ (56-pin QFN)                | _          | -   | 9.7   | -   | °C/watt |
| T <sub>JA</sub> | Package $\theta_{JA}$ (76-ball WLCSP)             | _          | -   | 20.1  | -   | °C/watt |
| T <sub>JC</sub> | Package $\theta_{JC}$ (76-ball WLCSP)             | _          | -   | 0.19  | -   | °C/watt |
| T <sub>JA</sub> | Package $\theta_{JA}$ (76-ball Thin WLCSP)        | _          | -   | 20.9  | -   | °C/watt |
| T <sub>JC</sub> | Package $\theta_{\text{JC}}$ (76-ball Thin WLCSP) | _          | -   | 0.17  | -   | °C/watt |
| T <sub>JA</sub> | Package $\theta_{JA}$ (68-ball WLCSP)             |            | -   | 16.6  | -   | °C/watt |
| T <sub>JC</sub> | Package $\theta_{JC}$ (68-ball WLCSP)             |            | -   | 0.19  | -   | °C/watt |
| T <sub>JA</sub> | Package $\theta_{\text{JA}}$ (68-ball Thin WLCSP) |            | -   | 16.6  | -   | °C/watt |
| T <sub>JC</sub> | Package $\theta_{\text{JC}}$ (68-ball Thin WLCSP) |            | -   | 0.19  | -   | °C/watt |

### Table 57. Solder Reflow Peak Temperature

| Package      | Maximum Peak<br>Temperature | Maximum Time at Peak Temperature |  |  |
|--------------|-----------------------------|----------------------------------|--|--|
| All packages | 260 °C                      | 30 seconds                       |  |  |

### Table 58. Package Moisture Sensitivity Level (MSL), IPC/JEDEC J-STD-2

| Package            | MSL   |
|--------------------|-------|
| 56-pin QFN         | MSL 3 |
| All WLCSP packages | MSL 1 |

## Table 59. Package Details

| Spec ID            | Package            | Description                 |
|--------------------|--------------------|-----------------------------|
| 001-58740 Rev. *C  | 56-pin QFN         | 7.0 mm × 7.0 mm × 0.6 mm    |
| 001-96603 Rev. *A  | 76-ball WLCSP      | 4.04 mm × 3.87 mm × 0.55 mm |
| 002-10658, Rev. ** | 76-ball thin WLCSP | 4.04 mm × 3.87 mm × 0.4 mm  |
| 001-92343 Rev. *A  | 68-ball WLCSP      | 3.52 mm × 3.91 mm × 0.55 mm |
| 001-99408 Rev **   | 68-ball Thin WLCSP | 52 mm × 3.91 mm × 0.4 mm    |



## WLCSP Compatibility

The PSoC 4XXX\_BLE family has products with 128 KB (16KB SRAM) and 256 KB (32KB SRAM) Flash. Package pin-outs and sizes are identical for the 56-pin QFN package but are different in one dimension for the 68-ball WLCSP.

The 256KB Flash product has an extra column of balls which are required for mechanical integrity purposes in the Chip-Scale package. With consideration for this difference, the land pattern on the PCB may be designed such that either product may be used with no change to the PCB design.

Figure 9 shows the 128KB and 256 KB Flash CSP packages.



The rightmost column of (all NC, No Connect) balls in the 256K BLE WLCSP is for mechanical integrity purposes. The package is thus wider (3.2 mm versus 2.8 mm). All other dimensions are identical. Cypress will provide layout symbols for PCB layout.

The scheme in Figure 9 is implemented to design the PCB for the 256K BLE package with the appropriate space requirements thus allowing use of either package at a later time without redesigning the Printed Circuit Board.







001-96603 \*B

SYMBOL

A

A1

D

Е

D1

E1

MD

ME

Ν

Øb

eD

еE

SD

SE



## Acronyms

### Table 60. Acronyms Used in this Document

| Acronym          | Description                                                                                             |
|------------------|---------------------------------------------------------------------------------------------------------|
| abus             | analog local bus                                                                                        |
| ADC              | analog-to-digital converter                                                                             |
| AG               | analog global                                                                                           |
| AHB              | AMBA (advanced microcontroller bus archi-<br>tecture) high-performance bus, an Arm data<br>transfer bus |
| ALU              | arithmetic logic unit                                                                                   |
| AMUXBUS          | analog multiplexer bus                                                                                  |
| API              | application programming interface                                                                       |
| APSR             | application program status register                                                                     |
| Arm <sup>®</sup> | advanced RISC machine, a CPU architecture                                                               |
| ATM              | automatic thump mode                                                                                    |
| BW               | bandwidth                                                                                               |
| CAN              | Controller Area Network, a communications protocol                                                      |
| CMRR             | common-mode rejection ratio                                                                             |
| CPU              | central processing unit                                                                                 |
| CRC              | cyclic redundancy check, an error-checking protocol                                                     |
| DAC              | digital-to-analog converter, see also IDAC, VDAC                                                        |
| DFB              | digital filter block                                                                                    |
| DIO              | digital input/output, GPIO with only digital capabilities, no analog. See GPIO.                         |
| DMIPS            | Dhrystone million instructions per second                                                               |
| DMA              | direct memory access, see also TD                                                                       |
| DNL              | differential nonlinearity, see also INL                                                                 |
| DNU              | do not use                                                                                              |
| DR               | port write data registers                                                                               |
| DSI              | digital system interconnect                                                                             |
| DWT              | data watchpoint and trace                                                                               |
| ECC              | error correcting code                                                                                   |
| ECO              | external crystal oscillator                                                                             |
| EEPROM           | electrically erasable programmable read-only memory                                                     |
| EMI              | electromagnetic interference                                                                            |
| EMIF             | external memory interface                                                                               |
| EOC              | end of conversion                                                                                       |
| EOF              | end of frame                                                                                            |
| EPSR             | execution program status register                                                                       |
| ESD              | electrostatic discharge                                                                                 |

### Table 60. Acronyms Used in this Document (continued)

| Acronym                  | Description                                            |  |  |  |
|--------------------------|--------------------------------------------------------|--|--|--|
| ETM                      | embedded trace macrocell                               |  |  |  |
| FIR                      | finite impulse response, see also IIR                  |  |  |  |
| FPB                      | flash patch and breakpoint                             |  |  |  |
| FS                       | full-speed                                             |  |  |  |
| GPIO                     | general-purpose input/output, applies to a PSoC pin    |  |  |  |
| HVI                      | high-voltage interrupt, see also LVI, LVD              |  |  |  |
| IC                       | integrated circuit                                     |  |  |  |
| IDAC                     | current DAC, see also DAC, VDAC                        |  |  |  |
| IDE                      | integrated development environment                     |  |  |  |
| I <sup>2</sup> C, or IIC | Inter-Integrated Circuit, a communications protocol    |  |  |  |
| IIR                      | infinite impulse response, see also FIR                |  |  |  |
| ILO                      | internal low-speed oscillator, see also IMO            |  |  |  |
| IMO                      | internal main oscillator, see also ILO                 |  |  |  |
| INL                      | integral nonlinearity, see also DNL                    |  |  |  |
| I/O                      | input/output, see also GPIO, DIO, SIO, USBIO           |  |  |  |
| IPOR                     | initial power-on reset                                 |  |  |  |
| IPSR                     | interrupt program status register                      |  |  |  |
| IRQ                      | interrupt request                                      |  |  |  |
| ITM                      | instrumentation trace macrocell                        |  |  |  |
| LCD                      | liquid crystal display                                 |  |  |  |
| LIN                      | Local Interconnect Network, a communications protocol. |  |  |  |
| LR                       | link register                                          |  |  |  |
| LUT                      | lookup table                                           |  |  |  |
| LVD                      | low-voltage detect, see also LVI                       |  |  |  |
| LVI                      | low-voltage interrupt, see also HVI                    |  |  |  |
| LVTTL                    | low-voltage transistor-transistor logic                |  |  |  |
| MAC                      | multiply-accumulate                                    |  |  |  |
| MCU                      | microcontroller unit                                   |  |  |  |
| MISO                     | master-in slave-out                                    |  |  |  |
| NC                       | no connect                                             |  |  |  |
| NMI                      | nonmaskable interrupt                                  |  |  |  |
| NRZ                      | non-return-to-zero                                     |  |  |  |
| NVIC                     | nested vectored interrupt controller                   |  |  |  |
| NVL                      | nonvolatile latch, see also WOL                        |  |  |  |
| opamp                    | operational amplifier                                  |  |  |  |
| PAL                      | programmable array logic, see also PLD                 |  |  |  |



Acronym

| Acronym           | Description                                                  |  |  |
|-------------------|--------------------------------------------------------------|--|--|
| PC                | program counter                                              |  |  |
| PCB               | printed circuit board                                        |  |  |
| PGA               | programmable gain amplifier                                  |  |  |
| PHUB              | peripheral hub                                               |  |  |
| PHY               | physical layer                                               |  |  |
| PICU              | port interrupt control unit                                  |  |  |
| PLA               | programmable logic array                                     |  |  |
| PLD               | programmable logic device, see also PAL                      |  |  |
| PLL               | phase-locked loop                                            |  |  |
| PMDD              | package material declaration data sheet                      |  |  |
| POR               | power-on reset                                               |  |  |
| PRES              | precise power-on reset                                       |  |  |
| PRS               | pseudo random sequence                                       |  |  |
| PS                | port read data register                                      |  |  |
| PSoC <sup>®</sup> | Programmable System-on-Chip™                                 |  |  |
| PSRR              | power supply rejection ratio                                 |  |  |
| PWM               | pulse-width modulator                                        |  |  |
| RAM               | random-access memory                                         |  |  |
| RISC              | reduced-instruction-set computing                            |  |  |
| RMS               | root-mean-square                                             |  |  |
| RTC               | real-time clock                                              |  |  |
| RTL               | register transfer language                                   |  |  |
| RTR               | remote transmission request                                  |  |  |
| RX                | receive                                                      |  |  |
| SAR               | successive approximation register                            |  |  |
| SC/CT             | switched capacitor/continuous time                           |  |  |
| SCL               | l <sup>2</sup> C serial clock                                |  |  |
| SDA               | I <sup>2</sup> C serial data                                 |  |  |
| S/H               | sample and hold                                              |  |  |
| SINAD             | signal to noise and distortion ratio                         |  |  |
| SIO               | special input/output, GPIO with advanced features. See GPIO. |  |  |
| SOC               | start of conversion                                          |  |  |
| SOF               | start of frame                                               |  |  |
| SPI               | Serial Peripheral Interface, a communications protocol       |  |  |
| SR                | slew rate                                                    |  |  |
| SRAM              | static random access memory                                  |  |  |
| SRES              | software reset                                               |  |  |

## Table 60. Acronyms Used in this Document (continued)

#### Acronym Description SWV single-wire viewer TD transaction descriptor, see also DMA THD total harmonic distortion TIA transimpedance amplifier TRM technical reference manual TTL transistor-transistor logic ΤХ transmit UART Universal Asynchronous Transmitter Receiver, a communications protocol UDB universal digital block USB Universal Serial Bus USBIO USB input/output, PSoC pins used to connect to a USB port VDAC voltage DAC, see also DAC, IDAC WDT watchdog timer WOL write once latch, see also NVL WRES watchdog timer reset **XRES** external reset I/O pin **XTAL** crystal

Table 60. Acronyms Used in this Document (continued)

SWD



# **Revision History**

| Description Title: PSoC <sup>®</sup> 4: 4200_BLE Family Datasheet Programmable System-on-Chip (PSoC <sup>®</sup> )<br>Document Number: 002-23053 |         |                    |                    |                       |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|-----------------------|--|--|
| Revision                                                                                                                                         | ECN     | Orig. of<br>Change | Submission<br>Date | Description of Change |  |  |
| **                                                                                                                                               | 6078076 | PMAD/<br>WKA       | 02/22/2018         | New datasheet         |  |  |