Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | <b>.</b> | | |-------------------------------|--------------------------------------------------------------------------------------------------| | Details | | | Product Status | Obsolete | | Core Processor | ARM® Cortex®-M0 | | Core Size | 32-Bit Single-Core | | Speed | 48MHz | | Connectivity | I <sup>2</sup> C, IrDA, LINbus, Microwire, SmartCard, SPI, SSP, UART/USART | | Peripherals | Bluetooth, Brown-out Detect/Reset, Cap Sense, DMA LCD, LVD, POR, PWM, SmartCard, SmartSense, WDT | | Number of I/O | 36 | | Program Memory Size | 256KB (256K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 32K x 8 | | Voltage - Supply<br>(Vcc/Vdd) | 1.71V ~ 5.5V | | Data Converters | A/D 16x12b SAR; D/A 2xIDAC | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 76-UFBGA, WLCSP | | Supplier Device Package | 76-WLCSP (4.04×3.87) | | Purchase URL | https://www.e-xfl.com/product-detail/infineon-technologies/cy8c4248fni-bl483t | Figure 2. Block Diagram The PSoC 4200\_BL devices include extensive support for programming, testing, debugging, and tracing both hardware and firmware. The Arm SWD interface supports all programming and debug features of the device. Complete debug-on-chip functionality enables full-device debugging in the final system using the standard production device. It does not require special interfaces, debugging pods, simulators, or emulators. Only the standard programming connections are required to fully support debugging. The PSoC Creator IDE provides fully integrated programming and debugging support for the PSoC 4200\_BL devices. The SWD interface is fully compatible with industry-standard third-party tools. With the ability to disable debug features, very robust flash protection, and allowing customer-proprietary functionality to be implemented in on-chip programmable blocks, the PSoC 4200\_BL family provides a level of security not possible with multi-chip application solutions or with microcontrollers. Debug circuits are enabled by default and can only be disabled in firmware. If not enabled, the only way to re-enable them is to erase the entire device, clear flash protection, and reprogram the device with the new firmware that enables debugging. Additionally, all device interfaces can be permanently disabled (device security) for applications concerned about phishing attacks due to a maliciously reprogrammed device or attempts to defeat security by starting and interrupting flash programming sequences. Because all programming, debug, and test interfaces are disabled when maximum device security is enabled, PSoC 4200\_BL with device security enabled may not be returned for failure analysis. This is a trade-off the PSoC 4200 BL allows the customer to make. #### **Functional Definition** #### **CPU and Memory Subsystem** #### CPU The Cortex-M0 CPU in PSoC 4200\_BL is part of the 32-bit MCU subsystem, which is optimized for low-power operation with extensive clock gating. It mostly uses 16-bit instructions and executes a subset of the Thumb-2 instruction set. This enables fully compatible binary upward migration of the code to higher-performance processors such as Cortex-M3 and M4. The Cypress implementation includes a hardware multiplier that provides a 32-bit result in one cycle. It includes a nested vectored interrupt controller (NVIC) block with 32 interrupt inputs and a wakeup interrupt controller (WIC). The WIC can wake the processor up from the Deep Sleep mode, allowing power to the main processor to be switched off when the chip is in the Deep Sleep mode. The Cortex-M0 CPU provides a nonmaskable interrupt (NMI) input, which is made available to the user when it is not in use for system functions requested by the user. The CPU also includes an SWD interface, which is a 2-wire form of JTAG; the debug configuration used for PSoC 4200\_BL has four break-point (address) comparators and two watchpoint (data) comparators. #### Flash The PSoC 4200\_BL device has a flash module with 256 KB of flash memory, tightly coupled to the CPU to improve average access times from the flash block. The flash block is designed to deliver 2 wait-state (WS) access time at 48 MHz and with 1-WS access time at 24 MHz. The flash accelerator delivers 85% of single-cycle SRAM access performance on average. Part of the flash module can be used to emulate EEPROM operation if required. Maximum erase and program time is 20 ms per row (256 bytes). This also applies to the emulated EEPROM. #### SRAM SRAM memory is retained during Hibernate. #### **SROM** The 8-KB supervisory ROM contains a library of executable functions for flash programming. These functions are accessed through supervisory calls (SVC) and enable in-system programming of the flash memory. #### DMA A DMA engine, with eight channels, is provided that can do 32-bit transfers and has chainable ping-pong descriptors. #### System Resources #### Power System The power system is described in detail in the section Power on page 16. It provides an assurance that the voltage levels are as required for the respective modes, and can either delay the mode entry (on power-on reset (POR), for example) until voltage levels are as required or generate resets (brownout detect (BOD)) or interrupts when the power supply reaches a particular programmable level between 1.8 and 4.5 V (low voltage detect (LVD)). PSoC 4200\_BL operates with a single external supply (1.71 to 5.5 V without radio, and 1.9 V to 5.5 V with radio). The device has five different power modes; transitions between these modes are managed by the power system. PSoC 4200\_BL provides Sleep, Deep Sleep, Hibernate, and Stop low-power modes. Refer to the *Technical Reference Manual* for more details. #### Clock System The PSoC 4200\_BL clock system is responsible for providing clocks to all subsystems that require clocks and for switching between different clock sources without glitching. In addition, the clock system ensures that no metastable conditions occur. The clock system for PSoC 4200\_BL consists of the internal main oscillator (IMO), the internal low-speed oscillator (ILO), the 24-MHz external crystal oscillator (ECO) and the 32-kHz watch crystal oscillator (WCO). In addition, an external clock may be supplied from a pin. #### IMO Clock Source The IMO is the primary source of internal clocking in PSoC 4200\_BL. It is trimmed during testing to achieve the specified accuracy. Trim values are stored in nonvolatile latches (NVL). Additional trim settings from flash can be used to compensate for changes. The IMO default frequency is 24 MHz and it can be adjusted between 3 to 48 MHz in steps of 1 MHz. The IMO tolerance with Cypress-provided calibration settings is $\pm 2\%$ . #### ILO Clock Source The ILO is a very low-power oscillator, which is primarily used to generate clocks for the peripheral operation in the Deep Sleep mode. ILO-driven counters can be calibrated to the IMO to improve accuracy. Cypress provides a software component, which does the calibration. #### External Crystal Oscillator (ECO) The ECO is used as the active clock for the BLE subsystem to meet the ±50-ppm clock accuracy of the Bluetooth 4.2 Specification. PSoC 4200\_BL includes a tunable load capacitor to tune the crystal clock frequency by measuring the actual clock frequency. The high-accuracy ECO clock can also be used as a system clock. #### Watch Crystal Oscillator (WCO) The WCO is used as the sleep clock for the BLE subsystem to meet the ±500-ppm clock accuracy for the Bluetooth 4.2 Specification. The sleep clock provides an accurate sleep timing and enables wakeup at the specified advertisement and connection intervals. The WCO output can be used to realize the real-time clock (RTC) function in firmware. ## Watchdog Timer A watchdog timer is implemented in the clock block running from the ILO or from the WCO; this allows the watchdog operation during Deep Sleep and generates a watchdog reset if not serviced before the timeout occurs. The watchdog reset is recorded in the Reset Cause register. With the WCO and firmware, an accurate real-time clock (within the bounds of the 32-kHz crystal accuracy) can be realized. Figure 3. PSoC 4200\_BL MCU Clocking Architecture The HFCLK signal can be divided down (see Figure 3) to generate synchronous clocks for the UDBs, and the analog and digital peripherals. There are a total of 12 clock dividers for PSoC 4200\_BL: ten with 16-bit divide capability and two with 16.5-bit divide capability. This allows the generation of 16 divided clock signals, which can be used by peripheral blocks. The analog clock leads the digital clocks to allow analog events to occur before the digital clock-related noise is generated. The 16-bit and 16.5-bit dividers allow a lot of flexibility in generating fine-grained frequency values and are fully supported in PSoC Creator. #### Reset PSoC 4200\_BL device can be reset from a variety of sources including a software reset. Reset events are asynchronous and guarantee reversion to a known state. The reset cause is recorded in a register, which is sticky through resets and allows the software to determine the cause of the reset. An XRES pin is reserved for an external reset to avoid complications with the configuration and multiple pin functions during power-on or reconfiguration. The XRES pin has an internal pull-up resistor that is always enabled. #### Voltage Reference The PSoC 4200\_BL reference system generates all internally required references. A one-percent voltage reference spec is provided for the 12-bit ADC. To allow better signal-to-noise ratios (SNR) and better absolute accuracy, it is possible to bypass the internal reference using a GPIO pin or use an external reference for the SAR. Refer to Table 19, "SAR ADC AC Specifications," on page 26 for details. #### **BLE Radio and Subsystem** PSoC 4200\_BL incorporates a Bluetooth Smart subsystem that contains the Physical Layer (PHY) and Link Layer (LL) engines with an embedded AES-128 security engine. The physical layer consists of the digital PHY and the RF transceiver that transmits and receives GFSK packets at 1 Mbps over a 2.4-GHz ISM band, which is compliant with Bluetooth Smart Bluetooth Specification 4.2. The baseband controller is a composite hardware and firmware implementation that supports both master and slave modes. Key protocol elements, such as HCl and link control, are implemented in firmware. Time-critical functional blocks, such as encryption, CRC, data whitening, and access code correlation, are implemented in hardware (in the LL engine). The RF transceiver contains an integrated balun, which provides a single-ended RF port pin to drive a 50- $\Omega$ antenna via a matching/filtering network. In the receive direction, this block converts the RF signal from the antenna to a digital bit stream after performing GFSK demodulation. In the transmit direction, this block performs GFSK modulation and then converts a digital baseband signal to a radio frequency before transmitting it to air through the antenna. The Bluetooth Smart Radio and Subsystem (BLESS) requires a 1.9-V minimum supply (the range varies from 1.9 V to 5.5 V). Key features of BLESS are as follows: - Master and slave single-mode protocol stack with logical link control and adaptation protocol (L2CAP), attribute (ATT), and security manager (SM) protocols - API access to generic attribute profile (GATT), generic access profile (GAP), and L2CAP - L2CAP connection-oriented channel - GAP features - ☐ Broadcaster, Observer, Peripheral, and Central roles - □ Security mode 1: Level 1, 2, 3, and 4 - □ Security mode 2: Level 1 and 2 - □ User-defined advertising data - □ Multiple bond support - GATT features - GATT client and server - □ Supports GATT sub-procedures - □ 32-bit universally unique identifier (UUID) - Security Manager (SM) - □ Pairing methods: Just works, Passkey Entry, Out of Band and Numeric Comparison - Authenticated man-in-the-middle (MITM) protection and data signing - □ LE Secure Connections (Bluetooth 4.2 feature) - Link Layer (LL) - □ Master and Slave roles - □ 128-bit AES engine - □ Encryption - □ Low-duty cycle advertising - □ LE Ping - □ LE Data Packet Length Extension (Bluetooth 4.2 feature) - □ Link Layer Privacy (with extended scanning filter policy, Bluetooth 4.2 feature) - Supports all SIG-adopted BLE profiles #### **Analog Blocks** #### 12-bit SAR ADC The 12-bit, 1-Msps SAR ADC can operate at a maximum clock rate of 18 MHz and requires a minimum of 18 clocks at that frequency to do a 12-bit conversion. The block functionality is augmented for the user by adding a reference buffer to it (trimmable to $\pm 1\%$ ) and by providing the choice of three internal voltage references, $V_{DD},\,V_{DD}/2,\,$ and $V_{REF}$ (nominally 1.024 V), as well as an external reference through a GPIO pin. The Sample-and-Hold (S/H) aperture is programmable; it allows the gain bandwidth requirements of the amplifier driving the SAR inputs, which determine its settling time, to be relaxed if required. System performance will be 65 dB for true 12-bit precision provided appropriate references are used and system noise levels permit it. To improve the performance in noisy conditions, it is possible to provide an external bypass (through a fixed pin location) for the internal reference amplifier. The SAR is connected to a fixed set of pins through an 8-input sequencer. The sequencer cycles through the selected channels autonomously (sequencer scan) and does so with zero switching overhead (that is, the aggregate sampling bandwidth is equal to 1 Msps whether it is for a single channel or distributed over several channels). The sequencer switching is effected through a state machine or through firmware-driven switching. A feature provided by the sequencer is the buffering of each channel to reduce CPU interrupt-service requirements. To accommodate signals with varying source impedances and frequencies, it is possible to have different sample times programmable for each channel. Also, the signal range specification through a pair of range registers (low and high range values) is implemented with a corresponding out-of-range interrupt if the digitized value exceeds the programmed range; this allows fast detection of out-of-range values without having to wait for a sequencer scan to be completed and the CPU to read the values and check for out-of-range values in software. The SAR is able to digitize the output of the on-chip temperature sensor for calibration and other temperature-dependent functions. The SAR is not available in Deep Sleep and Hibernate modes as it requires a high-speed clock (up to 18 MHz). The SAR operating range is 1.71 to 5.5 V. AHB System Bus and Programmable Logic Interconnect SAR Sequencer Sequencing and Control Data and Status Flags POS 8 vminus SARADC SARMUX NFG Port 3 (8 inputs External Reference Reference Selection and P7 Bypass (optional) VREF VDDD Inputs from other Ports Figure 4. SAR ADC System Diagram #### Opamps (CTBm Block) PSoC 42X8\_BLE has four opamps with Comparator modes, which allow most common analog functions to be performed on-chip, eliminating external components. PGAs, voltage buffers, filters, transimpedance amplifiers, and other functions can be realized with external passives saving power, cost, and space. The on-chip opamps are designed with enough bandwidth to drive the sample-and-hold circuit of the ADC without requiring external buffering. ## Temperature Sensor PSoC 4200\_BL has an on-chip temperature sensor. This consists of a diode, which is biased by a current source that can be disabled to save power. The temperature sensor is connected to the ADC, which digitizes the reading and produces a temperature value by using a Cypress-supplied software that includes calibration and linearization. #### Low-Power Comparators PSoC 4200\_BL has a pair of low-power comparators, which can also operate in Deep Sleep and Hibernate modes. This allows the analog system blocks to be disabled while retaining the ability to monitor external voltage levels during low-power modes. The comparator outputs are normally synchronized to avoid metastability unless operating in an asynchronous power mode (Hibernate) where the system wake-up circuit is activated by a comparator-switch event. #### **Programmable Digital** Universal Digital Blocks (UDBs) and Port Interfaces The PSoC 4XX8 BLE 4.2 has four UDBs; the UDB array also provides a switched Digital System Interconnect (DSI) fabric that allows signals from peripherals and ports to be routed to and through the UDBs for communication and control. Figure 5. UDB Array UDBs can be clocked from a clock-divider block, from a port interface (required for peripherals such as SPI), and from the DSI network directly or after synchronization. A port interface is defined, which acts as a register that can be clocked with the same source as the PLDs inside the UDB array. This allows a faster operation because the inputs and outputs can be registered at the port interface close to the I/O pins and at the edge of the array. The port interface registers can be clocked by one of the I/Os from the same port. This allows interfaces such as SPI to operate at higher clock speeds by eliminating the delay for the port input to be routed over DSI and used to register other inputs (see Figure 6). Figure 6. Port Interface UDBs can generate interrupts (one UDB at a time) to the interrupt controller. UDBs retain the ability to connect to any pin on the chip through the DSI. #### **Special-Function Peripherals** #### LCD Segment Drive PSoC 4200\_BL has an LCD controller, which can drive up to four commons and up to 32 segments. It uses full digital methods to drive the LCD segments requiring no generation of internal LCD voltages. The two methods used are referred to as digital correlation and PWM. The digital correlation method modulates the frequency and levels of the common and segment signals to generate the highest RMS voltage across a segment to light it up or to keep the RMS signal zero. This method is good for STN displays but may result in reduced contrast with TN (cheaper) displays. The PWM method drives the panel with PWM signals to effectively use the capacitance of the panel to provide the integration of the modulated pulse-width to generate the desired LCD voltage. This method results in higher power consumption but can result in better results when driving TN displays. LCD operation is supported during Deep Sleep mode, refreshing a small display buffer (four bits; one 32-bit register per port). #### CapSense CapSense is supported on all pins in PSoC 4200\_BL through a CapSense Sigma-Delta (CSD) block that can be connected to any pin through an analog mux bus that any GPIO pin can be connected to via an Analog switch. CapSense function can thus be provided on any pin or group of pins in a system under software control. A Component is provided for the CapSense block to make it easy for the user. The shield voltage can be driven on another mux bus to provide liquid-tolerance capability. Liquid tolerance is provided by driving the shield electrode in phase with the sense electrode to keep the shield capacitance from attenuating the sensed input. The CapSense block has two IDACs which can be used for general purposes if CapSense is not being used (both IDACs are available in that case) or if CapSense is used without liquid tolerance (one IDAC is available). Table 2. PSoC 4200\_BL Pin List (WLCSP Package) (continued) | Pin | Name | Туре | Description | |-----|------|--------|--------------------------------------| | C2 | VSSA | GROUND | Analog ground | | C3 | P2.2 | GPIO | Port 2 Pin 2, analog/digital/lcd/csd | | C4 | P2.6 | GPIO | Port 2 Pin 6, analog/digital/lcd/csd | | C5 | P3.0 | GPIO | Port 3 Pin 0, analog/digital/lcd/csd | | C6 | P3.1 | GPIO | Port 3 Pin 1, analog/digital/lcd/csd | | C7 | P3.2 | GPIO | Port 3 Pin 2, analog/digital/lcd/csd | | C8 | XRES | RESET | Reset, active LOW | | C9 | P4.0 | GPIO | Port 4 Pin 0, analog/digital/lcd/csd | | D1 | NC | NC | Do not connect | | D2 | P1.7 | GPIO | Port 1 Pin 7, analog/digital/lcd/csd | | D3 | VDDA | POWER | 1.71-V to 5.5-V analog supply | | D4 | P2.0 | GPIO | Port 2 Pin 0, analog/digital/lcd/csd | | D5 | P2.1 | GPIO | Port 2 Pin 1, analog/digital/lcd/csd | | D6 | P2.5 | GPIO | Port 2 Pin 5, analog/digital/lcd/csd | | D7 | VSSD | GROUND | Digital ground | | D8 | P4.1 | GPIO | Port 4 Pin 1, analog/digital/lcd/csd | | D9 | P5.0 | GPIO | Port 5 Pin 0, analog/digital/lcd/csd | | E1 | NC | NC | Do not connect | | E2 | P1.2 | GPIO | Port 1 Pin 2, analog/digital/lcd/csd | | E3 | P1.3 | GPIO | Port 1 Pin 3, analog/digital/lcd/csd | | E4 | P1.4 | GPIO | Port 1 Pin 4, analog/digital/lcd/csd | | E5 | P1.5 | GPIO | Port 1 Pin 5, analog/digital/lcd/csd | | E6 | P1.6 | GPIO | Port 1 Pin 6, analog/digital/lcd/csd | | E7 | P2.4 | GPIO | Port 2 Pin 4, analog/digital/lcd/csd | | E8 | P5.1 | GPIO | Port 5 Pin 1, analog/digital/lcd/csd | | E9 | VSSD | GROUND | Digital ground | | F1 | NC | NC | Do not connect | | F2 | VSSD | GROUND | Digital ground | | F3 | P0.7 | GPIO | Port 0 Pin 7, analog/digital/lcd/csd | | F4 | P0.3 | GPIO | Port 0 Pin 3, analog/digital/lcd/csd | | F5 | P1.0 | GPIO | Port 1 Pin 0, analog/digital/lcd/csd | | F6 | P1.1 | GPIO | Port 1 Pin 1, analog/digital/lcd/csd | | F7 | VSSR | GROUND | Radio ground | | F8 | VSSR | GROUND | Radio ground | | F9 | VDDR | POWER | 1.9-V to 5.5-V radio supply | | G1 | NC | NC | Do not connect | | G2 | P0.6 | GPIO | Port 0 Pin 6, analog/digital/lcd/csd | | G3 | VDDD | POWER | 1.71-V to 5.5-V digital supply | | G4 | P0.2 | GPIO | Port 0 Pin 2, analog/digital/lcd/csd | | G5 | VSSD | GROUND | Digital ground | ## **Electrical Specifications** ## **Absolute Maximum Ratings** Table 5. Absolute Maximum Ratings<sup>[1]</sup> | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|-----------------------------|-----------------------------------------------------------------------------------------------------|------|-----|----------------------|-------|----------------------------------------| | SID1 | V <sub>DDD_ABS</sub> | Analog, digital, or radio supply relative to V <sub>SS</sub> (V <sub>SSD</sub> = V <sub>SSA</sub> ) | -0.5 | - | 6 | V | Absolute max | | SID2 | V <sub>CCD_ABS</sub> | Direct digital core voltage input relative to V <sub>SSD</sub> | -0.5 | - | 1.95 | V | Absolute max | | SID3 | V <sub>GPIO_ABS</sub> | GPIO voltage | -0.5 | _ | V <sub>DD</sub> +0.5 | V | Absolute max | | SID4 | I <sub>GPIO_ABS</sub> | Maximum current per GPIO | -25 | _ | 25 | mA | Absolute max | | SID5 | I <sub>GPIO_injection</sub> | GPIO injection current, Max for $V_{IH}$ > $V_{DDD}$ , and Min for $V_{IL}$ < $V_{SS}$ | -0.5 | - | 0.5 | mA | Absolute max, current injected per pin | | BID57 | ESD_HBM | Electrostatic discharge human body model | 2200 | - | _ | V | - | | BID58 | ESD_CDM | Electrostatic discharge charged device model | 500 | - | _ | V | - | | BID61 | LU | Pin current for latch-up | -200 | _ | 200 | mA | _ | ## **Device-Level Specifications** All specifications are valid for $-40~^{\circ}\text{C} \le \text{TA} \le 85~^{\circ}\text{C}$ and $\text{TJ} \le 100~^{\circ}\text{C}$ , except where noted. Specifications are valid for 1.71 V to 5.5 V, except where noted. Table 6. DC Specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |-------------|---------------------------|-----------------------------------------------------------------------|------|-----|------|-------|---------------------------------------| | SID6 | V <sub>DD</sub> | Power supply input voltage ( $V_{DDA} = V_{DDD} = V_{DD}$ ) | 1.8 | _ | 5.5 | V | With regulator enabled | | SID7 | $V_{DD}$ | Power supply input voltage unregulated $(V_{DDA} = V_{DDD} = V_{DD})$ | 1.71 | 1.8 | 1.89 | V | Internally unregulated Supply | | SID8 | $V_{DDR}$ | Radio supply voltage (Radio ON) | 1.9 | - | 5.5 | V | _ | | SID8A | $V_{DDR}$ | Radio supply voltage (Radio OFF) | 1.71 | - | 5.5 | V | _ | | SID9 | V <sub>CCD</sub> | Digital regulator output voltage (for core logic) | _ | 1.8 | _ | V | - | | SID10 | C <sub>VCCD</sub> | Digital regulator output bypass capacitor | 1 | 1.3 | 1.6 | μF | X5R ceramic or better | | Active Mode | e, V <sub>DD</sub> = 1.71 | V to 5.5 V | | | | | _ | | SID13 | I <sub>DD3</sub> | Execute from flash; CPU at 3 MHz | _ | 2.1 | _ | mA | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V | | SID14 | I <sub>DD4</sub> | Execute from flash; CPU at 3 MHz | _ | _ | _ | mA | T = -40 C to 85 °C | | SID15 | I <sub>DD5</sub> | Execute from flash; CPU at 6 MHz | - | 2.5 | _ | mA | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V | | SID16 | I <sub>DD6</sub> | Execute from flash; CPU at 6 MHz | _ | _ | - | mA | T = -40 °C to 85 °C | | SID17 | I <sub>DD7</sub> | Execute from flash; CPU at 12 MHz | _ | 4 | _ | mA | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V | | SID18 | I <sub>DD8</sub> | Execute from flash; CPU at 12 MHz | _ | - | _ | mA | T = -40 °C to 85 °C | #### Note Document Number: 002-23053 Rev. \*\* Page 18 of 49 Usage above the absolute maximum conditions listed in Table 5 may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods of time may affect device reliability. The maximum storage temperature is 150 °C in compliance with JEDEC Standard JESD22-A103, High Temperature Storage Life. When used below absolute maximum conditions but above normal operating conditions, the device may not operate to specification. **Table 14. Opamp Specifications** (continued) | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | | | | |-----------|------------------------------------------------------------------------------------------|-------------------------------------------------------------|----------------------|------|----------------------|---------|------------------------|--|--|--| | SID122 | V <sub>N3</sub> | Input referred, 10-kHz, power = high | - | 28 | = | nV/rtHz | - | | | | | SID123 | V <sub>N4</sub> | Input referred, 100-kHz, power = high | _ | 15 | | nV/rtHz | - | | | | | SID124 | C <sub>LOAD</sub> | Stable up to maximum load. Performance specs at 50 pF | - | - | 125 | pF | - | | | | | SID125 | Slew_rate | Cload = 50 pF, Power = High,<br>$V_{DDA} \ge 2.7 \text{ V}$ | 6 | - | - | V/µsec | - | | | | | SID126 | T_op_wake | From disable to enable, no external RC dominating | - | 300 | _ | µsec | _ | | | | | Comp_mo | Comp_mode (Comparator Mode; 50-mV Drive, T <sub>RISE</sub> = T <sub>FALL</sub> (Approx.) | | | | | | | | | | | SID127 | T <sub>PD1</sub> | Response time; power = high | _ | 150 | _ | nsec | - | | | | | SID128 | T <sub>PD2</sub> | Response time; power = medium | _ | 400 | _ | nsec | - | | | | | SID129 | T <sub>PD3</sub> | Response time; power = low | _ | 2000 | _ | nsec | - | | | | | SID130 | Vhyst_op | Hysteresis | _ | 10 | _ | mV | - | | | | | Deep Slee | p (Deep Sleep m | ode operation is only guaranteed for V | <sub>DDA</sub> > 2.5 | V) | | | | | | | | SID131 | GBW_DS | Gain bandwidth product | - | 50 | _ | kHz | _ | | | | | SID132 | IDD_DS | Current | - | 15 | _ | μA | _ | | | | | SID133 | Vos_DS | Offset voltage | _ | 5 | - | mV | _ | | | | | SID134 | Vos_dr_DS | Offset voltage drift | - | 20 | - | μV/°C | _ | | | | | SID135 | Vout_DS | Output voltage | 0.2 | _ | V <sub>DD</sub> -0.2 | V | _ | | | | | SID136 | Vcm_DS | Common mode voltage | 0.2 | - | V <sub>DD</sub> -1.8 | V | - | | | | Table 15. Comparator DC Specifications<sup>[3]</sup> | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|----------------------|---------------------------------------------------------------------|-----|-----|---------------------------|-------|--------------------------------------------------------------------------------------------------| | SID140 | V <sub>OFFSET1</sub> | Input offset voltage, Factory trim | _ | _ | ±10 | mV | _ | | SID141 | V <sub>OFFSET2</sub> | Input offset voltage, Custom trim | - | - | ±6 | mV | _ | | SID141A | V <sub>OFFSET3</sub> | Input offset voltage, ultra-low-power mode | - | ±12 | - | mV | $V_{DDD} \ge 2.6 \text{ V for}$<br>Temp < 0°C,<br>$V_{DDD} \ge 1.8 \text{ V for}$<br>Temp > 0 °C | | SID142 | V <sub>HYST</sub> | Hysteresis when enabled. Common Mode voltage range from 0 to VDD –1 | _ | 10 | 35 | mV | - | | SID143 | V <sub>ICM1</sub> | Input common mode voltage in normal mode | 0 | _ | V <sub>DDD</sub><br>-0.1 | V | Modes 1 and 2 | | SID144 | V <sub>ICM2</sub> | Input common mode voltage in low power mode | 0 | _ | V <sub>DDD</sub> | V | _ | | SID145 | V <sub>ICM3</sub> | Input common mode voltage in ultra low power mode | 0 | - | V <sub>DDD</sub><br>–1.15 | V | $V_{DDD} \ge 2.6 \text{ V for}$<br>Temp < 0°C,<br>$V_{DDD} \ge 1.8 \text{ V for}$<br>Temp > 0 °C | | SID146 | CMRR | Common mode rejection ratio | 50 | - | - | dB | V <sub>DDD</sub> ≥ 2.7 V | | SID147 | CMRR | Common mode rejection ratio | 42 | - | _ | dB | V <sub>DDD</sub> ≤ 2.7 V | | SID148 | I <sub>CMP1</sub> | Block current, normal mode | - | _ | 400 | μΑ | _ | | SID149 | I <sub>CMP2</sub> | Block current, low power mode | _ | - | 100 | μA | _ | Note 3. ULP LCOMP operating conditions: - V<sub>DDD</sub> 2.6 V-5.5 V for datasheet temp range < 0 °C - V<sub>DDD</sub> 1.8 V-5.5 V for datasheet temp range ≥ 0 °C Table 19. SAR ADC AC Specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|------------|---------------------------------------------------------------------|------------|-----|-----------------|-------|----------------------------------| | SID167 | A_psrr | Power supply rejection ratio | 70 | - | _ | dB | Measured at 1-V reference | | SID168 | A_cmrr | Common mode rejection ratio | 66 | _ | _ | dB | - | | SID169 | A_samp | Sample rate | _ | _ | 1 | Msps | | | SID313 | Fsarintref | SAR operating speed without external ref. bypass | _ | - | 100 | Ksps | 12-bit resolution | | SID170 | A_snr | Signal-to-noise ratio (SNR) | 65 | _ | _ | dB | Fin = 10 kHz | | SID171 | A_bw | Input bandwidth without aliasing | _ | _ | A_samp/2 | kHz | - | | SID172 | A_inl | Integral non linearity. V <sub>DD</sub> = 1.71 to 5.5 V, 1 Msps | -1.7 | - | 2 | LSB | Vref = 1 V to V <sub>DD</sub> | | SID173 | A_INL | Integral non linearity. V <sub>DDD</sub> = 1.71 to 3.6 V, 1 Msps | -1.5 | _ | 1.7 | LSB | Vref = 1.71 V to V <sub>DD</sub> | | SID174 | A_INL | Integral non linearity. V <sub>DD</sub> = 1.71 to 5.5 V, 500 Ksps | -1.5 | _ | 1.7 | LSB | Vref = 1 V to V <sub>DD</sub> | | SID175 | A_dnl | Differential non linearity. V <sub>DD</sub> = 1.71 to 5.5 V, 1 Msps | -1 | - | 2.2 | LSB | Vref = 1 V to V <sub>DD</sub> | | SID176 | A_DNL | Differential non linearity. V <sub>DD</sub> = 1.71 to 3.6 V, 1 Msps | <b>–</b> 1 | _ | 2 | LSB | Vref = 1.71 V to V <sub>DD</sub> | | SID177 | A_DNL | Differential non linearity. $V_{DD}$ = 1.71 to 5.5 V, 500 Ksps | -1 | _ | 2.2 | LSB | Vref = 1 V to V <sub>DD</sub> | | SID178 | A_thd | Total harmonic distortion | _ | _ | <del>-</del> 65 | dB | Fin = 10 kHz | CSD Table 20. CSD Block Specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|------------------------|------------------------------------------------|------------|-----|-----|-------|---------------------------------------------------------------------------------------------| | SID179 | $V_{CSD}$ | Voltage range of operation | 1.71 | _ | 5.5 | V | - | | SID180 | IDAC1 | DNL for 8-bit resolution | <b>–</b> 1 | _ | 1 | LSB | _ | | SID181 | IDAC1 | INL for 8-bit resolution | -3 | _ | 3 | LSB | _ | | SID182 | IDAC2 | DNL for 7-bit resolution | <b>–</b> 1 | _ | 1 | LSB | _ | | SID183 | IDAC2 | INL for 7-bit resolution | -3 | _ | 3 | LSB | - | | SID184 | SNR | Ratio of counts of finger to noise | 5 | _ | _ | Ratio | Capacitance range of 9 to 35 pF, 0.1 pF sensitivity. Radio is not operating during the scan | | SID185 | I <sub>DAC1_CRT1</sub> | Output current of IDAC1 (8 bits) in High range | 1 | 612 | _ | μA | - | | SID186 | I <sub>DAC1_CRT2</sub> | Output current of IDAC1 (8 bits) in Low range | - | 306 | - | μA | - | | SID187 | I <sub>DAC2_CRT1</sub> | Output current of IDAC2 (7 bits) in High range | _ | 305 | _ | μA | _ | | SID188 | I <sub>DAC2_CRT2</sub> | Output current of IDAC2 (7 bits) in Low range | _ | 153 | _ | μА | - | ## Table 32. Fixed UART AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-------------------|-------------|-----|-----|-----|-------|--------------------| | SID236 | F <sub>UART</sub> | Bit rate | _ | _ | 1 | Mbps | - | SPI Specifications ## Table 33. Fixed SPI DC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-------------------|-------------------------------------|-----|-----|-----|-------|--------------------| | SID237 | I <sub>SPI1</sub> | Block current consumption at 1 Mbps | - | - | 360 | μΑ | _ | | SID238 | I <sub>SPI2</sub> | Block current consumption at 4 Mbps | - | _ | 560 | μΑ | _ | | SID239 | I <sub>SPI3</sub> | Block current consumption at 8 Mbps | - | _ | 600 | μΑ | _ | ## Table 34. Fixed SPI AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-----------|---------------------------------------------------|-----|-----|-----|-------|--------------------| | SID240 | | SPI operating frequency (master; 6X oversampling) | - | _ | 8 | MHz | - | #### Table 35. Fixed SPI Master Mode AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|------------------|------------------------------------------------------------------------------|-----|-----|-----|-------|----------------------------------| | SID241 | T <sub>DMO</sub> | MOSI valid after Sclock driving edge | _ | - | 18 | ns | _ | | SID242 | T <sub>DSI</sub> | MISO valid before Sclock capturing edge. Full clock, late MISO sampling used | 20 | 1 | - | ns | Full clock, late MISO sampling | | SID243 | T <sub>HMO</sub> | Previous MOSI data hold time | 0 | 1 | - | ns | Referred to Slave capturing edge | ## Table 36. Fixed SPI Slave Mode AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|----------------------|-------------------------------------------------------------|-----|-----|------------------------------|-------|-------------------------| | SID244 | T <sub>DMI</sub> | MOSI valid before Sclock capturing edge | 40 | _ | _ | ns | _ | | SID245 | T <sub>DSO</sub> | MISO valid after Sclock driving edge | - | - | 42 + 3<br>× T <sub>CPU</sub> | ns | _ | | SID246 | T <sub>DSO_ext</sub> | MISO valid after Sclock driving edge in external clock mode | - | - | 53 | ns | V <sub>DD</sub> < 3.0 V | | SID247 | T <sub>HSO</sub> | Previous MISO data hold time | 0 | - | - | ns | _ | | SID248 | T <sub>SSELSCK</sub> | SSEL valid to first SCK valid edge | 100 | - | - | ns | _ | ## Memory ## Table 37. Flash DC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-------------------|------------------------------------|------|-----|-----|-------|--------------------------| | SID249 | V <sub>PE</sub> | Erase and program voltage | 1.71 | _ | 5.5 | V | - | | SID309 | T <sub>WS48</sub> | Number of Wait states at 32–48 MHz | 2 | ı | _ | | CPU execution from flash | | SID310 | T <sub>WS32</sub> | Number of Wait states at 16–32 MHz | 1 | - | _ | | CPU execution from flash | | SID311 | T <sub>WS16</sub> | Number of Wait states for 0–16 MHz | 0 | - | _ | | CPU execution from flash | Table 38. Flash AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|----------------------------------------|----------------------------------------------------|-------|-----|-----|---------|------------------------------------------------------------------------------------------------------------| | SID250 | T <sub>ROWWRITE</sub> <sup>[5]</sup> | Row (block) write time (erase and program) | ı | - | 20 | ms | Row (block) = 128 bytes<br>for 128 KB flash devices<br>Row (block) = 256 bytes<br>for 256 KB flash devices | | SID251 | T <sub>ROWERASE</sub> <sup>[5]</sup> | Row erase time | - | _ | 13 | ms | _ | | SID252 | T <sub>ROWPROGRAM</sub> <sup>[5]</sup> | Row program time after erase | - | _ | 7 | ms | _ | | SID253 | T <sub>BULKERASE</sub> <sup>[5]</sup> | Bulk erase time (256 KB) | - | - | 35 | ms | _ | | SID254 | T <sub>DEVPROG</sub> <sup>[5]</sup> | Total device program time | - | _ | 50 | seconds | 256 KB | | SID254A | DEVPROG | Total device program time | - | _ | 25 | Seconds | 128 KB | | SID255 | F <sub>END</sub> | Flash endurance | 100 K | _ | _ | cycles | _ | | SID256 | F <sub>RET</sub> | Flash retention. $T_A \le 55$ °C, 100 K P/E cycles | 20 | _ | _ | years | - | | SID257 | F <sub>RET2</sub> | Flash retention. $T_A \le 85$ °C, 10 K P/E cycles | 10 | _ | _ | years | _ | ## **System Resources** Power-on-Reset (POR) ## Table 39. POR DC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-----------------------|----------------------|------|-----|------|-------|--------------------| | SID258 | V <sub>RISEIPOR</sub> | Rising trip voltage | 0.80 | _ | 1.45 | V | _ | | SID259 | V <sub>FALLIPOR</sub> | Falling trip voltage | 0.75 | _ | 1.40 | V | _ | | SID260 | V <sub>IPORHYST</sub> | Hysteresis | 15 | _ | 200 | mV | _ | ## Table 40. POR AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|----------------------|----------------------------------------------|-----|-----|-----|-------|--------------------| | SID264 | T <sub>PPOR_TR</sub> | PPOR response time in Active and Sleep modes | _ | ı | 1 | μs | - | #### Table 41. Brown-Out Detect | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|------------------------|--------------------------------------------|------|-----|-----|-------|------------------------| | SID261 | V <sub>FALLPPOR</sub> | BOD trip voltage in Active and Sleep modes | 1.64 | 1 | 1 | V | - | | SID262 | V <sub>FALLDPSLP</sub> | BOD trip voltage in Deep Sleep mode | 1.4 | - | - | V | _ | #### Table 42. Hibernate Reset | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|----------------------|------------------------------------|-----|-----|-----|-------|------------------------| | SID263 | V <sub>HBRTRIP</sub> | BOD trip voltage in Hibernate mode | 1.1 | 1 | Î | V | _ | #### Note Document Number: 002-23053 Rev. \*\* Page 30 of 49 <sup>5.</sup> It can take as much as 20 milliseconds to write to flash. During this time, the device should not be reset, or flash operations will be interrupted and cannot be relied on to have completed. Reset sources include the XRES pin, software resets, CPU lockup states and privilege violations, improper power supply levels, and watchdogs. Make certain that these are not inadvertently activated. ## Table 47. IMO AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|----------------------|--------------------------------------|-----|-----|-----|-------|-----------------------------| | SID296 | F <sub>IMOTOL3</sub> | Frequency variation from 3 to 48 MHz | _ | 1 | ±2 | % | With API-called calibration | | SID297 | F <sub>IMOTOL3</sub> | IMO startup time | _ | _ | 12 | μs | _ | Internal Low-Speed Oscillator ## Table 48. ILO DC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-------------------|---------------------------------|-----|-----|------|-------|--------------------| | SID298 | I <sub>ILO2</sub> | ILO operating current at 32 kHz | _ | 0.3 | 1.05 | μA | _ | ## Table 49. ILO AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|------------------------|--------------------------|-----|-----|-----|-------|--------------------| | SID299 | T <sub>STARTILO1</sub> | ILO startup time | - | - | 2 | ms | _ | | SID300 | F <sub>ILOTRIM1</sub> | 32-kHz trimmed frequency | 15 | 32 | 50 | kHz | _ | ## **Table 50. External Clock Specifications** | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|------------|-------------------------------------------|-----|-----|-----|-------|-----------------------| | SID301 | ExtClkFreq | External clock input frequency | 0 | - | 48 | MHz | CMOS input level only | | SID302 | ExtClkDuty | Duty cycle; Measured at V <sub>DD/2</sub> | 45 | - | 55 | % | CMOS input level only | #### Table 51. UDB AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | | | | |------------|---------------------------|--------------------------------------------------------|-----|-----|-----|-------|--------------------|--|--|--| | Data Path | Data Path performance | | | | | | | | | | | SID303 | F <sub>MAX-TIMER</sub> | Max frequency of 16-bit timer in a UDB pair | _ | _ | 48 | MHz | - | | | | | SID304 | F <sub>MAX-ADDER</sub> | Max frequency of 16-bit adder in a UDB pair | _ | _ | 48 | MHz | - | | | | | SID305 | F <sub>MAX_CRC</sub> | Max frequency of 16-bit CRC/PRS in a UDB pair | _ | _ | 48 | MHz | - | | | | | PLD Perfo | rmance in UDB | | | | | | | | | | | SID306 | F <sub>MAX_PLD</sub> | Max frequency of 2-pass PLD function in a UDB pair | _ | _ | 48 | MHz | - | | | | | Clock to O | utput Performance | | | | | | | | | | | SID307 | T <sub>CLK_OUT_UDB1</sub> | Prop. delay for clock in to data out at 25 °C, Typical | _ | 15 | _ | ns | - | | | | | SID308 | T <sub>CLK_OUT_UDB2</sub> | Prop. delay for clock in to data out,<br>Worst case | _ | 25 | _ | ns | _ | | | | Table 52. BLE Subsystem (continued) | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | | |-----------|----------------------|----------------------------------------------------|------|------|-----------------|---------------|---------------------------------------------------------|--| | SID356 | RXSE2 | Receiver spurious emission<br>1.0 GHz to 12.75 GHz | - | _ | <del>-4</del> 7 | dBm | 1-MHz measurement<br>bandwidth<br>ETSI EN300 328 V1.8.1 | | | RF Transm | nitter Specification | ns | | I | | | - | | | SID357 | TXP, ACC | RF power accuracy | - | ±1 | _ | dB | _ | | | SID358 | TXP, RANGE | RF power control range | - | 20 | _ | dB | _ | | | SID359 | TXP, 0dBm | Output power, 0-dB Gain setting (PA7) | - | 0 | _ | dBm | _ | | | SID360 | TXP, MAX | Output power, maximum power setting (PA10) | _ | 3 | _ | dBm | - | | | SID361 | TXP, MIN | Output power, minimum power setting (PA1) | - | -18 | - | dBm | - | | | SID362 | F2AVG | Average frequency deviation for 10101010 pattern | 185 | - | _ | kHz | RF-PHY Specification (TRM-LE/CA/05/C) | | | SID363 | F1AVG | Average frequency deviation for 11110000 pattern | 225 | 250 | 275 | kHz | RF-PHY Specification (TRM-LE/CA/05/C) | | | SID364 | EO | Eye opening = ∆F2AVG/∆F1AVG | 8.0 | - | _ | | RF-PHY Specification (TRM-LE/CA/05/C) | | | SID365 | FTX, ACC | Frequency accuracy | -150 | - | 150 | kHz | RF-PHY Specification (TRM-LE/CA/06/C) | | | SID366 | FTX, MAXDR | Maximum frequency drift | -50 | _ | 50 | kHz | RF-PHY Specification (TRM-LE/CA/06/C) | | | SID367 | FTX, INITDR | Initial frequency drift | -20 | _ | 20 | kHz | RF-PHY Specification (TRM-LE/CA/06/C) | | | SID368 | FTX, DR | Maximum drift rate | -20 | _ | 20 | kHz/<br>50 μs | RF-PHY Specification (TRM-LE/CA/06/C) | | | SID369 | IBSE1 | In-band spurious emission at 2-MHz offset | _ | _ | -20 | dBm | RF-PHY Specification (TRM-LE/CA/03/C) | | | SID370 | IBSE2 | In-band spurious emission at ≥3-MHz offset | _ | _ | -30 | dBm | RF-PHY Specification (TRM-LE/CA/03/C) | | | SID371 | TXSE1 | Transmitter spurious emissions (average), <1.0 GHz | _ | _ | -55.5 | dBm | FCC-15.247 | | | SID372 | TXSE2 | Transmitter spurious emissions (average), >1.0 GHz | - | - | -41.5 | dBm | FCC-15.247 | | | RF Curren | t Specifications | | | | | | | | | SID373 | IRX | Receive current in normal mode | - | 18.7 | 18.7 – mA | | _ | | | SID373A | IRX_RF | Radio receive current in normal mode | _ | 16.4 | - | mA | Measured at V <sub>DDR</sub> | | | SID374 | IRX, HIGHGAIN | Receive current in high-gain mode | _ | 21.5 | - | mA | _ | | | SID375 | ITX, 3dBm | TX current at 3-dBm setting (PA10) | _ | 20 | _ | mA | mA – | | | SID376 | ITX, 0dBm | TX current at 0-dBm setting (PA7) | - | 16.5 | _ | mA | _ | | | SID376A | ITX_RF, 0dBm | Radio TX current at 0 dBm setting (PA7) | - | 15.6 | - | mA | Measured at V <sub>DDR</sub> | | | SID376B | ITX_RF, 0dBm | Radio TX current at 0 dBm excluding Balun loss | _ | 14.2 | - | mA | Guaranteed by design simulation | | | SID377 | ITX,-3dBm | TX current at –3-dBm setting (PA4) | - | 15.5 | - | mA | _ | | Table 54. WCO Specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|--------------------|-------------------------------------|-----|--------|------|-------|------------------------| | SID398 | F <sub>wco</sub> | Crystal frequency | _ | 32.768 | _ | kHz | - | | SID399 | FTOL | Frequency tolerance | _ | 50 | _ | ppm | _ | | SID400 | ESR | Equivalent series resistance | _ | 50 | _ | kΩ | _ | | SID401 | PD | Drive level | _ | _ | 1 | μW | _ | | SID402 | T <sub>START</sub> | Startup time | _ | _ | 500 | ms | _ | | SID403 | C <sub>L</sub> | Crystal load capacitance | 6 | _ | 12.5 | pF | _ | | SID404 | C0 | Crystal shunt capacitance | _ | 1.35 | _ | pF | _ | | SID405 | I <sub>wco1</sub> | Operating current (High-Power mode) | _ | _ | 8 | μΑ | - | | SID406 | I <sub>WCO2</sub> | Operating current (Low-Power mode) | _ | - | 2.6 | μΑ | - | PSoC 4 devices follow the part numbering convention described in the following table. All fields are single-character alphanumeric (0, 1, 2, ..., 9, A,B, ..., Z) unless stated otherwise. ## **Ordering Code Definitions** The Field Values are listed in the following table: | Field | Description | Values | Meaning | |-------|----------------------------|-------------|--------------------------| | CY8C | Cypress Prefix | | | | 4 | Architecture | 4 | PSoC 4 | | Α | Family within architecture | 2 | 4200-BLE Family | | В | CPU Speed | 4 | 48 MHz | | С | Flash Capacity | 8, 7 | 256, 128 KB respectively | | | | FN | WLCSP | | DE | DE Package Code | | QFN | | | | FL | Thin CSP | | F | Temperature Range | I | Industrial | | BLXYZ | Attributes Code | BL400-BL499 | Bluetooth 4.1 compliant | | | | BL500-BL599 | Bluetooth 4.2 compliant | # **Packaging** ## Table 56. Package Characteristics | Parameter | Description | Conditions | Min | Тур | Max | Units | |----------------|--------------------------------------------|------------|-----|-------|-----|---------| | T <sub>A</sub> | Operating ambient temperature | - | -40 | 25.00 | 105 | °C | | T <sub>J</sub> | Operating junction temperature | - | -40 | _ | 125 | °C | | $T_{JA}$ | Package θ <sub>JA</sub> (56-pin QFN) | _ | - | 16.9 | _ | °C/watt | | $T_JC$ | Package $\theta_{JC}$ (56-pin QFN) | - | _ | 9.7 | _ | °C/watt | | $T_{JA}$ | Package $\theta_{JA}$ (76-ball WLCSP) | _ | - | 20.1 | _ | °C/watt | | $T_JC$ | Package $\theta_{JC}$ (76-ball WLCSP) | - | _ | 0.19 | _ | °C/watt | | $T_{JA}$ | Package $\theta_{JA}$ (76-ball Thin WLCSP) | - | _ | 20.9 | _ | °C/watt | | $T_{JC}$ | Package $\theta_{JC}$ (76-ball Thin WLCSP) | _ | _ | 0.17 | _ | °C/watt | | $T_{JA}$ | Package $\theta_{JA}$ (68-ball WLCSP) | | - | 16.6 | _ | °C/watt | | $T_JC$ | Package $\theta_{JC}$ (68-ball WLCSP) | | _ | 0.19 | _ | °C/watt | | $T_{JA}$ | Package $\theta_{JA}$ (68-ball Thin WLCSP) | | - | 16.6 | _ | °C/watt | | $T_{JC}$ | Package $\theta_{JC}$ (68-ball Thin WLCSP) | | - | 0.19 | _ | °C/watt | ## Table 57. Solder Reflow Peak Temperature | Package | Maximum Peak<br>Temperature | Maximum Time at Peak Temperature | |--------------|-----------------------------|----------------------------------| | All packages | 260 °C | 30 seconds | ## Table 58. Package Moisture Sensitivity Level (MSL), IPC/JEDEC J-STD-2 | Package | MSL | |--------------------|-------| | 56-pin QFN | MSL 3 | | All WLCSP packages | MSL 1 | ## Table 59. Package Details | Spec ID | Package | Description | |--------------------|--------------------|-----------------------------| | 001-58740 Rev. *C | 56-pin QFN | 7.0 mm × 7.0 mm × 0.6 mm | | 001-96603 Rev. *A | 76-ball WLCSP | 4.04 mm × 3.87 mm × 0.55 mm | | 002-10658, Rev. ** | 76-ball thin WLCSP | 4.04 mm × 3.87 mm × 0.4 mm | | 001-92343 Rev. *A | 68-ball WLCSP | 3.52 mm × 3.91 mm × 0.55 mm | | 001-99408 Rev ** | 68-ball Thin WLCSP | 52 mm × 3.91 mm × 0.4 mm | Document Number: 002-23053 Rev. \*\* Page 39 of 49 ## **Acronyms** Table 60. Acronyms Used in this Document | Acronym | Description | |------------------|-------------------------------------------------------------------------------------------------| | abus | analog local bus | | ADC | analog-to-digital converter | | AG | analog global | | АНВ | AMBA (advanced microcontroller bus architecture) high-performance bus, an Arm data transfer bus | | ALU | arithmetic logic unit | | AMUXBUS | analog multiplexer bus | | API | application programming interface | | APSR | application program status register | | Arm <sup>®</sup> | advanced RISC machine, a CPU architecture | | ATM | automatic thump mode | | BW | bandwidth | | CAN | Controller Area Network, a communications protocol | | CMRR | common-mode rejection ratio | | CPU | central processing unit | | CRC | cyclic redundancy check, an error-checking protocol | | DAC | digital-to-analog converter, see also IDAC, VDAC | | DFB | digital filter block | | DIO | digital input/output, GPIO with only digital capabilities, no analog. See GPIO. | | DMIPS | Dhrystone million instructions per second | | DMA | direct memory access, see also TD | | DNL | differential nonlinearity, see also INL | | DNU | do not use | | DR | port write data registers | | DSI | digital system interconnect | | DWT | data watchpoint and trace | | ECC | error correcting code | | ECO | external crystal oscillator | | EEPROM | electrically erasable programmable read-only memory | | EMI | electromagnetic interference | | EMIF | external memory interface | | EOC | end of conversion | | EOF | end of frame | | EPSR | execution program status register | | ESD | electrostatic discharge | Table 60. Acronyms Used in this Document (continued) | Acronym | Description | |--------------------------|--------------------------------------------------------| | ETM | embedded trace macrocell | | FIR | finite impulse response, see also IIR | | FPB | flash patch and breakpoint | | FS | full-speed | | GPIO | general-purpose input/output, applies to a PSoC pin | | HVI | high-voltage interrupt, see also LVI, LVD | | IC | integrated circuit | | IDAC | current DAC, see also DAC, VDAC | | IDE | integrated development environment | | I <sup>2</sup> C, or IIC | Inter-Integrated Circuit, a communications protocol | | IIR | infinite impulse response, see also FIR | | ILO | internal low-speed oscillator, see also IMO | | IMO | internal main oscillator, see also ILO | | INL | integral nonlinearity, see also DNL | | I/O | input/output, see also GPIO, DIO, SIO, USBIO | | IPOR | initial power-on reset | | IPSR | interrupt program status register | | IRQ | interrupt request | | ITM | instrumentation trace macrocell | | LCD | liquid crystal display | | LIN | Local Interconnect Network, a communications protocol. | | LR | link register | | LUT | lookup table | | LVD | low-voltage detect, see also LVI | | LVI | low-voltage interrupt, see also HVI | | LVTTL | low-voltage transistor-transistor logic | | MAC | multiply-accumulate | | MCU | microcontroller unit | | MISO | master-in slave-out | | NC | no connect | | NMI | nonmaskable interrupt | | NRZ | non-return-to-zero | | NVIC | nested vectored interrupt controller | | NVL | nonvolatile latch, see also WOL | | opamp | operational amplifier | | | | Page 45 of 49 Table 60. Acronyms Used in this Document (continued) | Acronym | Description | |-------------------|--------------------------------------------------------------| | PC | program counter | | PCB | printed circuit board | | PGA | programmable gain amplifier | | PHUB | peripheral hub | | PHY | physical layer | | PICU | port interrupt control unit | | PLA | programmable logic array | | PLD | programmable logic device, see also PAL | | PLL | phase-locked loop | | PMDD | package material declaration data sheet | | POR | power-on reset | | PRES | precise power-on reset | | PRS | pseudo random sequence | | PS | port read data register | | PSoC <sup>®</sup> | Programmable System-on-Chip™ | | PSRR | power supply rejection ratio | | PWM | pulse-width modulator | | RAM | random-access memory | | RISC | reduced-instruction-set computing | | RMS | root-mean-square | | RTC | real-time clock | | RTL | register transfer language | | RTR | remote transmission request | | RX | receive | | SAR | successive approximation register | | SC/CT | switched capacitor/continuous time | | SCL | I <sup>2</sup> C serial clock | | SDA | I <sup>2</sup> C serial data | | S/H | sample and hold | | SINAD | signal to noise and distortion ratio | | SIO | special input/output, GPIO with advanced features. See GPIO. | | SOC | start of conversion | | SOF | start of frame | | SPI | Serial Peripheral Interface, a communications protocol | | SR | slew rate | | SRAM | static random access memory | | SRES | software reset | | SWD | serial wire debug, a test protocol | Table 60. Acronyms Used in this Document (continued) | Acronym | Description | |---------|------------------------------------------------------------------------| | SWV | single-wire viewer | | TD | transaction descriptor, see also DMA | | THD | total harmonic distortion | | TIA | transimpedance amplifier | | TRM | technical reference manual | | TTL | transistor-transistor logic | | TX | transmit | | UART | Universal Asynchronous Transmitter Receiver, a communications protocol | | UDB | universal digital block | | USB | Universal Serial Bus | | USBIO | USB input/output, PSoC pins used to connect to a USB port | | VDAC | voltage DAC, see also DAC, IDAC | | WDT | watchdog timer | | WOL | write once latch, see also NVL | | WRES | watchdog timer reset | | XRES | external reset I/O pin | | XTAL | crystal | Document Number: 002-23053 Rev. \*\* Page 46 of 49 ## **Document Conventions** ## **Units of Measure** ## Table 61. Units of Measure | Symbol | Unit of Measure | |--------|------------------------| | °C | degrees Celsius | | dB | decibel | | fF | femto farad | | Hz | hertz | | KB | 1024 bytes | | kbps | kilobits per second | | Khr | kilohour | | kHz | kilohertz | | kΩ | kilo ohm | | ksps | kilosamples per second | | LSB | least significant bit | | Mbps | megabits per second | | MHz | megahertz | | ΜΩ | mega-ohm | | Msps | megasamples per second | | μΑ | microampere | | μF | microfarad | | μH | microhenry | | μs | microsecond | | μV | microvolt | | μW | microwatt | | mA | milliampere | | ms | millisecond | | mV | millivolt | | nA | nanoampere | | ns | nanosecond | | nV | nanovolt | | Ω | ohm | | pF | picofarad | | ppm | parts per million | | ps | picosecond | | S | second | | sps | samples per second | | sqrtHz | square root of hertz | | V | volt |