Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | ARM® Cortex®-M0 | | Core Size | 32-Bit Single-Core | | Speed | 48MHz | | Connectivity | I <sup>2</sup> C, IrDA, LINbus, Microwire, SmartCard, SPI, SSP, UART/USART | | Peripherals | Bluetooth, Brown-out Detect/Reset, DMA LVD, POR, PWM, SmartCard, SmartSense, WDT | | Number of I/O | 36 | | Program Memory Size | 256KB (256K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 32K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.71V ~ 5.5V | | Data Converters | A/D 16x12b SAR; D/A 2xIDAC | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 56-UFQFN Exposed Pad | | Supplier Device Package | 56-QFN (7x7) | | Purchase URL | https://www.e-xfl.com/product-detail/infineon-technologies/cy8c4248lqi-bl473t | ### More Information Cypress provides a wealth of data at http://www.cypress.com to help you to select the right PSoC device for your design, and to help you to quickly and effectively integrate the device into your design. For a comprehensive list of resources, see the introduction page for Bluetooth® Low Energy (BLE) Products. Following is an abbreviated list for PRoC BLE: - Overview: PSoC Portfolio, PSoC Roadmap - Product Selectors: PSoC 1, PSoC 3, PSoC 4, PRoC BLE, PSoC 4 BLE, PSoC 5LP In addition, PSoC Creator includes a device selection tool. - Application Notes: Cypress offers a large number of PSoC application notes coverting a broad range of topics, from basic to advanced level. Recommended application notes for getting started with PRoC BLE are: - □ AN94020: Getting Started with PRoC BLE - □ AN97060: PSoC 4 BLE and PRoC BLE Over-The-Air (OTA) Device Firmware Upgrade (DFU) Guide - □ AN91184: PSoC 4 BLE Designing BLE Applications - □ AN91162: Creating a BLE Custom Profile - □ AN91445: Antenna Design and RF Layout Guidelines - □ AN96841: Getting Started With EZ-BLE Module - □ AN85951: PSoC 4 CapSense Design Guide - □ AN95089: PSoC 4/PRoC BLE Crystal Oscillator Selection and Tuning Techniques - □ AN92584: Designing for Low Power and Estimating Battery Life for BLE Applications - Technical Reference Manual (TRM) is in two documents: - □ Architecture TRM details each PRoC BLE functional block - □ Registers TRM describes each of the PRoC BLE registers - Development Kits: - CY8CKIT-042-BLE-A Pioneer Kit, is a flexible, Arduino-compatible, Bluetooth LE development kit for PSoC 4 BLE and PRoC BLE. - CY8CKIT-142, PSoC 4 BLE Module, features a PSoC 4 BLE device, two crystals for the antenna matching network, a PCB antenna and other passives, while providing access to all GPIOs of the device. - CY8CKIT-143, PSoC 4 BLE 256KB Module, features a PSoC 4 BLE 256KB device, two crystals for the antenna matching network, a PCB antenna and other passives, while providing access to all GPIOs of the device. - □ The MiniProg3 device provides an interface for flash programming and debug. # **PSoC Creator** PSoC Creator is a free Windows-based Integrated Design Environment (IDE). It enables concurrent hardware and firmware design of PSoC 3, PSoC 4, and PSoC 5LP based systems. Create designs using classic, familiar schematic capture supported by over 100 pre-verified, production-ready PSoC Components; see the list of component datasheets. With PSoC Creator, you can: - Drag and drop component icons to build your hardware system design in the main design workspace - Codesign your application firmware with the PSoC hardware, using the PSoC Creator IDE C compiler - 3. Configure components using the configuration tools - 4. Explore the library of 100+ components - 5. Review component datasheets Figure 1. Multiple-Sensor Example Project in PSoC Creator Contents ### **Fixed-Function Digital** Timer/Counter/PWM Block The timer/counter/PWM block consists of four 16-bit counters with user-programmable period length. There is a Capture register to record the count value at the time of an event (which may be an I/O event), a period register which is used to either stop or auto-reload the counter when its count is equal to the period register, and compare registers to generate compare value signals which are used as PWM duty cycle outputs. The block also provides true and complementary outputs with programmable offset between them to allow the use as deadband programmable complementary PWM outputs. It also has a Kill input to force outputs to a predetermined state; for example, this is used in motor-drive systems when an overcurrent state is indicated and the PWMs driving the FETs need to be shut off immediately with no time for software intervention. Serial Communication Blocks (SCB) PSoC 4200\_BL has two SCBs, each of which can implement an $I^2$ C, UART, or SPI interface. I<sup>2</sup>C Mode: The hardware I<sup>2</sup>C block implements a full multi-master and slave interface (it is capable of multimaster arbitration). This block is capable of operating at speeds of up to 1 Mbps (Fast Mode Plus) and has flexible buffering options to reduce the interrupt overhead and latency for the CPU. It also supports EzI<sup>2</sup>C that creates a mailbox address range in the memory of PSoC 4200\_BL and effectively reduces the I<sup>2</sup>C communication to reading from and writing to an array in the memory. In addition, the block supports an 8-deep FIFO for receive and transmit, which, by increasing the time given for the CPU to read the data, greatly reduces the need for clock stretching caused by the CPU not having read the data on time. The FIFO mode is available in all channels and is very useful in the absence of DMA. The $I^2C$ peripheral is compatible with $I^2C$ Standard-mode, Fast-mode, and Fast-Mode Plus devices as defined in the NXP $I^2C$ -bus specification and user manual (UM10204). The $I^2C$ bus I/O is implemented with GPIO in open-drain modes. SCB1 is fully compliant with Standard mode (100 kHz), Fast mode (400 kHz), and Fast-Mode Plus (1 MHz) $\rm I^2C$ signaling specifications when routed to GPIO pins P5[0] and P5[1], except for hot-swap capability during $\rm I^2C$ active communication. The remaining GPIOs do not meet the hot-swap specification (V $_{DD}$ off; draw < 10- $\mu$ A current) for Fast mode and Fast-Mode Plus, $\rm I_{OL}$ Spec (20 mA) for Fast-Mode Plus, hysteresis spec (0.05 V $_{DD}$ ) for Fast mode and Fast-Mode Plus, and minimum fall time spec for Fast mode and Fast-Mode Plus. - GPIO cells, including P5.0 and P5.1, cannot be hot-swapped or powered up independent of the rest of the I<sup>2</sup>C system. - The GPIO pins P5.0 and P5.1 are over-voltage tolerant but cannot be hot-swapped or powered up independent of the rest of the I<sup>2</sup>C system - Fast-Mode Plus has an I<sub>OL</sub> specification of 20 mA at a V<sub>OL</sub> of 0.4 V. The GPIO cells can sink a maximum of 8 mA I<sub>OL</sub> with a V<sub>OL</sub> maximum of 0.6 V. ■ Fast-mode and Fast-Mode Plus specify minimum Fall times, which are not met with the GPIO cell; the Slow-Strong mode can help meet this spec depending on the bus load. **UART Mode**: This is a full-feature UART operating at up to 1 Mbps. It supports automotive single-wire interface (LIN), infrared interface (IrDA), and SmartCard (ISO7816) protocols, all of which are minor variants of the basic UART protocol. In addition, it supports the 9-bit multiprocessor mode that allows the addressing of peripherals connected over common RX and TX lines. Common UART functions such as parity error, break detect, and frame error are supported. An 8-deep FIFO allows much greater CPU service latencies to be tolerated. Note that hardware handshaking is not supported. This is not commonly used and can be implemented with a UDB-based UART in the system, if required. **SPI Mode**: The SPI mode supports full Motorola SPI, TI Secure Simple Pairing (SSP) (essentially adds a start pulse that is used to synchronize SPI Codecs), and National Microwire (half-duplex form of SPI). The SPI block can use the FIFO for transmit and receive. #### **GPIO** PSoC 4200\_BL has 36 GPIOs. The GPIO block implements the following: - Eight drive strength modes: - Analog input mode (input and output buffers disabled) - □ Input only - □ Weak pull-up with strong pull-down - ☐ Strong pull-up with weak pull-down - ☐ Open drain with strong pull-down - □ Open drain with strong pull-up - ☐ Strong pull-up with strong pull-down - Weak pull-up with weak pull-down - Input threshold select (CMOS or LVTTL) - Pins 0 and 1 of Port 5 are overvoltage-tolerant pins - Individual control of input and output buffer enabling/disabling in addition to drive-strength modes - Hold mode for latching previous state (used for retaining the I/O state in Deep Sleep and Hibernate modes) - Selectable slew rates for dV/dt-related noise control to improve EMI The pins are organized in logical entities called ports, which are 8-bit in width. During power-on and reset, the blocks are forced to the disable state so as not to crowbar any inputs and/or cause excess turn-on current. A multiplexing network known as a high-speed I/O matrix (HSIOM) is used to multiplex between various signals that may connect to an I/O pin. Pin locations for fixed-function peripherals are also fixed to reduce internal multiplexing complexity (these signals do not go through the DSI network). DSI signals are not affected by this and any pin may be routed to any UDB through the DSI network. Data output and pin-state registers store, respectively, the values to be driven on the pins and the states of the pins themselves. Every I/O pin can generate an interrupt if so enabled and each I/O port has an interrupt request (IRQ) and interrupt service routine (ISR) vector associated with it (5 for PSoC 4200\_BL). # **Pinouts** Table 1 shows the pin list for the PSoC 4200\_BL device. Port 3 consists of the high-speed analog inputs for the SAR mux. All pins support CSD CapSense and analog mux bus connections. Table 1. PSoC 4200\_BL Pin List (QFN Package) | Pin | Name | Туре | Description | |-----|--------------|---------|--------------------------------------------| | 1 | VDDD | POWER | 1.71-V to 5.5-V digital supply | | 2 | XTAL32O/P6.0 | CLOCK | 32.768-kHz crystal | | 3 | XTAL32I/P6.1 | CLOCK | 32.768-kHz crystal or external clock input | | 4 | XRES | RESET | Reset, active LOW | | 5 | P4.0 | GPIO | Port 4 Pin 0, lcd, csd | | 6 | P4.1 | GPIO | Port 4 Pin 1, lcd, csd | | 7 | P5.0 | GPIO | Port 5 Pin 0, lcd, csd | | 8 | P5.1 | GPIO | Port 5 Pin 1, lcd, csd | | 9 | VSSD | GROUND | Digital ground | | 10 | VDDR | POWER | 1.9-V to 5.5-V radio supply | | 11 | GANT1 | GROUND | Antenna shielding ground | | 12 | ANT | ANTENNA | Antenna pin | | 13 | GANT2 | GROUND | Antenna shielding ground | | 14 | VDDR | POWER | 1.9-V to 5.5-V radio supply | | 15 | VDDR | POWER | 1.9-V to 5.5-V radio supply | | 16 | XTAL24I | CLOCK | 24-MHz crystal or external clock input | | 17 | XTAL24O | CLOCK | 24-MHz crystal | | 18 | VDDR | POWER | 1.9-V to 5.5-V radio supply | | 19 | P0.0 | GPIO | Port 0 Pin 0, lcd, csd | | 20 | P0.1 | GPIO | Port 0 Pin 1, lcd, csd | | 21 | P0.2 | GPIO | Port 0 Pin 2, Icd, csd | | 22 | P0.3 | GPIO | Port 0 Pin 3, Icd, csd | | 23 | VDDD | POWER | 1.71-V to 5.5-V digital supply | | 24 | P0.4 | GPIO | Port 0 Pin 4, Icd, csd | | 25 | P0.5 | GPIO | Port 0 Pin 5, Icd, csd | | 26 | P0.6 | GPIO | Port 0 Pin 6, Icd, csd | | 27 | P0.7 | GPIO | Port 0 Pin 7, Icd, csd | | 28 | P1.0 | GPIO | Port 1 Pin 0, lcd, csd | | 29 | P1.1 | GPIO | Port 1 Pin 1, lcd, csd | | 30 | P1.2 | GPIO | Port 1 Pin 2, Icd, csd | | 31 | P1.3 | GPIO | Port 1 Pin 3, Icd, csd | | 32 | P1.4 | GPIO | Port 1 Pin 4, lcd, csd | | 33 | P1.5 | GPIO | Port 1 Pin 5, lcd, csd | | 34 | P1.6 | GPIO | Port 1 Pin 6, lcd, csd | | 35 | P1.7 | GPIO | Port 1 Pin 7, lcd, csd | | 36 | VDDA | POWER | 1.71-V to 5.5-V analog supply | | 37 | P2.0 | GPIO | Port 2 Pin 0, lcd, csd | | 38 | P2.1 | GPIO | Port 2 Pin 1, lcd, csd | | 39 | P2.2 | GPIO | Port 2 Pin 2, Icd, csd | Table 2. PSoC 4200\_BL Pin List (WLCSP Package) (continued) | Pin | Name | Туре | Description | |-----|------|--------|--------------------------------------| | C2 | VSSA | GROUND | Analog ground | | C3 | P2.2 | GPIO | Port 2 Pin 2, analog/digital/lcd/csd | | C4 | P2.6 | GPIO | Port 2 Pin 6, analog/digital/lcd/csd | | C5 | P3.0 | GPIO | Port 3 Pin 0, analog/digital/lcd/csd | | C6 | P3.1 | GPIO | Port 3 Pin 1, analog/digital/lcd/csd | | C7 | P3.2 | GPIO | Port 3 Pin 2, analog/digital/lcd/csd | | C8 | XRES | RESET | Reset, active LOW | | C9 | P4.0 | GPIO | Port 4 Pin 0, analog/digital/lcd/csd | | D1 | NC | NC | Do not connect | | D2 | P1.7 | GPIO | Port 1 Pin 7, analog/digital/lcd/csd | | D3 | VDDA | POWER | 1.71-V to 5.5-V analog supply | | D4 | P2.0 | GPIO | Port 2 Pin 0, analog/digital/lcd/csd | | D5 | P2.1 | GPIO | Port 2 Pin 1, analog/digital/lcd/csd | | D6 | P2.5 | GPIO | Port 2 Pin 5, analog/digital/lcd/csd | | D7 | VSSD | GROUND | Digital ground | | D8 | P4.1 | GPIO | Port 4 Pin 1, analog/digital/lcd/csd | | D9 | P5.0 | GPIO | Port 5 Pin 0, analog/digital/lcd/csd | | E1 | NC | NC | Do not connect | | E2 | P1.2 | GPIO | Port 1 Pin 2, analog/digital/lcd/csd | | E3 | P1.3 | GPIO | Port 1 Pin 3, analog/digital/lcd/csd | | E4 | P1.4 | GPIO | Port 1 Pin 4, analog/digital/lcd/csd | | E5 | P1.5 | GPIO | Port 1 Pin 5, analog/digital/lcd/csd | | E6 | P1.6 | GPIO | Port 1 Pin 6, analog/digital/lcd/csd | | E7 | P2.4 | GPIO | Port 2 Pin 4, analog/digital/lcd/csd | | E8 | P5.1 | GPIO | Port 5 Pin 1, analog/digital/lcd/csd | | E9 | VSSD | GROUND | Digital ground | | F1 | NC | NC | Do not connect | | F2 | VSSD | GROUND | Digital ground | | F3 | P0.7 | GPIO | Port 0 Pin 7, analog/digital/lcd/csd | | F4 | P0.3 | GPIO | Port 0 Pin 3, analog/digital/lcd/csd | | F5 | P1.0 | GPIO | Port 1 Pin 0, analog/digital/lcd/csd | | F6 | P1.1 | GPIO | Port 1 Pin 1, analog/digital/lcd/csd | | F7 | VSSR | GROUND | Radio ground | | F8 | VSSR | GROUND | Radio ground | | F9 | VDDR | POWER | 1.9-V to 5.5-V radio supply | | G1 | NC | NC | Do not connect | | G2 | P0.6 | GPIO | Port 0 Pin 6, analog/digital/lcd/csd | | G3 | VDDD | POWER | 1.71-V to 5.5-V digital supply | | G4 | P0.2 | GPIO | Port 0 Pin 2, analog/digital/lcd/csd | | G5 | VSSD | GROUND | Digital ground | The possible pin connections are shown for all analog and digital peripherals (except the radio, LCD, and CSD blocks, which were shown in Table 1). A typical system application connection diagram is shown in Figure 7. Figure 7. System Application Connection Diagram ### **Power** The PSoC 4200\_BL device can be supplied from batteries with a voltage range of 1.9 V to 5.5 V by directly connecting to the digital supply (VDDD), analog supply (VDDA), and radio supply (VDDR) pins. Internal LDOs in the device regulate the supply voltage to the required levels for different blocks. The device has one regulator for the digital circuitry and separate regulators for radio circuitry for noise isolation. Analog circuits run directly from the analog supply (VDDA) input. The device uses separate regulators for Deep Sleep and Hibernate (lowered power supply and retention) modes to minimize the power consumption. The radio stops working below 1.9 V, but the device continues to function down to 1.71 V without RF. Bypass capacitors must be used from VDDx (x = A, D, or R) to ground. The typical practice for systems in this frequency range is to use a capacitor in the 1- $\mu$ F range in parallel with a smaller capacitor (for example, 0.1 $\mu$ F). Note that these are simply rules of thumb and that, for critical applications, the PCB layout, lead inductance, and the bypass capacitor parasitic should be simulated to design and obtain optimal bypassing. | Power Supply | Bypass Capacitors | |-----------------|----------------------------------------------------------------------| | VDDD | The internal bandgap may be bypassed with a 1-µF to 10-µF. | | VDDA | 0.1-μF ceramic at each pin plus bulk capacitor 1-μF to 10-μF. | | VDDR | 0.1-μF ceramic at each pin plus bulk capacitor 1-μF to 10-μF. | | VCCD | 1.3-µF ceramic capacitor at the VCCD pin. | | VREF (optional) | The internal bandgap may be bypassed with a 1-µF to 10-µF capacitor. | # **Electrical Specifications** # **Absolute Maximum Ratings** Table 5. Absolute Maximum Ratings<sup>[1]</sup> | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|-----------------------------|-----------------------------------------------------------------------------------------------------|------|-----|----------------------|-------|----------------------------------------| | SID1 | V <sub>DDD_ABS</sub> | Analog, digital, or radio supply relative to V <sub>SS</sub> (V <sub>SSD</sub> = V <sub>SSA</sub> ) | -0.5 | - | 6 | V | Absolute max | | SID2 | V <sub>CCD_ABS</sub> | Direct digital core voltage input relative to V <sub>SSD</sub> | -0.5 | - | 1.95 | V | Absolute max | | SID3 | V <sub>GPIO_ABS</sub> | GPIO voltage | -0.5 | _ | V <sub>DD</sub> +0.5 | V | Absolute max | | SID4 | I <sub>GPIO_ABS</sub> | Maximum current per GPIO | -25 | _ | 25 | mA | Absolute max | | SID5 | I <sub>GPIO_injection</sub> | GPIO injection current, Max for $V_{IH}$ > $V_{DDD}$ , and Min for $V_{IL}$ < $V_{SS}$ | -0.5 | - | 0.5 | mA | Absolute max, current injected per pin | | BID57 | ESD_HBM | Electrostatic discharge human body model | 2200 | - | _ | V | - | | BID58 | ESD_CDM | Electrostatic discharge charged device model | 500 | - | _ | V | - | | BID61 | LU | Pin current for latch-up | -200 | _ | 200 | mA | _ | # **Device-Level Specifications** All specifications are valid for $-40~^{\circ}\text{C} \le \text{TA} \le 85~^{\circ}\text{C}$ and $\text{TJ} \le 100~^{\circ}\text{C}$ , except where noted. Specifications are valid for 1.71 V to 5.5 V, except where noted. Table 6. DC Specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |-------------|---------------------------|-----------------------------------------------------------------------|------|-----|------|-------|---------------------------------------| | SID6 | V <sub>DD</sub> | Power supply input voltage ( $V_{DDA} = V_{DDD} = V_{DD}$ ) | 1.8 | _ | 5.5 | V | With regulator enabled | | SID7 | $V_{DD}$ | Power supply input voltage unregulated $(V_{DDA} = V_{DDD} = V_{DD})$ | 1.71 | 1.8 | 1.89 | V | Internally unregulated Supply | | SID8 | $V_{DDR}$ | Radio supply voltage (Radio ON) | 1.9 | _ | 5.5 | V | _ | | SID8A | $V_{DDR}$ | Radio supply voltage (Radio OFF) | 1.71 | _ | 5.5 | V | _ | | SID9 | V <sub>CCD</sub> | Digital regulator output voltage (for core logic) | _ | 1.8 | _ | V | - | | SID10 | C <sub>VCCD</sub> | Digital regulator output bypass capacitor | 1 | 1.3 | 1.6 | μF | X5R ceramic or better | | Active Mode | e, V <sub>DD</sub> = 1.71 | V to 5.5 V | | | | | _ | | SID13 | I <sub>DD3</sub> | Execute from flash; CPU at 3 MHz | _ | 2.1 | _ | mA | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V | | SID14 | I <sub>DD4</sub> | Execute from flash; CPU at 3 MHz | _ | _ | _ | mA | T = -40 C to 85 °C | | SID15 | I <sub>DD5</sub> | Execute from flash; CPU at 6 MHz | - | 2.5 | _ | mA | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V | | SID16 | I <sub>DD6</sub> | Execute from flash; CPU at 6 MHz | _ | _ | - | mA | T = -40 °C to 85 °C | | SID17 | I <sub>DD7</sub> | Execute from flash; CPU at 12 MHz | _ | 4 | _ | mA | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V | | SID18 | I <sub>DD8</sub> | Execute from flash; CPU at 12 MHz | _ | - | _ | mA | T = -40 °C to 85 °C | #### Note Document Number: 002-23053 Rev. \*\* Page 18 of 49 Usage above the absolute maximum conditions listed in Table 5 may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods of time may affect device reliability. The maximum storage temperature is 150 °C in compliance with JEDEC Standard JESD22-A103, High Temperature Storage Life. When used below absolute maximum conditions but above normal operating conditions, the device may not operate to specification. Table 6. DC Specifications (continued) | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | | | |------------|------------------------------------------------------------------|---------------------------------------|-----|-----|-----|-------|-----------------------------------------------------------|--|--| | SID41 | I <sub>DD31</sub> | GPIO and reset active | _ | _ | - | nA | T = 25 °C | | | | SID42 | I <sub>DD32</sub> | GPIO and reset active | _ | _ | _ | nA | T = -40 °C to 85 °C | | | | Stop Mode, | V <sub>DD</sub> = 1.8 to 3 | 3.6 V | | | | | | | | | SID43 | I <sub>DD33</sub> | Stop mode current (V <sub>DD</sub> ) | _ | 20 | _ | nA | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V | | | | SID44 | I <sub>DD34</sub> | Stop mode current (V <sub>DDR</sub> ) | _ | 40 | | nA | T = 25 °C,<br>V <sub>DDR</sub> = 3.3 V | | | | SID45 | I <sub>DD35</sub> | Stop mode current (V <sub>DD</sub> ) | _ | _ | _ | nA | T = -40 °C to 85 °C | | | | SID46 | I <sub>DD36</sub> | Stop mode current (V <sub>DDR</sub> ) | - | _ | - | nA | T = -40 °C to 85 °C,<br>V <sub>DDR</sub> = 1.9 V to 3.6 V | | | | Stop Mode, | V <sub>DD</sub> = 3.6 to | 5.5 V | | | | | | | | | SID47 | I <sub>DD37</sub> | Stop mode current (V <sub>DD</sub> ) | 1 | _ | 1 | nA | T = 25 °C,<br>V <sub>DD</sub> = 5 V | | | | SID48 | I <sub>DD38</sub> | Stop mode current (V <sub>DDR</sub> ) | - | _ | - | nA | T = 25 °C,<br>V <sub>DDR</sub> = 5 V | | | | SID49 | I <sub>DD39</sub> | Stop mode current (V <sub>DD</sub> ) | _ | _ | _ | nA | T = -40 °C to 85 °C | | | | SID50 | I <sub>DD40</sub> | Stop mode current (V <sub>DDR</sub> ) | - | _ | _ | nA | T = -40 °C to 85 °C | | | | Stop Mode, | Stop Mode, V <sub>DD</sub> = 1.71 to 1.89 V (Regulator Bypassed) | | | | | | | | | | SID51 | I <sub>DD41</sub> | Stop mode current (V <sub>DD</sub> ) | _ | | _ | nA | T = 25 °C | | | | SID52 | I <sub>DD42</sub> | Stop mode current (V <sub>DD</sub> ) | _ | _ | _ | nA | T = -40 °C to 85 °C | | | Table 7. AC Specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|------------------------|-----------------------------|-----|-----|-----|-------|------------------------------------------------------| | SID53 | F <sub>CPU</sub> | CPU frequency | DC | _ | 48 | MHz | $1.71 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ | | SID54 | T <sub>SLEEP</sub> | Wakeup from Sleep mode | _ | 0 | - | μs | Guaranteed by characterization | | SID55 | T <sub>DEEPSLEEP</sub> | Wakeup from Deep Sleep mode | _ | _ | 25 | μs | 24-MHz IMO.<br>Guaranteed by<br>characterization. | | SID56 | T <sub>HIBERNATE</sub> | Wakeup from Hibernate mode | _ | _ | 0.7 | ms | Guaranteed by characterization | | SID57 | T <sub>STOP</sub> | Wakeup from Stop mode | _ | _ | 2.2 | ms | Guaranteed by characterization | # Table 15. Comparator DC Specifications $^{[3]}$ (continued) | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|-------------------|---------------------------------------|-----|-----|-----|-------|--------------------------------------------------------------------------------------------------| | SID150 | І <sub>СМР3</sub> | Block current in ultra low-power mode | - | 6 | - | μΑ | $V_{DDD} \ge 2.6 \text{ V for}$<br>Temp < 0°C,<br>$V_{DDD} \ge 1.8 \text{ V for}$<br>Temp > 0 °C | | SID151 | Z <sub>CMP</sub> | DC input impedance of comparator | 35 | _ | _ | МΩ | _ | # Table 16. Comparator AC Specifications<sup>[4]</sup> | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|--------------------|------------------------------------------------------|-----|-----|-----|-------|-----------------------------------------------------------------------------------------------------------------------| | SID152 | T <sub>RESP1</sub> | Response time, normal mode, 50-mV overdrive | - | 38 | - | ns | 50-mV overdrive | | SID153 | T <sub>RESP2</sub> | Response time, low power mode, 50-mV overdrive | _ | 70 | _ | ns | 50-mV overdrive | | SID154 | T <sub>RESP3</sub> | Response time, ultra-low-power mode, 50-mV overdrive | - | 2.3 | - | - | 200-mV overdrive.<br>$V_{DDD} \ge 2.6 \text{ V for}$<br>Temp < 0°C,<br>$V_{DDD} \ge 1.8 \text{ V for}$<br>Temp > 0 °C | Temperature Sensor # **Table 17. Temperature Sensor Specifications** | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |----------|----------------------|-----------------------------|------------|-----|-----|-------|--------------------| | SID155 | T <sub>SENSACC</sub> | Temperature sensor accuracy | <b>-</b> 5 | ±1 | 5 | °C | –40 to +85 °C | # SAR ADC # Table 18. SAR ADC DC Specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |----------|-----------|------------------------------------|-----------------|-----|-----------|-------|---------------------------------------| | SID156 | A_RES | Resolution | _ | _ | 12 | bits | - | | SID157 | A_CHNIS_S | Number of channels - single-ended | _ | _ | 16 | _ | 8 full-speed | | SID158 | A-CHNKS_D | Number of channels - differential | _ | _ | 8 | _ | Diff inputs use neighboring I/O | | SID159 | A-MONO | Monotonicity | _ | _ | _ | _ | Yes | | SID160 | A_GAINERR | Gain error | _ | _ | ±0.1 | % | With external reference. | | SID161 | A_OFFSET | Input offset voltage | _ | - | 2 | mV | Measured with 1-V<br>V <sub>REF</sub> | | SID162 | A_ISAR | Current consumption | _ | _ | 1 | mA | _ | | SID163 | A_VINS | Input voltage range - single-ended | V <sub>SS</sub> | - | $V_{DDA}$ | V | - | | SID164 | A_VIND | Input voltage range - differential | V <sub>SS</sub> | _ | $V_{DDA}$ | V | - | | SID165 | A_INRES | Input resistance | _ | _ | 2.2 | kΩ | - | | SID166 | A_INCAP | Input capacitance | _ | - | 10 | pF | - | | SID312 | VREFSAR | Trimmed internal reference to SAR | -1 | _ | 1 | % | Percentage of Vbg (1.024-V) | ULP LCOMP operating conditions: V<sub>DDD</sub> 2.6 V-5.5 V for datasheet temp range < 0 °C</li> V<sub>DDD</sub> 1.8 V-5.5 V for datasheet temp range ≥ 0 °C # **Digital Peripherals** Timer # Table 21. Timer DC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-------------------|-------------------------------------|-----|-----|-----|-------|--------------------| | SID189 | I <sub>TIM1</sub> | Block current consumption at 3 MHz | _ | _ | 50 | μΑ | 16-bit timer | | SID190 | I <sub>TIM2</sub> | Block current consumption at 12 MHz | _ | _ | 175 | μΑ | 16-bit timer | | SID191 | I <sub>TIM3</sub> | Block current consumption at 48 MHz | _ | _ | 712 | μΑ | 16-bit timer | # **Table 22. Timer AC Specifications** | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-------------------------|--------------------------------|----------------------|-----|-----|-------|--------------------| | SID192 | T <sub>TIMFREQ</sub> | Operating frequency | F <sub>CLK</sub> | - | 48 | MHz | - | | SID193 | T <sub>CAPWINT</sub> | Capture pulse width (internal) | 2 × T <sub>CLK</sub> | _ | _ | ns | _ | | SID194 | T <sub>CAPWEXT</sub> | Capture pulse width (external) | 2 × T <sub>CLK</sub> | _ | _ | ns | _ | | SID195 | T <sub>TIMRES</sub> | Timer resolution | T <sub>CLK</sub> | _ | _ | ns | _ | | SID196 | T <sub>TENWIDINT</sub> | Enable pulse width (internal) | 2 × T <sub>CLK</sub> | _ | _ | ns | _ | | SID197 | T <sub>TENWIDEXT</sub> | Enable pulse width (external) | 2 × T <sub>CLK</sub> | _ | _ | ns | _ | | SID198 | T <sub>TIMRESWINT</sub> | Reset pulse width (internal) | 2 × T <sub>CLK</sub> | _ | _ | ns | _ | | SID199 | T <sub>TIMRESEXT</sub> | Reset pulse width (external) | 2 × T <sub>CLK</sub> | _ | _ | ns | _ | Counter # **Table 23. Counter DC Specifications** | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-------------------|-------------------------------------|-----|-----|-----|-------|--------------------| | SID200 | I <sub>CTR1</sub> | Block current consumption at 3 MHz | 1 | - | 50 | μΑ | 16-bit counter | | SID201 | I <sub>CTR2</sub> | Block current consumption at 12 MHz | _ | _ | 175 | μΑ | 16-bit counter | | SID202 | I <sub>CTR3</sub> | Block current consumption at 48 MHz | _ | _ | 712 | μΑ | 16-bit counter | ### **Table 24. Counter AC Specifications** | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-------------------------|--------------------------------|----------------------|-----|-----|-------|--------------------| | SID203 | T <sub>CTRFREQ</sub> | Operating frequency | F <sub>CLK</sub> | _ | 48 | MHz | _ | | SID204 | T <sub>CTRPWINT</sub> | Capture pulse width (internal) | 2 × T <sub>CLK</sub> | _ | _ | ns | _ | | SID205 | T <sub>CTRPWEXT</sub> | Capture pulse width (external) | 2 × T <sub>CLK</sub> | _ | _ | ns | _ | | SID206 | T <sub>CTRES</sub> | Counter Resolution | T <sub>CLK</sub> | _ | _ | ns | _ | | SID207 | T <sub>CENWIDINT</sub> | Enable pulse width (internal) | 2 × T <sub>CLK</sub> | - | _ | ns | _ | | SID208 | T <sub>CENWIDEXT</sub> | Enable pulse width (external) | 2 × T <sub>CLK</sub> | _ | _ | ns | _ | | SID209 | T <sub>CTRRESWINT</sub> | Reset pulse width (internal) | 2 × T <sub>CLK</sub> | _ | _ | ns | _ | | SID210 | T <sub>CTRRESWEXT</sub> | Reset pulse width (external) | $2 \times T_{CLK}$ | _ | _ | ns | _ | Pulse Width Modulation (PWM) # Table 25. PWM DC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-------------------|-------------------------------------|-----|-----|-----|-------|--------------------| | SID211 | I <sub>PWM1</sub> | Block current consumption at 3 MHz | _ | _ | 50 | μΑ | 16-bit PWM | | SID212 | I <sub>PWM2</sub> | Block current consumption at 12 MHz | _ | _ | 175 | μΑ | 16-bit PWM | | SID213 | I <sub>PWM3</sub> | Block current consumption at 48 MHz | _ | _ | 741 | μΑ | 16-bit PWM | Document Number: 002-23053 Rev. \*\* Page 27 of 49 # Table 26. PWM AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-------------------------|-------------------------------|----------------------|-----|-----|-------|--------------------| | SID214 | T <sub>PWMFREQ</sub> | Operating frequency | F <sub>CLK</sub> | - | 48 | MHz | _ | | SID215 | T <sub>PWMPWINT</sub> | Pulse width (internal) | 2 × T <sub>CLK</sub> | _ | _ | ns | _ | | SID216 | T <sub>PWMEXT</sub> | Pulse width (external) | 2 × T <sub>CLK</sub> | - | _ | ns | _ | | SID217 | T <sub>PWMKILLINT</sub> | Kill pulse width (internal) | 2 × T <sub>CLK</sub> | - | _ | ns | _ | | SID218 | T <sub>PWMKILLEXT</sub> | Kill pulse width (external) | 2 × T <sub>CLK</sub> | _ | _ | ns | _ | | SID219 | T <sub>PWMEINT</sub> | Enable pulse width (internal) | 2 × T <sub>CLK</sub> | - | _ | ns | _ | | SID220 | T <sub>PWMENEXT</sub> | Enable pulse width (external) | 2 × T <sub>CLK</sub> | - | _ | ns | _ | | SID221 | T <sub>PWMRESWINT</sub> | Reset pulse width (internal) | 2 × T <sub>CLK</sub> | _ | _ | ns | _ | | SID222 | T <sub>PWMRESWEXT</sub> | Reset pulse width (external) | 2 × T <sub>CLK</sub> | _ | _ | ns | _ | P<sub>C</sub> # Table 27. Fixed I<sup>2</sup>C DC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-------------------|---------------------------------------------|-----|-----|-----|-------|--------------------| | SID223 | I <sub>I2C1</sub> | Block current consumption at 100 kHz | _ | _ | 50 | μΑ | _ | | SID224 | I <sub>I2C2</sub> | Block current consumption at 400 kHz | _ | _ | 155 | μA | _ | | SID225 | I <sub>I2C3</sub> | Block current consumption at 1 Mbps | _ | _ | 390 | μΑ | _ | | SID226 | I <sub>I2C4</sub> | I <sup>2</sup> C enabled in Deep Sleep mode | _ | 1 | 1.4 | μA | _ | # Table 28. Fixed I<sup>2</sup>C AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-------------------|-------------|-----|-----|-----|-------|--------------------| | SID227 | F <sub>I2C1</sub> | Bit rate | 1 | 1 | 1 | Mbps | _ | LCD Direct Drive ### Table 29. LCD Direct Drive DC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-----------------------|------------------------------------------------------------|-----|------|------|-------|---------------------------------------| | SID228 | I <sub>LCDLOW</sub> | Operating current in low-power mode | ı | 17.5 | - | μA | 16 × 4 small segment display at 50 Hz | | SID229 | C <sub>LCDCAP</sub> | LCD capacitance per segment/common driver | _ | 500 | 5000 | pF | - | | SID230 | LCD <sub>OFFSET</sub> | Long-term segment offset | _ | 20 | _ | mV | - | | SID231 | I <sub>LCDOP1</sub> | LCD system operating current V <sub>BIAS</sub> = 5 V. | _ | 2 | _ | mA | 32 × 4 segments.<br>50 Hz at 25 °C | | SID232 | I <sub>LCDOP2</sub> | LCD system operating current.<br>V <sub>BIAS</sub> = 3.3 V | _ | 2 | _ | mA | 32 × 4 segments<br>50 Hz at 25 °C | # Table 30. LCD Direct Drive AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|------------------|----------------|-----|-----|-----|-------|--------------------| | SID233 | F <sub>LCD</sub> | LCD frame rate | 10 | 50 | 150 | Hz | - | # Table 31. Fixed UART DC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|--------------------|----------------------------------------|-----|-----|-----|-------|--------------------| | SID234 | I <sub>UART1</sub> | Block current consumption at 100 kbps | - | - | 55 | μΑ | _ | | SID235 | I <sub>UART2</sub> | Block current consumption at 1000 kbps | - | - | 360 | μΑ | - | Document Number: 002-23053 Rev. \*\* Page 28 of 49 # Table 32. Fixed UART AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-------------------|-------------|-----|-----|-----|-------|--------------------| | SID236 | F <sub>UART</sub> | Bit rate | _ | _ | 1 | Mbps | - | SPI Specifications # Table 33. Fixed SPI DC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-------------------|-------------------------------------|-----|-----|-----|-------|--------------------| | SID237 | I <sub>SPI1</sub> | Block current consumption at 1 Mbps | - | - | 360 | μΑ | _ | | SID238 | I <sub>SPI2</sub> | Block current consumption at 4 Mbps | - | _ | 560 | μΑ | - | | SID239 | I <sub>SPI3</sub> | Block current consumption at 8 Mbps | - | _ | 600 | μΑ | - | # Table 34. Fixed SPI AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-----------|---------------------------------------------------|-----|-----|-----|-------|--------------------| | SID240 | | SPI operating frequency (master; 6X oversampling) | - | _ | 8 | MHz | - | ### Table 35. Fixed SPI Master Mode AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|------------------|------------------------------------------------------------------------------|-----|-----|-----|-------|----------------------------------| | SID241 | T <sub>DMO</sub> | MOSI valid after Sclock driving edge | _ | - | 18 | ns | _ | | SID242 | T <sub>DSI</sub> | MISO valid before Sclock capturing edge. Full clock, late MISO sampling used | 20 | 1 | - | ns | Full clock, late MISO sampling | | SID243 | T <sub>HMO</sub> | Previous MOSI data hold time | 0 | 1 | - | ns | Referred to Slave capturing edge | # Table 36. Fixed SPI Slave Mode AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|----------------------|-------------------------------------------------------------|-----|-----|------------------------------|-------|-------------------------| | SID244 | T <sub>DMI</sub> | MOSI valid before Sclock capturing edge | 40 | _ | _ | ns | _ | | SID245 | T <sub>DSO</sub> | MISO valid after Sclock driving edge | - | - | 42 + 3<br>× T <sub>CPU</sub> | ns | _ | | SID246 | T <sub>DSO_ext</sub> | MISO valid after Sclock driving edge in external clock mode | - | - | 53 | ns | V <sub>DD</sub> < 3.0 V | | SID247 | T <sub>HSO</sub> | Previous MISO data hold time | 0 | - | - | ns | _ | | SID248 | T <sub>SSELSCK</sub> | SSEL valid to first SCK valid edge | 100 | - | - | ns | _ | # Memory # Table 37. Flash DC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-------------------|------------------------------------|------|-----|-----|-------|--------------------------| | SID249 | V <sub>PE</sub> | Erase and program voltage | 1.71 | _ | 5.5 | V | - | | SID309 | T <sub>WS48</sub> | Number of Wait states at 32–48 MHz | 2 | ı | _ | | CPU execution from flash | | SID310 | T <sub>WS32</sub> | Number of Wait states at 16–32 MHz | 1 | - | _ | | CPU execution from flash | | SID311 | T <sub>WS16</sub> | Number of Wait states for 0–16 MHz | 0 | - | _ | | CPU execution from flash | Table 38. Flash AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|----------------------------------------|----------------------------------------------------|-------|-----|-----|---------|------------------------------------------------------------------------------------------------------------| | SID250 | T <sub>ROWWRITE</sub> <sup>[5]</sup> | Row (block) write time (erase and program) | ı | - | 20 | ms | Row (block) = 128 bytes<br>for 128 KB flash devices<br>Row (block) = 256 bytes<br>for 256 KB flash devices | | SID251 | T <sub>ROWERASE</sub> <sup>[5]</sup> | Row erase time | - | _ | 13 | ms | _ | | SID252 | T <sub>ROWPROGRAM</sub> <sup>[5]</sup> | Row program time after erase | - | _ | 7 | ms | _ | | SID253 | T <sub>BULKERASE</sub> <sup>[5]</sup> | Bulk erase time (256 KB) | - | - | 35 | ms | _ | | SID254 | T <sub>DEVPROG</sub> <sup>[5]</sup> | Total device program time | - | _ | 50 | seconds | 256 KB | | SID254A | DEVPROG | Total device program time | - | _ | 25 | Seconds | 128 KB | | SID255 | F <sub>END</sub> | Flash endurance | 100 K | _ | _ | cycles | _ | | SID256 | F <sub>RET</sub> | Flash retention. $T_A \le 55$ °C, 100 K P/E cycles | 20 | _ | _ | years | - | | SID257 | F <sub>RET2</sub> | Flash retention. $T_A \le 85$ °C, 10 K P/E cycles | 10 | _ | _ | years | _ | # **System Resources** Power-on-Reset (POR) # Table 39. POR DC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-----------------------|----------------------|------|-----|------|-------|--------------------| | SID258 | V <sub>RISEIPOR</sub> | Rising trip voltage | 0.80 | _ | 1.45 | V | _ | | SID259 | V <sub>FALLIPOR</sub> | Falling trip voltage | 0.75 | _ | 1.40 | V | _ | | SID260 | V <sub>IPORHYST</sub> | Hysteresis | 15 | _ | 200 | mV | _ | # Table 40. POR AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|----------------------|----------------------------------------------|-----|-----|-----|-------|--------------------| | SID264 | T <sub>PPOR_TR</sub> | PPOR response time in Active and Sleep modes | _ | ı | 1 | μs | - | ### Table 41. Brown-Out Detect | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|------------------------|--------------------------------------------|------|-----|-----|-------|------------------------| | SID261 | V <sub>FALLPPOR</sub> | BOD trip voltage in Active and Sleep modes | 1.64 | 1 | 1 | V | _ | | SID262 | V <sub>FALLDPSLP</sub> | BOD trip voltage in Deep Sleep mode | 1.4 | - | 1 | V | _ | #### Table 42. Hibernate Reset | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|----------------------|------------------------------------|-----|-----|-----|-------|------------------------| | SID263 | V <sub>HBRTRIP</sub> | BOD trip voltage in Hibernate mode | 1.1 | 1 | Î | V | _ | ### Note Document Number: 002-23053 Rev. \*\* Page 30 of 49 <sup>5.</sup> It can take as much as 20 milliseconds to write to flash. During this time, the device should not be reset, or flash operations will be interrupted and cannot be relied on to have completed. Reset sources include the XRES pin, software resets, CPU lockup states and privilege violations, improper power supply levels, and watchdogs. Make certain that these are not inadvertently activated. # Table 47. IMO AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|----------------------|--------------------------------------|-----|-----|-----|-------|-----------------------------| | SID296 | F <sub>IMOTOL3</sub> | Frequency variation from 3 to 48 MHz | _ | 1 | ±2 | % | With API-called calibration | | SID297 | F <sub>IMOTOL3</sub> | IMO startup time | _ | _ | 12 | μs | _ | Internal Low-Speed Oscillator # Table 48. ILO DC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-------------------|---------------------------------|-----|-----|------|-------|--------------------| | SID298 | I <sub>ILO2</sub> | ILO operating current at 32 kHz | _ | 0.3 | 1.05 | μA | _ | # Table 49. ILO AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|------------------------|--------------------------|-----|-----|-----|-------|--------------------| | SID299 | T <sub>STARTILO1</sub> | ILO startup time | - | - | 2 | ms | _ | | SID300 | F <sub>ILOTRIM1</sub> | 32-kHz trimmed frequency | 15 | 32 | 50 | kHz | _ | # **Table 50. External Clock Specifications** | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|------------|-------------------------------------------|-----|-----|-----|-------|-----------------------| | SID301 | ExtClkFreq | External clock input frequency | 0 | - | 48 | MHz | CMOS input level only | | SID302 | ExtClkDuty | Duty cycle; Measured at V <sub>DD/2</sub> | 45 | - | 55 | % | CMOS input level only | ### Table 51. UDB AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | | | |------------|---------------------------|--------------------------------------------------------|-----|-----|-----|-------|--------------------|--|--| | Data Path | | | | | | | | | | | SID303 | F <sub>MAX-TIMER</sub> | Max frequency of 16-bit timer in a UDB pair | | | | | | | | | SID304 | F <sub>MAX-ADDER</sub> | Max frequency of 16-bit adder in a UDB pair | _ | _ | 48 | MHz | - | | | | SID305 | F <sub>MAX_CRC</sub> | Max frequency of 16-bit CRC/PRS in a UDB pair | _ | - | 48 | MHz | - | | | | PLD Perfo | rmance in UDB | | | | | | | | | | SID306 | F <sub>MAX_PLD</sub> | Max frequency of 2-pass PLD function in a UDB pair | _ | _ | 48 | MHz | - | | | | Clock to O | utput Performance | | | | | | | | | | SID307 | T <sub>CLK_OUT_UDB1</sub> | Prop. delay for clock in to data out at 25 °C, Typical | _ | ns | - | | | | | | SID308 | T <sub>CLK_OUT_UDB2</sub> | Prop. delay for clock in to data out, Worst case25 | | | | ns | _ | | | Table 52. BLE Subsystem | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|------------------|----------------------------------------------------------------------------------------------------------------------------------|----------|-----------------|-------------|-------|-----------------------------------------------------------| | | | · | | | | | Conditions | | SID340 | er Specification | DV somethicity with talls transposition | <u> </u> | 00 | | dD.co | | | SID340 | RXS, IDLE | RX sensitivity with idle transmitter | _ | -89 | _ | dBm | Customband by design | | SID340A | | RX sensitivity with idle transmitter excluding Balun loss | _ | <b>–</b> 91 | _ | dBm | Guaranteed by design simulation | | SID341 | RXS, DIRTY | RX sensitivity with dirty transmitter | _ | <del>-</del> 87 | <b>–70</b> | dBm | RF-PHY Specification (RCV-LE/CA/01/C) | | SID342 | RXS, HIGHGAIN | RX sensitivity in high-gain mode with idle transmitter | _ | <b>-91</b> | _ | dBm | - | | SID343 | PRXMAX | Maximum input power | -10 | -1 | _ | dBm | RF-PHY Specification (RCV-LE/CA/06/C) | | SID344 | CI1 | Co-channel interference,<br>Wanted signal at –67 dBm and Inter-<br>ferer at FRX | - | 9 | 21 | dB | RF-PHY Specification (RCV-LE/CA/03/C) | | SID345 | CI2 | Adjacent channel interference<br>Wanted signal at –67 dBm and Inter-<br>ferer at FRX ±1 MHz | - | 3 | 15 | dB | RF-PHY Specification (RCV-LE/CA/03/C) | | SID346 | CI3 | Adjacent channel interference<br>Wanted signal at –67 dBm and Inter-<br>ferer at FRX ±2 MHz | - | -29 | - | dB | RF-PHY Specification<br>(RCV-LE/CA/03/C) | | SID347 | CI4 | Adjacent channel interference<br>Wanted signal at –67 dBm and Inter-<br>ferer at ≥FRX ±3 MHz | - | -39 | - | dB | RF-PHY Specification (RCV-LE/CA/03/C) | | SID348 | CI5 | Adjacent channel interference<br>Wanted Signal at –67 dBm and Inter-<br>ferer at Image frequency (F <sub>IMAGE</sub> ) | - | -20 | _ | dB | RF-PHY Specification (RCV-LE/CA/03/C) | | SID349 | CI6 | Adjacent channel interference<br>Wanted signal at –67 dBm and Inter-<br>ferer at Image frequency (F <sub>IMAGE</sub> ±<br>1 MHz) | _ | -30 | _ | dB | RF-PHY Specification (RCV-LE/CA/03/C) | | SID350 | OBB1 | Out-of-band blocking,<br>Wanted signal at –67 dBm and Inter-<br>ferer at F = 30–2000 MHz | -30 | -27 | - | dBm | RF-PHY Specification (RCV-LE/CA/04/C) | | SID351 | OBB2 | Out-of-band blocking,<br>Wanted signal at –67 dBm and Inter-<br>ferer at F = 2003–2399 MHz | -35 | -27 | - | dBm | RF-PHY Specification (RCV-LE/CA/04/C) | | SID352 | OBB3 | Out-of-band blocking,<br>Wanted signal at –67 dBm and Inter-<br>ferer at F = 2484–2997 MHz | -35 | -27 | - | dBm | RF-PHY Specification<br>(RCV-LE/CA/04/C) | | SID353 | OBB4 | Out-of-band blocking,<br>Wanted signal a –67 dBm and Inter-<br>ferer at F = 3000–12750 MHz | -30 | -27 | - | dBm | RF-PHY Specification<br>(RCV-LE/CA/04/C) | | SID354 | IMD | Intermodulation performance<br>Wanted signal at –64 dBm and 1-Mbps<br>BLE, third, fourth, and fifth offset<br>channel | -50 | - | - | dBm | RF-PHY Specification (RCV-LE/CA/05/C) | | SID355 | RXSE1 | Receiver spurious emission<br>30 MHz to 1.0 GHz | _ | _ | <b>–</b> 57 | dBm | 100-kHz measurement<br>bandwidth<br>ETSI EN300 328 V1.8.1 | Table 54. WCO Specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|--------------------|-------------------------------------|-----|--------|------|-------|------------------------| | SID398 | F <sub>wco</sub> | Crystal frequency | - | 32.768 | _ | kHz | - | | SID399 | FTOL | Frequency tolerance | _ | 50 | _ | ppm | _ | | SID400 | ESR | Equivalent series resistance | _ | 50 | _ | kΩ | _ | | SID401 | PD | Drive level | _ | _ | 1 | μW | _ | | SID402 | T <sub>START</sub> | Startup time | _ | _ | 500 | ms | _ | | SID403 | C <sub>L</sub> | Crystal load capacitance | 6 | _ | 12.5 | pF | _ | | SID404 | C0 | Crystal shunt capacitance | _ | 1.35 | _ | pF | _ | | SID405 | I <sub>wco1</sub> | Operating current (High-Power mode) | _ | _ | 8 | μΑ | - | | SID406 | I <sub>WCO2</sub> | Operating current (Low-Power mode) | 1 | - | 2.6 | μΑ | - | # **Ordering Information** The PSoC 4200\_BL part numbers and features are listed in Table 55. Table 55. PSoC 4200\_BL Part Numbers | Product Family | MPN | Max CPU Speed (MHz) | BLE subsystem | Flash (KB) | SRAM (KB) | UDB | Opamp | CapSense | TMG (Gestures) | Direct LCD Drive | 12-bit SAR ADC | DMA | LP Comparators | TCPWM Blocks | SCB Blocks | GPIO | Package | Temperature Range | |----------------|-------------------|---------------------|---------------|------------|-----------|-----|-------|----------|----------------|------------------|----------------|-----|----------------|--------------|------------|------|----------------|-------------------| | | CY8C4247LQI-BL473 | 48 | 4.1 | 128 | 16 | 4 | 4 | _ | _ | _ | 1 Msps | _ | 2 | 4 | 2 | 36 | QFN | 85 °C | | | CY8C4247FNI-BL473 | 48 | 4.1 | 128 | 16 | 4 | 4 | _ | - | _ | 1 Msps | - | 2 | 4 | 2 | 36 | CSP | 85 °C | | | CY8C4247LQI-BL453 | 48 | 4.1 | 128 | 16 | 4 | 4 | 1 | _ | _ | 1 Msps | _ | 2 | 4 | 2 | 36 | QFN | 85 °C | | | CY8C4247LQI-BL463 | 48 | 4.1 | 128 | 16 | 4 | 4 | _ | _ | 1 | 1 Msps | _ | 2 | 4 | 2 | 36 | QFN | 85 °C | | | CY8C4247LQI-BL483 | 48 | 4.1 | 128 | 16 | 4 | 4 | 1 | - | 1 | 1 Msps | - | 2 | 4 | 2 | 36 | QFN | 85 °C | | | CY8C4247LQI-BL493 | 48 | 4.1 | 128 | 16 | 4 | 4 | 1 | 1 | 1 | 1 Msps | _ | 2 | 4 | 2 | 36 | QFN | 85 °C | | | CY8C4247FNI-BL483 | 48 | 4.1 | 128 | 16 | 4 | 4 | 1 | _ | 1 | 1 Msps | _ | 2 | 4 | 2 | 36 | 68-CSP | 85 °C | | | CY8C4247FNI-BL493 | 48 | 4.1 | 128 | 16 | 4 | 4 | 1 | 1 | 1 | 1 Msps | _ | 2 | 4 | 2 | 36 | 68-CSP | 85 °C | | | CY8C4247FNQ-BL483 | 48 | 4.1 | 128 | 16 | 4 | 4 | 1 | _ | 1 | 1 Msps | _ | 2 | 4 | 2 | 36 | 68-CSP | 105 °C | | | CY8C4247LQQ-BL483 | 48 | 4.1 | 128 | 16 | 4 | 4 | 1 | _ | 1 | 1 Msps | _ | 2 | 4 | 2 | 36 | QFN | 105 °C | | | CY8C4247FLI-BL493 | 48 | 4.1 | 128 | 16 | 4 | 4 | 1 | 1 | 1 | 1 Msps | _ | 2 | 4 | 2 | 36 | Thin<br>68-CSP | 85 °C | | | CY8C4248LQI-BL473 | 48 | 4.1 | 256 | 32 | 4 | 4 | _ | _ | _ | 1 Msps | 1 | 2 | 4 | 2 | 36 | QFN | 85 °C | | | CY8C4248LQI-BL453 | 48 | 4.1 | 256 | 32 | 4 | 4 | 1 | _ | _ | 1 Msps | 1 | 2 | 4 | 2 | 36 | QFN | 85 °C | | | CY8C4248LQI-BL483 | 48 | 4.1 | 256 | 32 | 4 | 4 | 1 | _ | 1 | 1 Msps | 1 | 2 | 4 | 2 | 36 | QFN | 85 °C | | B_ | CY8C4248FNI-BL483 | 48 | 4.1 | 256 | 32 | 4 | 4 | 1 | _ | 1 | 1 Msps | 1 | 2 | 4 | 2 | 36 | 76-CSP | 85 °C | | PSoC 4200_BI | CY8C4248FLI-BL483 | 48 | 4.1 | 256 | 32 | 4 | 4 | 1 | _ | 1 | 1 Msps | 1 | 2 | 4 | 2 | 36 | Thin<br>76-CSP | 85 °C | | So( | CY8C4248LQI-BL543 | 48 | 4.2 | 256 | 32 | _ | 2 | _ | - | - | 1 Msps | 1 | - | 4 | 2 | 36 | QFN | 85 °C | | | CY8C4248FNI-BL543 | 48 | 4.2 | 256 | 32 | _ | 2 | _ | _ | _ | 1 Msps | 1 | - | 4 | 2 | 36 | 76-CSP | 85 °C | | | CY8C4248LQI-BL573 | 48 | 4.2 | 256 | 32 | 4 | 4 | _ | - | - | 1 Msps | 1 | 2 | 4 | 2 | 36 | QFN | 85 °C | | | CY8C4248FNI-BL573 | 48 | 4.2 | 256 | 32 | 4 | 4 | _ | _ | _ | 1 Msps | 1 | 2 | 4 | 2 | 36 | 76-CSP | 85 °C | | | CY8C4248LQI-BL553 | 48 | 4.2 | 256 | 32 | 4 | 4 | 1 | _ | _ | 1 Msps | 1 | 2 | 4 | 2 | 36 | QFN | 85 °C | | | CY8C4248FNI-BL553 | 48 | 4.2 | 256 | 32 | 4 | 4 | 1 | _ | _ | 1 Msps | 1 | 2 | 4 | 2 | 36 | 76-CSP | 85 °C | | | CY8C4248LQI-BL563 | 48 | 4.2 | 256 | 32 | 4 | 4 | _ | _ | 1 | 1 Msps | 1 | 2 | 4 | 2 | 36 | QFN | 85 °C | | | CY8C4248FNI-BL563 | 48 | 4.2 | 256 | 32 | 4 | 4 | - | _ | 1 | 1 Msps | 1 | 2 | 4 | 2 | 36 | 76-CSP | 85 °C | | | CY8C4248LQI-BL583 | 48 | 4.2 | 256 | 32 | 4 | 4 | 1 | _ | 1 | 1 Msps | 1 | 2 | 4 | 2 | 36 | QFN | 85 °C | | | CY8C4248FNI-BL583 | 48 | 4.2 | 256 | 32 | 4 | 4 | 1 | _ | 1 | 1 Msps | 1 | 2 | 4 | 2 | 36 | 76-CSP | 85 °C | | | CY8C4248FLI-BL583 | 48 | 4.2 | 256 | 32 | 4 | 4 | 1 | _ | 1 | 1 Msps | 1 | 2 | 4 | 2 | 36 | Thin<br>76-CSP | 85 °C | | | CY8C4248LQQ-BL583 | 48 | 4.2 | 256 | 32 | 4 | 4 | 1 | _ | 1 | 1 Msps | 1 | 2 | 4 | 2 | 36 | QFN | 105 °C | | | CY8C4248FNQ-BL583 | 48 | 4.2 | 256 | 32 | 4 | 4 | 1 | _ | 1 | 1 Msps | 1 | 2 | 4 | 2 | 36 | 76-CSP | 105 °C | | | CY8C4248LQI-BL593 | 48 | 4.2 | 256 | 32 | 4 | 4 | 1 | 1 | 1 | 1 Msps | 1 | 2 | 4 | 2 | 36 | QFN | 85 °C | | | CY8C4248FNI-BL593 | 48 | 4.2 | 256 | 32 | 4 | 4 | 1 | 1 | 1 | 1 Msps | 1 | 2 | 4 | 2 | 36 | 76-CSP | 85 °C | PSoC 4 devices follow the part numbering convention described in the following table. All fields are single-character alphanumeric (0, 1, 2, ..., 9, A,B, ..., Z) unless stated otherwise. # **Ordering Code Definitions** The Field Values are listed in the following table: | Field | Description | Values | Meaning | |-------|----------------------------|-------------|--------------------------| | CY8C | Cypress Prefix | | | | 4 | Architecture | 4 | PSoC 4 | | Α | Family within architecture | 2 | 4200-BLE Family | | В | CPU Speed | 4 | 48 MHz | | С | Flash Capacity | 8, 7 | 256, 128 KB respectively | | | | FN | WLCSP | | DE | Package Code | LQ | QFN | | | | FL | Thin CSP | | F | Temperature Range | I | Industrial | | BLXYZ | Attributes Code | BL400-BL499 | Bluetooth 4.1 compliant | | | | BL500-BL599 | Bluetooth 4.2 compliant | PIN #1 MARK $\triangle$ ⊕0000000 0000000 00000000 00000000 Þ ⊕ ⊕ φοοφ A E **TOP VIEW BOTTOM VIEW** // 0.10 C DETAIL A A1- C 76ХØb <u>/</u>5 Ф Ø0.06**@**CAB Ø0.03**@**C **DETAIL A** SIDE VIEW Figure 13. 76-Ball Thin WLCSP Package Outline | | | DIMENSIONS | | Ì | | | | | | |--------|----------|------------------|------|---|--|--|--|--|--| | SYMBOL | MIN. | NOM. | MAX. | 1 | | | | | | | А | - | 0.40 | | | | | | | | | A1 | 0.072 | 0.072 0.08 0.088 | | | | | | | | | D | | 3.87 BSC | | | | | | | | | E | | 4.04 BSC | | | | | | | | | D1 | 3.20 BSC | | | | | | | | | | E1 | 3.20 BSC | | | | | | | | | | MD | | 9 | | | | | | | | | ME | | 9 | | 4 | | | | | | | N | | 76 | | | | | | | | | Øь | 0.22 | 0.25 | 0.28 | | | | | | | | eD | | 0.40 BSC | | | | | | | | | еE | 0.40 BSC | | | | | | | | | | SD | 0.381 | | | | | | | | | | SE | | 0.321 | | 4 | | | | | | | | | | | | | | | | | #### NOTES: - 1. ALL DIMENSIONS ARE IN MILLIMETERS. - ${\it 2. \,\,\,} {\it SOLDER \,\,} {\it BALL \,\,} {\it POSITION \,\,} {\it DESIGNATION \,\,} {\it PER \,\,} {\it JEP95, \,\,} {\it SECTION \,\,} {\it 3, \,\,} {\it SPP-020.}$ - 3. "e" REPRESENTS THE SOLDER BALL GRID PITCH. - 4. SYMBOL "MD" IS THE BALL MATRIX SIZE IN THE "D" DIRECTION. SYMBOL "ME" IS THE BALL MATRIX SIZE IN THE "E" DIRECTION. N IS THE NUMBER OF POPULATED SOLDER BALL POSITIONS FOR MATRIX SIZE MD X ME. - ⚠ DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL DIAMETER IN A PLANE PARALLEL TO DATUM C. - \*SD" AND "SE" ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW. WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE OUTER ROW, "SD" OR "SE" = 0. - WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW, "SD" = eD/2 AND "SE" = eE/2. - 1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK METALIZED MARK, INDENTATION OR OTHER MEANS. - 8. "+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED SOLDER RALLS 002-10658 \*\* # **Acronyms** Table 60. Acronyms Used in this Document | Acronym | Description | |------------------|-------------------------------------------------------------------------------------------------| | abus | analog local bus | | ADC | analog-to-digital converter | | AG | analog global | | АНВ | AMBA (advanced microcontroller bus architecture) high-performance bus, an Arm data transfer bus | | ALU | arithmetic logic unit | | AMUXBUS | analog multiplexer bus | | API | application programming interface | | APSR | application program status register | | Arm <sup>®</sup> | advanced RISC machine, a CPU architecture | | ATM | automatic thump mode | | BW | bandwidth | | CAN | Controller Area Network, a communications protocol | | CMRR | common-mode rejection ratio | | CPU | central processing unit | | CRC | cyclic redundancy check, an error-checking protocol | | DAC | digital-to-analog converter, see also IDAC, VDAC | | DFB | digital filter block | | DIO | digital input/output, GPIO with only digital capabilities, no analog. See GPIO. | | DMIPS | Dhrystone million instructions per second | | DMA | direct memory access, see also TD | | DNL | differential nonlinearity, see also INL | | DNU | do not use | | DR | port write data registers | | DSI | digital system interconnect | | DWT | data watchpoint and trace | | ECC | error correcting code | | ECO | external crystal oscillator | | EEPROM | electrically erasable programmable read-only memory | | EMI | electromagnetic interference | | EMIF | external memory interface | | EOC | end of conversion | | EOF | end of frame | | EPSR | execution program status register | | ESD | electrostatic discharge | Table 60. Acronyms Used in this Document (continued) | Acronym | Description | |--------------------------|--------------------------------------------------------| | ETM | embedded trace macrocell | | FIR | finite impulse response, see also IIR | | FPB | flash patch and breakpoint | | FS | full-speed | | GPIO | general-purpose input/output, applies to a PSoC pin | | HVI | high-voltage interrupt, see also LVI, LVD | | IC | integrated circuit | | IDAC | current DAC, see also DAC, VDAC | | IDE | integrated development environment | | I <sup>2</sup> C, or IIC | Inter-Integrated Circuit, a communications protocol | | IIR | infinite impulse response, see also FIR | | ILO | internal low-speed oscillator, see also IMO | | IMO | internal main oscillator, see also ILO | | INL | integral nonlinearity, see also DNL | | I/O | input/output, see also GPIO, DIO, SIO, USBIO | | IPOR | initial power-on reset | | IPSR | interrupt program status register | | IRQ | interrupt request | | ITM | instrumentation trace macrocell | | LCD | liquid crystal display | | LIN | Local Interconnect Network, a communications protocol. | | LR | link register | | LUT | lookup table | | LVD | low-voltage detect, see also LVI | | LVI | low-voltage interrupt, see also HVI | | LVTTL | low-voltage transistor-transistor logic | | MAC | multiply-accumulate | | MCU | microcontroller unit | | MISO | master-in slave-out | | NC | no connect | | NMI | nonmaskable interrupt | | NRZ | non-return-to-zero | | NVIC | nested vectored interrupt controller | | NVL | nonvolatile latch, see also WOL | | opamp | operational amplifier | | | | Page 45 of 49 # **Revision History** | | Description Title: PSoC <sup>®</sup> 4: 4200_BLE Family Datasheet Programmable System-on-Chip (PSoC <sup>®</sup> ) Document Number: 002-23053 | | | | | | | | | |----------|-----------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|-----------------------|--|--|--|--|--| | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | | | | | | | ** | 6078076 | PMAD/<br>WKA | 02/22/2018 | New datasheet | | | | | |