



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 20MHz                                                                     |
| Connectivity               | -                                                                         |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                          |
| Number of I/O              | 12                                                                        |
| Program Memory Size        | 1.75KB (1K x 14)                                                          |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | 128 x 8                                                                   |
| RAM Size                   | 64 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                                 |
| Data Converters            | A/D 8x10b                                                                 |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 14-SOIC (0.154", 3.90mm Width)                                            |
| Supplier Device Package    | 14-SOIC                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f676t-e-sl |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### 2.0 MEMORY ORGANIZATION

### 2.1 Program Memory Organization

The PIC16F630/676 devices have a 13-bit program counter capable of addressing an 8K x 14 program memory space. Only the first 1K x 14 (0000h-03FFh) for the PIC16F630/676 devices is physically implemented. Accessing a location above these boundaries will cause a wrap around within the first 1K x 14 space. The Reset vector is at 0000h and the interrupt vector is at 0004h (see Figure 2-1).





### 2.2 Data Memory Organization

The data memory (see Figure 2-2) is partitioned into two banks, which contain the General Purpose Registers and the Special Function Registers. The Special Function Registers are located in the first 32 locations of each bank. Register locations 20h-5Fh are General Purpose Registers, implemented as static RAM and are mapped across both banks. All other RAM is unimplemented and returns '0' when read. RP0 (STATUS<5>) is the bank select bit.

- RP0 = 0 Bank 0 is selected
- RP0 = 1 Bank 1 is selected
- Note: The IRP and RP1 bits STATUS<7:6> are reserved and should always be maintained as '0's.
- 2.2.1 GENERAL PURPOSE REGISTER FILE

The register file is organized as 64 x 8 in the PIC16F630/676 devices. Each register is accessed, either directly or indirectly, through the File Select Register FSR (see Section 2.4 "Indirect Addressing, INDF and FSR Registers").

### 2.2.2 SPECIAL FUNCTION REGISTERS

The Special Function Registers are registers used by the CPU and peripheral functions for controlling the desired operation of the device (see Table 2-1). These registers are static RAM.

The special registers can be classified into two sets: core and peripheral. The Special Function Registers associated with the "core" are described in this section. Those related to the operation of the peripheral features are described in the section of that peripheral feature.

### FIGURE 2-2: DATA MEMORY MAP OF THE PIC16F630/676

| ,                                                      | File<br>Address               | A                             | File<br>ddress   |
|--------------------------------------------------------|-------------------------------|-------------------------------|------------------|
| Indirect addr. <sup>(1)</sup>                          | 00h                           | Indirect addr. <sup>(1)</sup> | 80h              |
| TMR0                                                   | 01h                           | OPTION REG                    | 81h              |
| PCL                                                    | 02h                           | PCL                           | 82h              |
| STATUS                                                 | 03h                           | STATUS                        | 83h              |
| FSR                                                    | 04h                           | FSR                           | 84h              |
| PORTA                                                  | 05h                           | TRISA                         | 85h              |
|                                                        | 06h                           |                               | 86h              |
| PORTC                                                  | 07h                           | TRISC                         | 87h              |
|                                                        | 08h                           | -                             | 88h              |
|                                                        | 09h                           | -                             | 89h              |
| PCLATH                                                 | 0Ah                           | PCLATH                        | 8Ah              |
| INTCON                                                 | 0Bh                           | INTCON                        | 8Bh              |
| PIR1                                                   | 0Ch                           | PIE1                          | 8Ch              |
|                                                        | 0Dh                           |                               | 8Dh              |
| TMR1L                                                  | 0Eh                           | PCON                          | 8Eh              |
| TMR1H                                                  | 0Fh                           |                               | 8Fh              |
| T1CON                                                  | 10h                           | OSCCAL                        | 90h              |
|                                                        | 11h                           | ANSEI (2)                     | 91h              |
|                                                        | 12h                           |                               | 92h              |
|                                                        | 13h                           |                               | 93h              |
|                                                        | 14h                           |                               | 94h              |
|                                                        | 15h                           | WPUA                          | 95h              |
|                                                        | 16h                           | IOCA                          | 96h              |
|                                                        | 17h                           |                               | 97h              |
|                                                        | 18h                           |                               | 98h              |
| CMCON                                                  | 19h                           | VRCON                         | 99h              |
|                                                        | 1Ah                           | EEDAT                         | 9Ah              |
|                                                        | 1Bh                           | EEADR                         | 9Bh              |
|                                                        | 1Ch                           | EECON1                        | 9Ch              |
|                                                        | 1Dh                           | EECON2 <sup>(1)</sup>         | 9Dh              |
| ADRESH <sup>(2)</sup>                                  | 1Eh                           | ADRESL <sup>(2)</sup>         | 9Eh              |
| ADCON0 <sup>(2)</sup>                                  | 1Fh                           | ADCON1 <sup>(2)</sup>         | 9Fh              |
|                                                        | 20h                           |                               | A0h              |
| General<br>Purpose<br>Registers                        |                               | accesses<br>20h-5Fh           |                  |
| 64 Bytes                                               |                               |                               |                  |
|                                                        |                               |                               |                  |
|                                                        | 5Fh                           |                               | DFh              |
|                                                        | 60h                           |                               | E0h              |
|                                                        |                               |                               |                  |
|                                                        |                               |                               |                  |
|                                                        | 7Fh                           |                               | FFh              |
| Bank 0                                                 |                               | Bank 1                        |                  |
| Unimplemented<br>1: Not a physical<br>2: PIC16F676 onl | d data mei<br>register.<br>v. | mory locations, rea           | <b>d as</b> '0'. |
| -                                                      | •                             |                               |                  |

### 2.3 PCL and PCLATH

The program counter (PC) is 13-bits wide. The low byte comes from the PCL register, which is a readable and writable register. The high byte (PC<12:8>) is not directly readable or writable and comes from PCLATH. On any Reset, the PC is cleared. Figure 2-3 shows the two situations for the loading of the PC. The upper example in Figure 2-3 shows how the PC is loaded on a write to PCL (PCLATH<4:0>  $\rightarrow$  PCH). The lower example in Figure 2-3 shows how the PC is loaded during a CALL or GOTO instruction (PCLATH<4:3>  $\rightarrow$  PCH).

FIGURE 2-3: LOADING OF PC IN DIFFERENT SITUATIONS



### 2.3.1 COMPUTED GOTO

A computed GOTO is accomplished by adding an offset to the program counter (ADDWF PCL). When performing a table read using a computed GOTO method, care should be exercised if the table location crosses a PCL memory boundary (each 256-byte block). Refer to the Application Note *"Implementing a Table Read"* (AN556).

### 2.3.2 STACK

The PIC16F630/676 family has an 8-level x 13-bit wide hardware stack (see Figure 2-1). The stack space is not part of either program or data space and the Stack Pointer is not readable or writable. The PC is PUSHed onto the stack when a CALL instruction is executed or an interrupt causes a branch. The stack is POPed in the event of a RETURN, RETLW or a RETFIE instruction execution. PCLATH is not affected by a PUSH or POP operation.

The stack operates as a circular buffer. This means that after the stack has been PUSHed eight times, the ninth push overwrites the value that was stored from the first push. The tenth push overwrites the second push (and so on).

Note 1: There are no Status bits to indicate Stack Overflow or Stack Underflow conditions.

2: There are no instructions/mnemonics called PUSH or POP. These are actions that occur from the execution of the CALL, RETURN, RETLW and RETFIE instructions or the vectoring to an interrupt address.

# PIC16F630/676

| REGISTER 3-2: | TRISA — PORTA TRI-STATE REGISTER (ADDRESS: 85h) |
|---------------|-------------------------------------------------|
|               |                                                 |

| U-0   | U-0 | R/W-x  | R/W-x  | R-1    | R/W-x  | R/W-x  | R/W-x  |
|-------|-----|--------|--------|--------|--------|--------|--------|
| _     | _   | TRISA5 | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 |
| bit 7 |     |        |        |        |        |        | bit 0  |

bit 7-6: Unimplemented: Read as '0'

bit 5-0: TRISA<5:0>: PORTA Tri-State Control bits

1 = PORTA pin configured as an input (tri-stated)

0 = PORTA pin configured as an output

Note: TRISA<3> always reads 1.

| Legend:            |                  |                      |                             |
|--------------------|------------------|----------------------|-----------------------------|
| R = Readable bit   | W = Writable bit | U = Unimplemented    | bit, read as '0'            |
| - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | $_{\rm X}$ = Bit is unknown |

### REGISTER 3-3: WPUA — WEAK PULL-UP REGISTER (ADDRESS: 95h)

| U-0   | U-0 | 0 R/W-1 R/ |       | U-0 R/W-1 R/W-1 U-0 |       |       |       | R/W-1 | R/W-1 |
|-------|-----|------------|-------|---------------------|-------|-------|-------|-------|-------|
| _     | —   | WPUA5      | WPUA4 | _                   | WPUA2 | WPUA1 | WPUA0 |       |       |
| bit 7 |     |            |       |                     |       |       | bit 0 |       |       |

- bit 7-6 Unimplemented: Read as '0'
- bit 5-4 WPUA<5:4>: Weak Pull-up Register bits
  - 1 = Pull-up enabled

0 = Pull-up disabled

- bit 3 Unimplemented: Read as '0'
- bit 2-0 WPUA<2:0>: Weak Pull-up Register bits
  - 1 = Pull-up enabled
  - 0 = Pull-up disabled
  - **Note 1:** Global RAPU must be enabled for individual pull-ups to be enabled.
    - 2: The weak pull-up device is automatically disabled if the pin is in Output mode (TRISA = 0).

| Legend:            |                  |                      |                    |
|--------------------|------------------|----------------------|--------------------|
| R = Readable bit   | W = Writable bit | U = Unimplemented    | bit, read as '0'   |
| - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

### 3.2.2 INTERRUPT-ON-CHANGE

Each of the PORTA pins is individually configurable as an interrupt-on-change pin. Control bits IOCAx enable or disable the interrupt function for each pin. Refer to Register 3-4. The interrupt-on-change is disabled on a Power-on Reset.

For enabled interrupt-on-change pins, the values are compared with the old value latched on the last read of PORTA. The 'mismatch' outputs of the last read are OR'd together to set, the PORTA Change Interrupt flag bit (RAIF) in the INTCON register. This interrupt can wake the device from Sleep. The user, in the Interrupt Service Routine, can clear the interrupt in the following manner:

- a) Any read or write of PORTA. This will end the mismatch condition.
- b) Clear the flag bit RAIF.

A mismatch condition will continue to set flag bit RAIF. Reading PORTA will end the mismatch condition and allow flag bit RAIF to be cleared.

**Note:** If a change on the I/O pin should occur when the read operation is being executed (start of the Q2 cycle), then the RAIF interrupt flag may not get set.

### 4.4 Prescaler

An 8-bit counter is available as a prescaler for the Timer0 module, or as a postscaler for the Watchdog Timer. For simplicity, this counter will be referred to as "prescaler" throughout this Data Sheet. The prescaler assignment is controlled in software by the control bit PSA (OPTION\_REG<3>). Clearing the PSA bit will assign the prescaler to Timer0. Prescale values are selectable via the PS2:PS0 bits (OPTION\_REG<2:0>).

The prescaler is not readable or writable. When assigned to the Timer0 module, all instructions writing to the TMR0 register (e.g., CLRF 1, MOVWF 1, BSF 1, x...etc.) will clear the prescaler. When assigned to WDT, a CLRWDT instruction will clear the prescaler along with the Watchdog Timer.

### 4.4.1 SWITCHING PRESCALER ASSIGNMENT

The prescaler assignment is fully under software control (i.e., it can be changed "on the fly" during program execution). To avoid an unintended device Reset, the following instruction sequence (Example 4-1) must be executed when changing the prescaler assignment from Timer0 to WDT.

### EXAMPLE 4-1: CHANGING PRESCALER (TIMER0→WDT)

| BCF    | STATUS, RPO | ;Bank 0              |
|--------|-------------|----------------------|
| CLRWDT |             | ;Clear WDT           |
| CLRF   | TMR0        | ;Clear TMR0 and      |
|        |             | ; prescaler          |
| BSF    | STATUS, RPO | ;Bank 1              |
|        |             |                      |
| MOVLW  | b'00101111' | ;Required if desired |
| MOVWF  | OPTION_REG  | ; PS2:PS0 is         |
| CLRWDT |             | ; 000 or 001         |
|        |             | ;                    |
| MOVLW  | b'00101xxx' | ;Set postscaler to   |
| MOVWF  | OPTION_REG  | ; desired WDT rate   |
| BCF    | STATUS, RPO | ;Bank 0              |
|        |             |                      |

To change prescaler from the WDT to the TMR0 module, use the sequence shown in Example 4-2. This precaution must be taken even if the WDT is disabled.

### EXAMPLE 4-2: CHANGING PRESCALER (WDT→TIMER0)

| CLRWDT       |                          | ;Clear WDT and                                     |
|--------------|--------------------------|----------------------------------------------------|
| BSF          | STATUS, RPO              | ; postscaler<br>;Bank 1                            |
| MOVLW        | b'xxxx0xxx'              | ;Select TMR0,<br>; prescale, and<br>; clock source |
| MOVWF<br>BCF | OPTION_REG<br>STATUS,RP0 | ;<br>;Bank O                                       |

### TABLE 4-1:REGISTERS ASSOCIATED WITH TIMER0

| Address | Name       | Bit 7    | Bit 6      | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Value on<br>POR, BOD | Value on<br>all other<br>Resets |
|---------|------------|----------|------------|--------|--------|--------|--------|--------|--------|----------------------|---------------------------------|
| 01h     | TMR0       | Timer0 M | lodule Reg | gister |        |        |        |        |        | XXXX XXXX            | uuuu uuuu                       |
| 0Bh/8Bh | INTCON     | GIE      | PEIE       | T0IE   | INTE   | RAIE   | T0IF   | INTF   | RAIF   | 0000 0000            | 0000 000u                       |
| 81h     | OPTION_REG | RAPU     | INTEDG     | TOCS   | T0SE   | PSA    | PS2    | PS1    | PS0    | 1111 1111            | 1111 1111                       |
| 85h     | TRISA      |          |            | TRISA5 | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 | 11 1111              | 11 1111                         |

**Legend:** -= Unimplemented locations, read as '0', u = unchanged, x = unknown. Shaded cells are not used by the Timer0 module.

### 5.1 Timer1 Modes of Operation

Timer1 can operate in one of three modes:

- 16-bit timer with prescaler
- 16-bit synchronous counter
- · 16-bit asynchronous counter

FIGURE 5-2:

In Timer mode, Timer1 is incremented on every instruction cycle. In Counter mode, Timer1 is incremented on the rising edge of the external clock input T1CKI. In addition, the Counter mode clock can be synchronized to the microcontroller system clock or run asynchronously.

In counter and timer modules, the counter/timer clock can be gated by the  $\overline{T1G}$  input.

If an external clock oscillator is needed (and the microcontroller is using the INTOSC w/o CLKOUT), Timer1 can use the LP oscillator as a clock source.

| Note: | In Counter mode, a falling edge must be      |
|-------|----------------------------------------------|
|       | registered by the counter prior to the first |
|       | incrementing rising edge.                    |

TIMER1 INCREMENTING EDGE

### 5.2 Timer1 Interrupt

The Timer1 register pair (TMR1H:TMR1L) increments to FFFFh and rolls over to 0000h. When Timer1 rolls over, the Timer1 interrupt flag bit (PIR1<0>) is set. To enable the interrupt on rollover, you must set these bits:

- Timer1 interrupt Enable bit (PIE1<0>)
- PEIE bit (INTCON<6>)
- GIE bit (INTCON<7>).

The interrupt is cleared by clearing the TMR1IF in the Interrupt Service Routine.

Note: The TMR1H:TTMR1L register pair and the TMR1IF bit should be cleared before enabling interrupts.

### 5.3 Timer1 Prescaler

Timer1 has four prescaler options allowing 1, 2, 4, or 8 divisions of the clock input. The T1CKPS bits (T1CON<5:4>) control the prescale counter. The prescale counter is not directly readable or writable; however, the prescaler counter is cleared upon a write to TMR1H or TMR1L.

## T1CKI = 1 when TMR1 Enabled T1CKI = 0 when TMR1 Enabled Note 1: Arrows indicate counter increments. 2: In Counter mode, a falling edge must be registered by the counter prior to the first incrementing rising edge of the clock.

### 6.5 Comparator Reference

The comparator module also allows the selection of an internally generated voltage reference for one of the comparator inputs. The internal reference signal is used for four of the eight Comparator modes. The VRCON register, Register 6-2, controls the voltage reference module shown in Figure 6-5.

## 6.5.1 CONFIGURING THE VOLTAGE REFERENCE

The voltage reference can output 32 distinct voltage levels, 16 in a high range and 16 in a low range.

The following equations determine the output voltages:

| $VRR = 1$ (low range): $CVREF = (VR3: VR0 / 24) \times VDD$ |
|-------------------------------------------------------------|
| VRR = 0 (high range): $CVREF = (VDD / 4) + (VR3:VR0 x)$     |
| VDD / 32)                                                   |

### 6.5.2 VOLTAGE REFERENCE ACCURACY/ERROR

The full range of VSS to VDD cannot be realized due to the construction of the module. The transistors on the top and bottom of the resistor ladder network (Figure 6-5) keep CVREF from approaching VSS or VDD. The Voltage Reference is VDD derived and therefore, the CVREF output changes with fluctuations in VDD. The tested absolute accuracy of the Comparator Voltage Reference can be found in **Section 12.0 "Electrical Specifications"**.





### 6.6 Comparator Response Time

Response time is the minimum time, after selecting a new reference voltage or input source, before the comparator output is ensured to have a valid level. If the internal reference is changed, the maximum delay of the internal voltage reference must be considered when using the comparator outputs. Otherwise, the maximum delay of the comparators should be used (Table 12-7).

### 6.7 Operation During Sleep

Both the comparator and voltage reference, if enabled before entering Sleep mode, remain active during Sleep. This results in higher Sleep currents than shown in the power-down specifications. The additional current consumed by the comparator and the voltage reference is shown separately in the specifications. To minimize power consumption while in Sleep mode, turn off the comparator, CM2:CM0 = 111, and voltage reference, VRCON<7> = 0. While the comparator is enabled during Sleep, an interrupt will wake-up the device. If the device wakes up from Sleep, the contents of the CMCON and VRCON registers are not affected.

### 6.8 Effects of a Reset

A device Reset forces the CMCON and VRCON registers to their Reset states. This forces the comparator module to be in the Comparator Reset mode, CM2:CM0 = 000 and the voltage reference to its off state. Thus, all potential inputs are analog inputs with the comparator and voltage reference disabled to consume the smallest current possible.

### 7.0 ANALOG-TO-DIGITAL CONVERTER (A/D) MODULE (PIC16F676 ONLY)

The Analog-to-Digital Converter (ADC) allows conversion of an analog input signal to a 10-bit binary representation of that signal. The PIC16F676 has eight analog inputs, multiplexed into one sample and hold

### FIGURE 7-1: A/D BLOCK DIAGRAM

circuit. The output of the sample and hold is connected to the input of the converter. The converter generates a binary result via successive approximation and stores the result in a 10-bit register. The voltage reference used in the conversion is software selectable to either VDD or a voltage applied by the VREF pin. Figure 7-1 shows the block diagram of the A/D on the PIC16F676.



### 7.1 A/D Configuration and Operation

There are three registers available to control the functionality of the A/D module:

- 1. ADCON0 (Register 7-1)
- 2. ADCON1 (Register 7-2)
- 3. ANSEL (Register 7-3)

### 7.1.1 ANALOG PORT PINS

The ANS7:ANS0 bits (ANSEL<7:0>) and the TRISA bits control the operation of the A/D port pins. Set the corresponding TRISA bits to set the pin output driver to its high-impedance state. Likewise, set the corresponding ANS bit to disable the digital input buffer.

**Note:** Analog voltages on any pin that is defined as a digital input may cause the input buffer to conduct excess current.

### 7.1.2 CHANNEL SELECTION

There are eight analog channels on the PIC16F676, AN0 through AN7. The CHS2:CHS0 bits (ADCON0<4:2>) control which channel is connected to the sample and hold circuit.

### 7.1.3 VOLTAGE REFERENCE

There are two options for the voltage reference to the A/D converter: either VDD is used, or an analog voltage applied to VREF is used. The VCFG bit (ADCON0<6>) controls the voltage reference selection. If VCFG is set, then the voltage on the VREF pin is the reference; otherwise, VDD is the reference.

### 7.1.4 CONVERSION CLOCK

The A/D conversion cycle requires 11 TAD. The source of the conversion clock is software selectable via the ADCS bits (ADCON1<6:4>). There are seven possible clock options:

- Fosc/2
- Fosc/4
- Fosc/8
- Fosc/16
- Fosc/32
- Fosc/64
- · FRC (dedicated internal oscillator)

For correct conversion, the A/D conversion clock (1/TaD) must be selected to ensure a minimum TaD of 1.6  $\mu s.$  Table 7-1 shows a few TaD calculations for selected frequencies.

#### 8.1 EEADR

The EEADR register can address up to a maximum of 128 bytes of data EEPROM. Only seven of the eight bits in the register (EEADR<6:0>) are required. The MSb (bit 7) is ignored.

The upper bit should always be '0' to remain upward compatible with devices that have more data EEPROM memory.

#### 8.2 EECON1 AND EECON2 REGISTERS

EECON1 is the control register with four low order bits physically implemented. The upper four bits are nonimplemented and read as '0's.

Control bits RD and WR initiate read and write, respectively. These bits cannot be cleared, only set, in software. They are cleared in hardware at completion

of the read or write operation. The inability to clear the WR bit in software prevents the accidental, premature termination of a write operation.

The WREN bit, when set, will allow a write operation. On power-up, the WREN bit is clear. The WRERR bit is set when a write operation is interrupted by a MCLR Reset, or a WDT Time-out Reset during normal operation. In these situations, following Reset, the user can check the WRERR bit. clear it. and rewrite the location. The data and address will be cleared, therefore, the EEDATA and EEADR registers will need to be re-initialized.

The Interrupt flag bit EEIF in the PIR1 register is set when the write is complete. This bit must be cleared in software.

EECON2 is not a physical register. Reading EECON2 will read all '0's. The EECON2 register is used exclusively in the data EEPROM write sequence.

### REGISTE

|                         | U-0                                                                                                                                      | U-0                                            | U-0                                          | U-0                                       | R/W-x       | R/W-0          | R/S-0        | R/S-0     |  |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|----------------------------------------------|-------------------------------------------|-------------|----------------|--------------|-----------|--|
|                         | _                                                                                                                                        | —                                              | —                                            | —                                         | WRERR       | WREN           | WR           | RD        |  |
|                         | bit 7                                                                                                                                    |                                                |                                              |                                           |             |                |              | bit       |  |
|                         | Unimplem                                                                                                                                 | ented: Read                                    | <b>d as</b> '0'                              |                                           |             |                |              |           |  |
|                         | WRERR: EEPROM Error Flag bit                                                                                                             |                                                |                                              |                                           |             |                |              |           |  |
|                         | 1 =A write<br>normal<br>0 =The wri                                                                                                       | operation is<br>operation or<br>te operation   | Prematurely<br>BOD detection<br>completed    | / terminatec<br>t)                        | l (any MCLR | Reset, any     | WDT Rese     | t during  |  |
|                         | WREN: EE                                                                                                                                 | PROM Writ                                      | e Enable bit                                 |                                           |             |                |              |           |  |
|                         | 1 = Allows                                                                                                                               | write cycles                                   |                                              |                                           |             |                |              |           |  |
|                         | 0 = Inhibits                                                                                                                             | write to the                                   | data EEPR                                    | OM                                        |             |                |              |           |  |
| 1 WR: Write Control bit |                                                                                                                                          |                                                |                                              |                                           |             |                |              |           |  |
|                         | 1 = Initiates<br>can onl<br>0 = Write c                                                                                                  | s a write cyc<br>y be set, no<br>ycle to the d | le (The bit is<br>t cleared, in<br>ata EEPRO | s cleared by<br>software.)<br>M is comple | hardware or | nce write is o | complete. T  | he WR bit |  |
|                         | RD: Read                                                                                                                                 | Control bit                                    |                                              |                                           |             |                |              |           |  |
|                         | 1 = Initiates an EEPROM read (Read takes one cycle. RD is cleared in hardware. The RD bit<br>can only be set, not cleared, in software.) |                                                |                                              |                                           |             |                |              |           |  |
|                         | 0 <b>= Does n</b>                                                                                                                        | ot initiate ar                                 | EEPROM                                       | read                                      |             |                |              |           |  |
|                         | Legend:                                                                                                                                  |                                                |                                              |                                           |             |                |              |           |  |
|                         | S = Bit can                                                                                                                              | only be set                                    |                                              |                                           |             |                |              |           |  |
|                         | R = Reada                                                                                                                                | ble bit                                        | W = W                                        | ritable bit                               | U = Unim    | plemented      | bit, read as | '0'       |  |
|                         | - n = Value                                                                                                                              | at POR                                         | '1' = B                                      | it is set                                 | '0' = Bit i | s cleared      | x = Bit is u | Inknown   |  |

### 9.3.5 BROWN-OUT DETECT (BOD)

The PIC16F630/676 members have on-chip Brown-out Detect circuitry. A Configuration bit, BODEN, can disable (if clear/programmed) or enable (if set) the Brown-out Detect circuitry. If VDD falls below VBOD for greater than parameter (TBOD) in Table 12-4 (see **Section 12.0 "Electrical Specifications"**), the Brown-out situation will reset the device. This will occur regardless of VDD slew-rate. A Reset is not guaranteed to occur if VDD falls below VBOD for less than parameter (TBOD). On any Reset (Power-on, Brown-out Detect, Watchdog, etc.), the chip will remain in Reset until VDD rises above BVDD (see Figure 9-6). The Power-up Timer will now be invoked, if enabled, and will keep the chip in Reset an additional 72 ms.

Note: A Brown-out Detect does not enable the Power-up Timer if the PWRTE bit in the Configuration Word is set.

If VDD drops below BVDD while the Power-up Timer is running, the chip will go back into a Brown-out Detect and the Power-up Timer will be re-initialized. Once VDD rises above BVDD, the Power-up Timer will execute a 72 ms Reset.



### 9.3.6 TIME-OUT SEQUENCE

On power-up, the time-out sequence is as follows: first, PWRT time-out is invoked after POR has expired. Then, OST is activated. The total time-out will vary based on oscillator configuration and <u>PWRTE</u> bit status. For example, in EC mode with <u>PWRTE</u> bit erased (PWRT disabled), there will be no time-out at all. Figure 9-7, Figure 9-8 and Figure 9-9 depict time-out sequences.

Since the time-outs occur from the POR pulse, if  $\overline{\text{MCLR}}$  is kept low long enough, the time-outs will expire. Then bringing  $\overline{\text{MCLR}}$  high will begin execution immediately (see Figure 9-8). This is useful for testing purposes or to synchronize more than one PIC16F630/676 device operating in parallel.

Table 9-6 shows the Reset conditions for some special registers, while Table 9-7 shows the Reset conditions for all the registers.

### 9.3.7 POWER CONTROL (PCON) STATUS REGISTER

The power CONTROL/STATUS register, PCON (address 8Eh) has two bits.

Bit 0 is  $\overline{BOD}$  (Brown-out).  $\overline{BOD}$  is unknown on Poweron Reset. It must then be set by the user and checked on subsequent Resets to see if  $\overline{BOD} = 0$ , indicating that a brown-out has occurred. The  $\overline{BOD}$  Status bit is a "don't care" and is not necessarily predictable if the brown-out circuit is disabled (by setting  $\overline{BODEN}$  bit = 0 in the Configuration Word).

Bit 1 is POR (Power-on Reset). It is a '0' on Power-on Reset and unaffected otherwise. The user must write a '1' to this bit following a Power-on Reset. On a subsequent Reset, if POR is '0', it will indicate that a Power-on Reset must have occurred (i.e., VDD may have gone too low).

| TADLE 3-7. |         |                   |                                                                                           |                                                                                                                   |
|------------|---------|-------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|
| Register   | Address | Power-on<br>Reset | <ul> <li>MCLR Reset</li> <li>WDT Reset</li> <li>Brown-out Detect<sup>(1)</sup></li> </ul> | <ul> <li>Wake-up from Sleep<br/>through interrupt</li> <li>Wake-up from Sleep<br/>through WDT time-out</li> </ul> |
| W          | —       | XXXX XXXX         | นนนน นนนน                                                                                 | นนนน นนนน                                                                                                         |
| INDF       | 00h/80h | —                 | —                                                                                         | —                                                                                                                 |
| TMR0       | 01h     | XXXX XXXX         | นนนน นนนน                                                                                 | นนนน นนนน                                                                                                         |
| PCL        | 02h/82h | 0000 0000         | 0000 0000                                                                                 | PC + 1 <sup>(3)</sup>                                                                                             |
| STATUS     | 03h/83h | 0001 1xxx         | 000q quuu <sup>(4)</sup>                                                                  | uuuq quuu <sup>(4)</sup>                                                                                          |
| FSR        | 04h/84h | XXXX XXXX         | นนนน นนนน                                                                                 | uuuu uuuu                                                                                                         |
| PORTA      | 05h     | xx xxxx           | uu uuuu                                                                                   | uu uuuu                                                                                                           |
| PORTC      | 07h     | xx xxxx           | uu uuuu                                                                                   | uu uuuu                                                                                                           |
| PCLATH     | 0Ah/8Ah | 0 0000            | 0 0000                                                                                    | u uuuu                                                                                                            |
| INTCON     | 0Bh/8Bh | 0000 0000         | 0000 000u                                                                                 | uuuu uuqq <sup>(2)</sup>                                                                                          |
| PIR1       | 0Ch     | 00 00             | 00 00                                                                                     | qq qq <sup>(2,5)</sup>                                                                                            |
| T1CON      | 10h     | -000 0000         | -uuu uuuu                                                                                 | -uuu uuuu                                                                                                         |
| CMCON      | 19h     | -0-0 0000         | -0-0 0000                                                                                 | -u-u uuuu                                                                                                         |
| ADRESH     | 1Eh     | XXXX XXXX         | นนนน นนนน                                                                                 | นนนน นนนน                                                                                                         |
| ADCON0     | 1Fh     | 00-0 0000         | 00-0 0000                                                                                 | นน-น นนนน                                                                                                         |
| OPTION_REG | 81h     | 1111 1111         | 1111 1111                                                                                 | นนนน นนนน                                                                                                         |
| TRISA      | 85h     | 11 1111           | 11 1111                                                                                   | uu uuuu                                                                                                           |
| TRISC      | 87h     | 11 1111           | 11 1111                                                                                   | uu uuuu                                                                                                           |
| PIE1       | 8Ch     | 00 00             | 00 00                                                                                     | uu uu                                                                                                             |
| PCON       | 8Eh     | 0x                | (1,6)                                                                                     | uu                                                                                                                |
| OSCCAL     | 90h     | 1000 00           | 1000 00                                                                                   | uuuu uu                                                                                                           |
| ANSEL      | 91h     | 1111 1111         | 1111 1111                                                                                 | นนนน นนนน                                                                                                         |
| WPUA       | 95h     | 11 -111           | 11 -111                                                                                   | uuuu uuuu                                                                                                         |
| IOCA       | 96h     | 00 0000           | 00 0000                                                                                   | uu uuuu                                                                                                           |
| VRCON      | 99h     | 0-0- 0000         | 0-0- 0000                                                                                 | u-u- uuuu                                                                                                         |
| EEDATA     | 9Ah     | 0000 0000         | 0000 0000                                                                                 | uuuu uuuu                                                                                                         |
| EEADR      | 9Bh     | -000 0000         | -000 0000                                                                                 | -นนน นนนน                                                                                                         |
| EECON1     | 9Ch     | x000              | q000                                                                                      | uuuu                                                                                                              |
| EECON2     | 9Dh     |                   |                                                                                           |                                                                                                                   |
| ADRESL     | 9Eh     | XXXX XXXX         | นนนน นนนน                                                                                 | นนนน นนนน                                                                                                         |
| ADCON1     | 9Fh     | -000              | -000                                                                                      | -uuu                                                                                                              |

TABLE 9-7: INITIALIZATION CONDITION FOR REGISTERS

**Legend:** u = unchanged, x = unknown, - = unimplemented bit, reads as '0', q = value depends on condition.

- Note 1: If VDD goes too low, Power-on Reset will be activated and registers will be affected differently.
  2: One or more bits in INTCON and/or PIR1 will be affected (to cause wake-up).
  - **3:** When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h).
  - 4: See Table 9-6 for Reset value for specific condition.
  - 5: If wake-up was due to data EEPROM write completing, bit 7 = 1; A/D conversion completing, bit 6 = 1; Comparator input changing, bit 3 = 1; or Timer1 rolling over, bit 0 = 1. All other interrupts generating a wake-up will cause these bits to = u.
  - **6:** If Reset was due to brown-out, then bit 0 = 0. All other Resets will cause bit 0 = u.

### 10.0 INSTRUCTION SET SUMMARY

The PIC16F630/676 instruction set is highly orthogonal and is comprised of three basic categories:

- Byte-oriented operations
- Bit-oriented operations
- Literal and control operations

Each PIC16 instruction is a 14-bit word divided into an **opcode**, which specifies the instruction type, and one or more **operands**, which further specify the operation of the instruction. The formats for each of the categories is presented in Figure 10-1, while the various opcode fields are summarized in Table 10-1.

Table 10-2 lists the instructions recognized by the MPASM<sup>TM</sup> assembler. A complete description of each instruction is also available in the PIC<sup>®</sup> Mid-Range Reference Manual (DS33023).

For **byte-oriented** instructions, 'f' represents a file register designator and 'd' represents a destination designator. The file register designator specifies which file register is to be used by the instruction.

The destination designator specifies where the result of the operation is to be placed. If 'd' is zero, the result is placed in the W register. If 'd' is one, the result is placed in the file register specified in the instruction.

For **bit-oriented** instructions, 'b' represents a bit field designator, which selects the bit affected by the operation, while 'f' represents the address of the file in which the bit is located.

For **literal and control** operations, **'k**' represents an 8-bit or 11-bit constant, or literal value

One instruction cycle consists of four oscillator periods; for an oscillator frequency of 4 MHz, this gives a normal instruction execution time of 1  $\mu$ s. All instructions are executed within a single instruction cycle, unless a conditional test is true, or the program counter is changed as a result of an instruction. When this occurs, the execution takes two instruction cycles, with the second cycle executed as a NOP.

| Note: | To maintain upward compatibility with  |
|-------|----------------------------------------|
|       | future products, do not use the OPTION |
|       | and TRIS instructions.                 |

All instruction examples use the format '0xhh' to represent a hexadecimal number, where 'h' signifies a hexadecimal digit.

### 10.1 READ-MODIFY-WRITE OPERATIONS

Any instruction that specifies a file register as part of the instruction performs a Read-Modify-Write (R-M-W) operation. The register is read, the data is modified, and the result is stored according to either the instruction, or the destination designator 'd'. A read operation is performed on a register even if the instruction writes to that register. For example, a CLRF PORTA instruction will read PORTA, clear all the data bits, then write the result back to PORTA. This example would have the unintended result of clearing the condition that set the RAIF flag.

## TABLE 10-1:OPCODE FIELD<br/>DESCRIPTIONS

| Field | Description                                                                                                                                                                          |  |  |  |  |  |  |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| f     | Register file address (0x00 to 0x7F)                                                                                                                                                 |  |  |  |  |  |  |
| W     | Working register (accumulator)                                                                                                                                                       |  |  |  |  |  |  |
| b     | Bit address within an 8-bit file register                                                                                                                                            |  |  |  |  |  |  |
| k     | Literal field, constant data or label                                                                                                                                                |  |  |  |  |  |  |
| x     | Don't care location (= $0$ or $1$ ).<br>The assembler will generate code with x = $0$ .<br>It is the recommended form of use for<br>compatibility with all Microchip software tools. |  |  |  |  |  |  |
| d     | Destination select; d = 0: store result in W,<br>d = 1: store result in file register f.<br>Default is d = 1.                                                                        |  |  |  |  |  |  |
| PC    | Program Counter                                                                                                                                                                      |  |  |  |  |  |  |
| ТО    | Time-out bit                                                                                                                                                                         |  |  |  |  |  |  |
| PD    | Power-down bit                                                                                                                                                                       |  |  |  |  |  |  |

## FIGURE 10-1: GENERAL FORMAT FOR INSTRUCTIONS



### 11.2 MPLAB C Compilers for Various Device Families

The MPLAB C Compiler code development systems are complete ANSI C compilers for Microchip's PIC18, PIC24 and PIC32 families of microcontrollers and the dsPIC30 and dsPIC33 families of digital signal controllers. These compilers provide powerful integration capabilities, superior code optimization and ease of use.

For easy source level debugging, the compilers provide symbol information that is optimized to the MPLAB IDE debugger.

### 11.3 HI-TECH C for Various Device Families

The HI-TECH C Compiler code development systems are complete ANSI C compilers for Microchip's PIC family of microcontrollers and the dsPIC family of digital signal controllers. These compilers provide powerful integration capabilities, omniscient code generation and ease of use.

For easy source level debugging, the compilers provide symbol information that is optimized to the MPLAB IDE debugger.

The compilers include a macro assembler, linker, preprocessor, and one-step driver, and can run on multiple platforms.

### 11.4 MPASM Assembler

The MPASM Assembler is a full-featured, universal macro assembler for PIC10/12/16/18 MCUs.

The MPASM Assembler generates relocatable object files for the MPLINK Object Linker, Intel<sup>®</sup> standard HEX files, MAP files to detail memory usage and symbol reference, absolute LST files that contain source lines and generated machine code and COFF files for debugging.

The MPASM Assembler features include:

- · Integration into MPLAB IDE projects
- User-defined macros to streamline assembly code
- Conditional assembly for multi-purpose source files
- Directives that allow complete control over the assembly process

### 11.5 MPLINK Object Linker/ MPLIB Object Librarian

The MPLINK Object Linker combines relocatable objects created by the MPASM Assembler and the MPLAB C18 C Compiler. It can link relocatable objects from precompiled libraries, using directives from a linker script.

The MPLIB Object Librarian manages the creation and modification of library files of precompiled code. When a routine from a library is called from a source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications.

The object linker/library features include:

- Efficient linking of single libraries instead of many smaller files
- Enhanced code maintainability by grouping related modules together
- Flexible creation of libraries with easy module listing, replacement, deletion and extraction

### 11.6 MPLAB Assembler, Linker and Librarian for Various Device Families

MPLAB Assembler produces relocatable machine code from symbolic assembly language for PIC24, PIC32 and dsPIC devices. MPLAB C Compiler uses the assembler to produce its object file. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. Notable features of the assembler include:

- · Support for the entire device instruction set
- · Support for fixed-point and floating-point data
- Command line interface
- · Rich directive set
- Flexible macro language
- · MPLAB IDE compatibility

# PIC16F630/676





| TABLE 12-5: TIMER0 AND TIMER1 EXTERNAL CLOCK REQUIREMENTS | TABLE 12-5: | TIMER0 AND TIMER1 EXTERNAL CLOCK REQUIREMENTS |
|-----------------------------------------------------------|-------------|-----------------------------------------------|
|-----------------------------------------------------------|-------------|-----------------------------------------------|

| Param<br>No. | Sym                            |                                                   | Characteristic                                  |                | Min                                       | Тур† | Мах     | Units | Conditions                         |
|--------------|--------------------------------|---------------------------------------------------|-------------------------------------------------|----------------|-------------------------------------------|------|---------|-------|------------------------------------|
| 40*          | Tt0H                           | T0CKI High Pulse                                  | Width                                           | No Prescaler   | 0.5 TCY + 20                              | —    | —       | ns    |                                    |
|              |                                |                                                   |                                                 | With Prescaler | 10                                        | —    | —       | ns    |                                    |
| 41*          | TtOL                           | T0CKI Low Pulse Width No Prescaler With Prescaler |                                                 | No Prescaler   | 0.5 Tcy + 20                              | Ι    | _       | ns    |                                    |
|              |                                |                                                   |                                                 | 10             |                                           | _    | ns      |       |                                    |
| 42*          | TtOP                           | T0CKI Period                                      |                                                 |                | Greater of:<br>20 or <u>Tcy + 40</u><br>N | —    | —       | ns    | N = prescale value<br>(2, 4,, 256) |
| 45*          | Tt1H                           | T1CKI High Time                                   | Synchronous, No Prescaler                       |                | 0.5 Tcy + 20                              |      | _       | ns    |                                    |
|              | Synchronous,<br>with Prescaler |                                                   |                                                 | 15             | _                                         | —    | ns      |       |                                    |
|              |                                |                                                   | Asynchronous                                    |                | 30                                        | —    | —       | ns    |                                    |
| 46*          | Tt1L                           | T1CKI Low Time                                    | Synchronous, No Prescaler                       |                | 0.5 TCY + 20                              | —    | —       | ns    |                                    |
|              |                                |                                                   | Synchronous,<br>with Prescaler                  |                | 15                                        | _    | —       | ns    |                                    |
|              |                                |                                                   | Asynchronous                                    |                | 30                                        | —    | —       | ns    |                                    |
| 47*          | Tt1P                           | T1CKI Input<br>Period                             | Synchronous                                     |                | Greater of:<br>30 or <u>Tcy + 40</u><br>N | —    | —       | ns    | N = prescale value<br>(1, 2, 4, 8) |
|              |                                |                                                   | Asynchronous                                    |                | 60                                        | —    | —       | ns    |                                    |
|              | Ft1                            | Timer1 oscillator ir (oscillator enabled          | nput frequency range<br>by setting bit T1OSCEN) |                | DC                                        | _    | 200*    | kHz   |                                    |
| 48           | TCKEZtmr1                      | Delay from externa                                | al clock edge to tir                            | mer increment  | 2 Tosc*                                   | —    | 7 Tosc* |       |                                    |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

### TABLE 12-6: COMPARATOR SPECIFICATIONS

| Comparate | or Specifications                         | Standard Operating Conditions<br>-40°C to +125°C (unless otherwise stated) |       |           |       |          |  |
|-----------|-------------------------------------------|----------------------------------------------------------------------------|-------|-----------|-------|----------|--|
| Sym       | Characteristics                           | Min                                                                        | Тур   | Мах       | Units | Comments |  |
| Vos       | Input Offset Voltage                      | —                                                                          | ± 5.0 | ± 10      | mV    |          |  |
| VCM       | Input Common Mode Voltage                 | 0                                                                          | —     | Vdd - 1.5 | V     |          |  |
| CMRR      | Common Mode Rejection Ratio               | +55*                                                                       | —     | _         | db    |          |  |
| Trt       | Response Time <sup>(1)</sup>              | —                                                                          | 150   | 400*      | ns    |          |  |
| Тмс2соV   | Comparator Mode Change to<br>Output Valid | —                                                                          | —     | 10*       | μS    |          |  |

\* These parameters are characterized but not tested.

Note 1: Response time measured with one comparator input at (VDD - 1.5)/2 while the other input transitions from Vss to VDD - 1.5V.

### TABLE 12-7: COMPARATOR VOLTAGE REFERENCE SPECIFICATIONS

| Voltage Reference Specifications |                              | Standard Operating Conditions<br>-40°C to +125°C (unless otherwise stated) |                   |                  |            |                                             |  |
|----------------------------------|------------------------------|----------------------------------------------------------------------------|-------------------|------------------|------------|---------------------------------------------|--|
| Sym                              | Characteristics              | Min Typ Max                                                                |                   | Units            | Comments   |                                             |  |
|                                  | Resolution                   | _                                                                          | VDD/24*<br>VDD/32 |                  | LSb<br>LSb | Low Range (VRR = 1)<br>High Range (VRR = 0) |  |
|                                  | Absolute Accuracy            | _                                                                          | _                 | ± 1/2*<br>± 1/2* | LSb<br>LSb | Low Range (VRR = 1)<br>High Range (VRR = 0) |  |
|                                  | Unit Resistor Value (R)      | —                                                                          | 2k*               | _                | Ω          |                                             |  |
|                                  | Settling Time <sup>(1)</sup> | —                                                                          | —                 | 10*              | μS         |                                             |  |

\* These parameters are characterized but not tested.

**Note 1:** Settling time measured while VRR = 1 and VR<3:0> transitions from 0000 to 1111.

### 13.0 DC AND AC CHARACTERISTICS GRAPHS AND TABLES

The graphs and tables provided in this section are for design guidance and are not tested.

In some graphs or tables, the data presented are **outside specified operating range** (i.e., outside specified VDD range). This is for **information only** and devices are ensured to operate properly only within the specified range.

The data presented in this section is a **statistical summary** of data collected on units from different lots over a period of time and matrix samples. "Typical" represents the mean of the distribution at 25°C. "Max" or "min" represents (mean +  $3\sigma$ ) or (mean -  $3\sigma$ ) respectively, where  $\sigma$  is standard deviation, over the whole temperature range.











FIGURE 13-10: TYPICAL IPD WITH A/D ENABLED vs. VDD OVER TEMP (+85°C)





FIGURE 13-14: TYPICAL IPD WITH WDT ENABLED vs. VDD OVER TEMP (-40°C TO +125°C)



### APPENDIX A: DATA SHEET REVISION HISTORY

### **Revision A**

This is a new data sheet.

### **Revision B**

Added characterization graphs.

Updated specifications.

Added notes to indicate Microchip programmers maintain all calibration bits to factory settings and the PIC16F676 ANSEL register must be initialized to configure pins as digital I/O.

### **Revision C**

### **Revision D**

Updated Package Drawings; Replaced PICmicro with PIC.

### **Revision E (03/2007)**

Replaced Package Drawings (Rev. AM); Replaced Development Support Section.

### Revision F (05/2010)

Replaced Package Drawings (Rev. BD); Replaced Development Support Section.

### APPENDIX B: DEVICE DIFFERENCES

The differences between the PIC16F630/676 devices listed in this data sheet are shown in Table B-1.

TABLE B-1: DEVICE DIFFERENCES

| Feature | PIC16F630 | PIC16F676 |  |  |
|---------|-----------|-----------|--|--|
| A/D     | No        | Yes       |  |  |



## WORLDWIDE SALES AND SERVICE

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://support.microchip.com Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Cleveland** Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

Dallas Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

**Santa Clara** Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509

### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431

Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8528-2100 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Chongqing** Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

**China - Hong Kong SAR** Tel: 852-2401-1200 Fax: 852-2401-3431

China - Nanjing Tel: 86-25-8473-2460

Fax: 86-25-8473-2470 China - Qingdao Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

**Japan - Yokohama** Tel: 81-45-471- 6166 Fax: 81-45-471-6122

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

**Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-6578-300 Fax: 886-3-6578-370

**Taiwan - Kaohsiung** Tel: 886-7-536-4818 Fax: 886-7-536-4803

Taiwan - Taipei Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

Thailand - Bangkok Tel: 66-2-694-1351 Fax: 66-2-694-1350

### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820

01/05/10