

#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                               |
|---------------------------------|------------------------------------------------------------------------|
| Core Processor                  | PowerPC e500                                                           |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                         |
| Speed                           | 1.067GHz                                                               |
| Co-Processors/DSP               | Signal Processing; SPE, Security; SEC                                  |
| RAM Controllers                 | DDR, DDR2, SDRAM                                                       |
| Graphics Acceleration           | No                                                                     |
| Display & Interface Controllers | -                                                                      |
| Ethernet                        | 10/100/1000Mbps (2)                                                    |
| SATA                            | -                                                                      |
| USB                             | -                                                                      |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                                       |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                       |
| Security Features               | Cryptography, Random Number Generator                                  |
| Package / Case                  | 783-BBGA, FCBGA                                                        |
| Supplier Device Package         | 783-FCPBGA (29x29)                                                     |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc8544eavtarj |
|                                 |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

**Electrical Characteristics** 

| Characteristic                    |                                                                                                        | Symbol                               | Recommended<br>Value                               | Unit | Notes |
|-----------------------------------|--------------------------------------------------------------------------------------------------------|--------------------------------------|----------------------------------------------------|------|-------|
| Three-speed Eth                   | Three-speed Ethernet I/O voltage                                                                       |                                      | 3.3 V ± 165 mV<br>2.5 V ± 125 mV                   | V    | 4     |
|                                   |                                                                                                        | TV <sub>DD</sub><br>(eTSEC3)         | 3.3 V ± 165 mV<br>2.5 V ± 125 mV                   |      |       |
| PCI, DUART, PC<br>and JTAG I/O vo | I Express, system control and power management, I <sup>2</sup> C, lltage                               | OV <sub>DD</sub>                     | 3.3 V ± 165 mV                                     | V    | 3     |
| Local bus I/O vo                  | Itage                                                                                                  | BV <sub>DD</sub>                     | 3.3 V ± 165 mV<br>2.5 V ± 125 mV<br>1.8 V ± 90 mV  | V    | 5     |
| Input voltage                     | DDR and DDR2 DRAM signals                                                                              | MV <sub>IN</sub>                     | GND to GV <sub>DD</sub>                            | V    | 2     |
|                                   | DDR and DDR2 DRAM reference                                                                            | MV <sub>REF</sub>                    | GND to GV <sub>DD</sub> /2                         | V    | 2     |
|                                   | Three-speed Ethernet signals                                                                           | LV <sub>IN</sub><br>TV <sub>IN</sub> | GND to LV <sub>DD</sub><br>GND to TV <sub>DD</sub> | V    | 4     |
|                                   | Local bus signals                                                                                      | BV <sub>IN</sub>                     | GND to BV <sub>DD</sub>                            | V    | 5     |
|                                   | PCI, Local bus, DUART, SYSCLK, system control and power management, I <sup>2</sup> C, and JTAG signals | OV <sub>IN</sub>                     | GND to OV <sub>DD</sub>                            | V    | 3     |
| Junction temper                   | ature range                                                                                            | Тj                                   | 0 to 105                                           | °C   | —     |

### Table 2. Recommended Operating Conditions (continued)

Notes:

1. This voltage is the input to the filter discussed in Section 21.2, "PLL Power Supply Filtering," and not necessarily the voltage at the AV<sub>DD</sub> pin, which may be reduced from V<sub>DD</sub> by the filter.

2. Caution: MV<sub>IN</sub> must not exceed GV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.

3. Caution: OV<sub>IN</sub> must not exceed OV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.

4. Caution: T/LV<sub>IN</sub> must not exceed T/ LV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.

5. Caution: BV<sub>IN</sub> must not exceed BV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.



Electrical Characteristics

## 2.1.3 Output Driver Characteristics

Table 3 provides information on the characteristics of the output driver strengths.

| Driver Type                           | Programmable<br>Output Impedance<br>(Ω) | Supply<br>Voltage                                                                | Notes |
|---------------------------------------|-----------------------------------------|----------------------------------------------------------------------------------|-------|
| Local bus interface utilities signals | 25<br>35                                | BV <sub>DD</sub> = 3.3 V<br>BV <sub>DD</sub> = 2.5 V                             | 1     |
|                                       | 45 (default)<br>45 (default)<br>125     | BV <sub>DD</sub> = 3.3 V<br>BV <sub>DD</sub> = 2.5 V<br>BV <sub>DD</sub> = 1.8 V |       |
| PCI signals                           | 25                                      | OV <sub>DD</sub> = 3.3 V                                                         | 2     |
|                                       | 42 (default)                            |                                                                                  |       |
| DDR signal                            | 20                                      | GV <sub>DD</sub> = 2.5 V                                                         | —     |
| DDR2 signal                           | 16<br>32 (half strength mode)           | GV <sub>DD</sub> = 1.8 V                                                         | _     |
| TSEC signals                          | 42                                      | LV <sub>DD</sub> = 2.5/3.3 V                                                     | —     |
| DUART, system control, JTAG           | 42                                      | OV <sub>DD</sub> = 3.3 V                                                         | —     |
| I <sup>2</sup> C                      | 150                                     | OV <sub>DD</sub> = 3.3 V                                                         | —     |

### Table 3. Output Drive Capability

Notes:

1. The drive strength of the local bus interface is determined by the configuration of the appropriate bits in PORIMPSCR.

2. The drive strength of the PCI interface is determined by the setting of the PCI\_GNT1 signal at reset.

# 2.2 Power Sequencing

The device requires its power rails to be applied in specific sequence in order to ensure proper device operation. These requirements are as follows for power up:

- 1. V<sub>DD</sub>, AV<sub>DD</sub>, BV<sub>DD</sub>, LV<sub>DD</sub>, SV<sub>DD</sub>, OV<sub>DD</sub>, TV<sub>DD</sub>, XV<sub>DD</sub>
- 2. GV<sub>DD</sub>

Note that all supplies must be at their stable values within 50 ms.

Items on the same line have no ordering requirement with respect to one another. Items on separate lines must be ordered sequentially such that voltage rails on a previous step must reach 90% of their value before the voltage rails on the current step reach 10% of theirs.

In order to guarantee MCKE low during power-up, the above sequencing for  $GV_{DD}$  is required. If there is no concern about any of the DDR signals being in an indeterminate state during power up, then the sequencing for  $GV_{DD}$  is not required.

From a system standpoint, if any of the I/O power supplies ramp prior to the  $V_{DD}$  core supply, the I/Os associated with that I/O supply may drive a logic one or zero during power-up, and extra current may be drawn by the device.

**Power Characteristics** 



# **3** Power Characteristics

The estimated typical core power dissipation for the core complex bus (CCB) versus the core frequency for this family of PowerQUICC III devices is shown in Table 4.

| Power Mode | Core Frequency<br>(MHz) | Platform Frequency<br>(MHz) | V <sub>DD</sub><br>(V) | Junction<br>Temperature (°C) | Power<br>(W) | Notes |
|------------|-------------------------|-----------------------------|------------------------|------------------------------|--------------|-------|
| Typical    | 667                     | 333                         | 1.0                    | 65                           | 2.6          | 1, 2  |
| Thermal    |                         |                             |                        | 105                          | 4.5          | 1, 3  |
| Maximum    |                         |                             |                        |                              | 7.15         | 1, 4  |
| Typical    | 800                     | 400                         | 1.0                    | 65                           | 2.9          | 1, 2  |
| Thermal    |                         |                             |                        | 105                          | 4.8          | 1, 3  |
| Maximum    |                         |                             |                        |                              | 7.35         | 1, 4  |
| Typical    | 1000                    | 400                         | 1.0                    | 65                           | 3.6          | 1, 2  |
| Thermal    |                         |                             |                        | 105                          | 5.3          | 1, 3  |
| Maximum    |                         |                             |                        |                              | 7.5          | 1, 4  |
| Typical    | 1067                    | 533                         | 1.0                    | 65                           | 3.9          | 1, 2  |
| Thermal    | 1                       |                             |                        | 105                          | 6.0          | 1, 3  |
| Maximum    | 1                       |                             |                        | 105                          | 7.7          | 1, 4  |

### Table 4. MPC8544ECore Power Dissipation

#### Notes:

1. These values specify the power consumption at nominal voltage and apply to all valid processor bus frequencies and configurations. The values do not include power dissipation for I/O supplies.

- Typical power is an average value measured at the nominal recommended core voltage (V<sub>DD</sub>) and 65°C junction temperature (see Table 2) while running the Dhrystone 2.1 benchmark.
- Thermal power is the average power measured at nominal core voltage (V<sub>DD</sub>) and maximum operating junction temperature (see Table 2) while running the Dhrystone 2.1 benchmark.
- 4. Maximum power is the maximum power measured at nominal core voltage (V<sub>DD</sub>) and maximum operating junction temperature (see Table 2) while running a smoke test which includes an entirely L1-cache-resident, contrived sequence of instructions which keep the execution unit maximally busy.

# 4 Input Clocks

This section contains the following subsections:

- Section 4.1, "System Clock Timing"
- Section 4.2, "Real-Time Clock Timing"
- Section 4.3, "eTSEC Gigabit Reference Clock Timing"
- Section 4.4, "Platform to FIFO Restrictions"
- Section 4.5, "Other Input Clocks"



# 8.3 SGMII Interface Electrical Characteristics

Each SGMII port features a 4-wire AC-coupled serial link from the dedicated SerDes 2 interface of MPC8544E as shown in Figure 7, where  $C_{TX}$  is the external (on board) AC-coupled capacitor. Each output pin of the SerDes transmitter differential pair features 50- $\Omega$  output impedance. Each input of the SerDes receiver differential pair features 50- $\Omega$  on-die termination to SGND\_SRDS2 (xcorevss). The reference circuit of the SerDes transmitter and receiver is shown in Figure 7.

When an eTSEC port is configured to operate in SGMII mode, the parallel interface's output signals of this eTSEC port can be left floating. The input signals should be terminated based on the guidelines described in Section 21.5, "Connection Recommendations," as long as such termination does not violate the desired POR configuration requirement on these pins, if applicable.

When operating in SGMII mode, the eTSEC EC\_GTX\_CLK125 clock is not required for this port. Instead, SerDes reference clock is required on SD2\_REF\_CLK and SD2\_REF\_CLK pins.

### 8.3.1 AC Requirements for SGMII SD2\_REF\_CLK and SD2\_REF\_CLK

Table 23 lists the SGMII SerDes reference clock AC requirements. Please note that SD2\_REF\_CLK and SD2\_REF\_CLK are not intended to be used with, and should not be clocked by, a spread spectrum clock source.

| Symbol             | Parameter Description                                                                    | Min | Typical | Мах | Units | Notes |
|--------------------|------------------------------------------------------------------------------------------|-----|---------|-----|-------|-------|
| t <sub>REF</sub>   | REFCLK cycle time                                                                        | _   | 10 (8)  | _   | ns    | 1     |
| t <sub>REFCJ</sub> | REFCLK cycle-to-cycle jitter. Difference in the period of any two adjacent REFCLK cycles | _   | _       | 100 | ps    | _     |
| t <sub>REFPJ</sub> | Phase jitter. Deviation in edge location with respect to mean edge location              | -50 | —       | 50  | ps    | _     |

Table 23. SD2\_REF\_CLK and SD2\_REF\_CLK AC Requirements

Note:

1. 8 ns applies only when 125 MHz SerDes2 reference clock frequency is selected via cfg\_srds\_sgmii\_refclk during POR.

### 8.3.2 SGMII Transmitter and Receiver DC Electrical Characteristics

Table 24 and Table 25 describe the SGMII SerDes transmitter and receiver AC-coupled DC electrical characteristics. Transmitter DC characteristics are measured at the transmitter outputs (SD2\_TX[n] and SD2\_TX[n]) as depicted in Figure 8.

| r                   |                       |                                     |     | 1                                   |      | r     |
|---------------------|-----------------------|-------------------------------------|-----|-------------------------------------|------|-------|
| Parameter           | Symbol                | Min                                 | Тур | Мах                                 | Unit | Notes |
| Supply Voltage      | V <sub>DD_SRDS2</sub> | 0.95                                | 1.0 | 1.05                                | V    | —     |
| Output high voltage | V <sub>OH</sub>       | —                                   | —   | $V_{OS}$ -max + $ V_{OD} _{-max}/2$ | mV   | - 1   |
| Output low voltage  | V <sub>OL</sub>       | $V_{OS}$ -min – $ V_{OD} _{-max}/2$ | —   | —                                   | mV   |       |
| Output ringing      | V <sub>RING</sub>     | —                                   | —   | 10                                  | %    | —     |

Table 24. DC Transmitter Electrical Characteristics



#### Enhanced Three-Speed Ethernet (eTSEC), MII Management

Figure 10 provides the AC test load for SGMII.



Figure 10. SGMII AC Test/Measurement Load

# 8.5 FIFO, GMII,MII, TBI, RGMII, RMII, and RTBI AC Timing Specifications

The AC timing specifications for FIFO, GMII, MII, TBI, RGMII, RMII, and RTBI are presented in this section.

### 8.5.1 FIFO AC Specifications

The basis for the AC specifications for the eTSEC FIFO modes is the double data rate RGMII and RTBI specifications, since they have similar performance and are described in a source-synchronous fashion like FIFO modes. However, the FIFO interface provides deliberate skew between the transmitted data and source clock in GMII fashion.

When the eTSEC is configured for FIFO modes, all clocks are supplied from external sources to the relevant eTSEC interface. That is, the transmit clock must be applied to the eTSEC*n* TSEC*n*\_TX\_CLK, while the receive clock must be applied to pin TSEC*n*\_RX\_CLK. The eTSEC internally uses the transmit clock to synchronously generate transmit data and outputs an echoed copy of the transmit clock back out onto the TSEC*n*\_GTX\_CLK pin (while transmit data appears on TSEC*n*\_TXD[7:0], for example). It is intended that external receivers capture eTSEC transmit data using the clock on TSEC*n*\_GTX\_CLK as a source-synchronous timing reference. Typically, the clock edge that launched the data can be used, since the clock is delayed by the eTSEC to allow acceptable set-up margin at the receiver.

A summary of the FIFO AC specifications appears in Table 28 and Table 29.

### Table 28. FIFO Mode Transmit AC Timing Specification

At recommended operating conditions with L/TVDD of 3.3 V  $\pm$  5% or 2.5 V  $\pm$  5%

| Parameter/Condition                 | Symbol            | Min | Тур | Max  | Unit | Notes |
|-------------------------------------|-------------------|-----|-----|------|------|-------|
| TX_CLK, GTX_CLK clock period        | t <sub>FIT</sub>  | —   | 8.0 | —    | ns   | _     |
| TX_CLK, GTX_CLK duty cycle          | t <sub>FITH</sub> | 45  | 50  | 55   | %    | —     |
| TX_CLK, GTX_CLK peak-to-peak jitter | t <sub>FITJ</sub> | _   | —   | 250  | ps   | —     |
| Rise time TX_CLK (20%-80%)          | t <sub>FITR</sub> | —   | —   | 0.75 | ns   | —     |



Table 41. MII Management AC Timing Specifications (continued)

At recommended operating conditions with  $\text{OV}_{\text{DD}}$  is 3.3 V  $\pm$  5%.

| Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Мах | Unit | Notes |
|---------------------|---------------------|-----|-----|-----|------|-------|
| MDC fall time       | t <sub>MDHF</sub>   | _   | _   | 10  | ns   |       |

#### Notes:

The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>MDKHDX</sub> symbolizes management data timing (MD) for the time t<sub>MDC</sub> from clock reference (K) high (H) until data outputs (D) are invalid (X) or data hold time. Also, t<sub>MDDVKH</sub> symbolizes management data timing (MD) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MDC</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
</sub>

- 2. This parameter is dependent on the platform clock frequency (MIIMCFG [MgmtClk] field determines the clock frequency of the MgmtClk Clock EC\_MDC).
- 3. This parameter is dependent on the platform clock frequency. The delay is equal to 16 platform clock periods ±3 ns. For example, with a platform clock of 333 MHz, the min/max delay is 48 ns ± 3 ns. Similarly, if the platform clock is 400 MHz, the min/max delay is 40 ns ± 3 ns).
- 4. t<sub>plb clk</sub> is the platform (CCB) clock.

Figure 26 shows the MII management AC timing diagram.



Figure 26. MII Management Interface Timing Diagram



| Parameter                                                          | Symbol <sup>1</sup>  | Min  | Мах | Unit | Notes |
|--------------------------------------------------------------------|----------------------|------|-----|------|-------|
| Local bus clock to data valid for LAD/LDP                          | t <sub>LBKLOV2</sub> | —    | 1.6 | ns   | 4     |
| Local bus clock to address valid for LAD, and LALE                 | t <sub>LBKLOV3</sub> | —    | 1.6 | ns   | 4     |
| Output hold from local bus clock (except LAD/LDP and LALE)         | t <sub>lbklox1</sub> | -4.1 | _   | ns   | 4     |
| Output hold from local bus clock for LAD/LDP                       | t <sub>LBKLOX2</sub> | -4.1 | —   | ns   | 4     |
| Local bus clock to output high Impedance (except LAD/LDP and LALE) | t <sub>LBKLOZ1</sub> | —    | 1.4 | ns   | 7     |
| Local bus clock to output high impedance for LAD/LDP               | t <sub>LBKLOZ2</sub> | —    | 1.4 | ns   | 7     |

#### Table 48. Local Bus General Timing Parameters—PLL Bypassed (continued)

Notes:

- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one (1). Also, t<sub>LBKH0X</sub> symbolizes local bus timing (LB) for the output (O) going invalid (X) or output hold time.
  </sub>
- 2. All timings are in reference to local bus clock for PLL bypass mode. Timings may be negative with respect to the local bus clock because the actual launch and capture of signals is done with the internal launch/capture clock, which proceeds LCLK by tLBKHKT.
- 3. Maximum possible clock skew between a clock LCLK[m] and a relative clock LCLK[n]. Skew measured between complementary signals at BV<sub>DD</sub>/2.
- 4. All signals are measured from BV<sub>DD</sub>/2 of the rising edge of local bus clock for PLL bypass mode to 0.4 × BV<sub>DD</sub> of the signal in question for 3.3-V signaling levels.
- 5. Input timings are measured at the pin.
- 6. The value of t<sub>LBOTOT</sub> is the measurement of the minimum time between the negation of LALE and any change in LAD.
- 7. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.



JTAG

# 12 JTAG

This section describes the AC electrical specifications for the IEEE 1149.1 (JTAG) interface of the MPC8544E.

# 12.1 JTAG DC Electrical Characteristics

Table 49 provides the DC electrical characteristics for the JTAG interface.

### Table 49. JTAG DC Electrical Characteristics

| Parameter                                                                      | Symbol          | Min  | Мах                    | Unit | Notes |
|--------------------------------------------------------------------------------|-----------------|------|------------------------|------|-------|
| High-level input voltage                                                       | V <sub>IH</sub> | 2    | OV <sub>DD</sub> + 0.3 | V    | —     |
| Low-level input voltage                                                        | V <sub>IL</sub> | -0.3 | 0.8                    | V    | —     |
| Input current (OV <sub>IN</sub> = 0 V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | —    | ±5                     | μA   | 1     |
| High-level output voltage ( $OV_{DD} = min, I_{OH} = -2 mA$ )                  | V <sub>OH</sub> | 2.4  | —                      | V    | —     |
| Low-level output voltage ( $OV_{DD} = min$ , $I_{OL} = 2 mA$ )                 | V <sub>OL</sub> | —    | 0.4                    | V    | —     |

Note:

1. Note that the symbol  $V_{IN}$ , in this case, represents the  $OV_{IN}$ .

# **12.2 JTAG AC Electrical Specifications**

Table 50 provides the JTAG AC timing specifications as defined in Figure 34 through Figure 37.

### Table 50. JTAG AC Timing Specifications (Independent of SYSCLK)<sup>1</sup>

At recommended operating conditions (see Table 3).

| Parameter                                            | Symbol <sup>2</sup>                        | Min      | Мах      | Unit | Notes |
|------------------------------------------------------|--------------------------------------------|----------|----------|------|-------|
| JTAG external clock frequency of operation           | f <sub>JTG</sub>                           | 0        | 33.3     | MHz  | —     |
| JTAG external clock cycle time                       | t <sub>JTG</sub>                           | 30       | —        | ns   | —     |
| JTAG external clock pulse width measured at 1.4 V    | t <sub>JTKHKL</sub>                        | 15       | —        | ns   | —     |
| JTAG external clock rise and fall times              | t <sub>JTGR</sub> & t <sub>JTGF</sub>      | 0        | 2        | ns   | —     |
| TRST assert time                                     | t <sub>TRST</sub>                          | 25       | —        | ns   | 3     |
| Input setup times:<br>Boundary-scan data<br>TMS, TDI | t <sub>JTDVKH</sub><br>t <sub>JTIVKH</sub> | 4<br>0   |          | ns   | 4     |
| Input hold times:<br>Boundary-scan data<br>TMS, TDI  | t <sub>JTDXKH</sub><br>t <sub>JTIXKH</sub> | 20<br>25 | _        | ns   | 4     |
| Valid times:<br>Boundary-scan data<br>TDO            | t <sub>JTKLDV</sub><br>t <sub>JTKLOV</sub> | 4<br>4   | 20<br>25 | ns   | 5     |
| Output hold times:<br>Boundary-scan data<br>TDO      | t <sub>jtkldx</sub><br>t <sub>jtklox</sub> | 2.5<br>4 |          | ns   | 5     |



# 13.2 I<sup>2</sup>C AC Electrical Specifications

Table 52 provides the AC timing parameters for the  $I^2C$  interfaces.

### Table 52. I<sup>2</sup>C AC Electrical Specifications

All values refer to  $V_{IH}$  (min) and  $V_{IL}$  (max) levels (see Table 51).

| Parameter                                                                                    | Symbol <sup>1</sup> | Min                     | Мах | Unit | Notes |
|----------------------------------------------------------------------------------------------|---------------------|-------------------------|-----|------|-------|
| SCL clock frequency                                                                          | f <sub>I2C</sub>    | 0                       | 400 | kHz  | —     |
| Low period of the SCL clock                                                                  | t <sub>I2CL</sub>   | 1.3                     | _   | μs   | —     |
| High period of the SCL clock                                                                 | t <sub>I2CH</sub>   | 0.6                     | _   | μs   | _     |
| Setup time for a repeated START condition                                                    | t <sub>I2SVKH</sub> | 0.6                     | _   | μs   | _     |
| Hold time (repeated) START condition (after this period, the first clock pulse is generated) | t <sub>I2SXKL</sub> | 0.6                     | —   | μS   | —     |
| Data setup time                                                                              | t <sub>i2DVKH</sub> | 100                     | _   | ns   | _     |
| Data hold time:<br>CBUS compatible masters<br>I <sup>2</sup> C bus devices                   | t <sub>I2DXKL</sub> | 0                       |     | μs   | 2     |
| Data output delay time                                                                       | t <sub>I2OVKL</sub> | —                       | 0.9 |      | 3     |
| Set-up time for STOP condition                                                               | t <sub>I2PVKH</sub> | 0.6                     | _   | μs   | —     |
| Rise time of both SDA and SCL signals                                                        | t <sub>I2CR</sub>   | 20 + 0.1 C <sub>b</sub> | 300 | ns   | 4     |
| Fall time of both SDA and SCL signals                                                        | t <sub>I2CF</sub>   | 20 + 0.1 C <sub>b</sub> | 300 | ns   | 4     |
| Bus free time between a STOP and START condition                                             | t <sub>I2KHDX</sub> | 1.3                     | _   | μs   | _     |
| Noise margin at the LOW level for each connected device (including hysteresis)               | V <sub>NL</sub>     | $0.1 \times OV_{DD}$    | —   | V    | —     |
| Noise margin at the HIGH level for each connected device (including hysteresis)              | V <sub>NH</sub>     | $0.2 \times OV_{DD}$    | —   | V    | —     |

#### Notes:

- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>12DVKH</sub> symbolizes I<sup>2</sup>C timing (I2) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>12C</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>12SXKL</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the start condition (S) went invalid (X) relative to the t<sub>12C</sub> clock reference (K) going to the stop condition (P) reaching the valid state (V) relative to the t<sub>12C</sub> clock reference (K) going to the stop condition (P) reaching the valid state (V) relative to the t<sub>12C</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
  </sub></sub>
- The MPC8544E provides a hold time of at least 300 ns for the SDA signal (referred to the V<sub>IH</sub>min of the SCL signal) to bridge the undefined region of the falling edge of SCL.
- 3. The maximum t<sub>I2DXKL</sub> has only to be met if the device does not stretch the LOW period (t<sub>I2CL</sub>) of the SCL signal.
- 4.  $C_B$  = capacitance of one bus line in pF.

1<sup>2</sup>C



Figure 38 provides the AC test load for the  $I^2C$ .



Figure 38. I<sup>2</sup>C AC Test Load

Figure 39 shows the AC timing diagram for the  $I^2C$  bus.



Figure 39. I<sup>2</sup>C Bus AC Timing Diagram

# 14 GPIO

This section describes the DC and AC electrical specifications for the GPIO interface of the MPC8544E.

# 14.1 GPIO DC Electrical Characteristics

Table 53 provides the DC electrical characteristics for the GPIO interface.

| Table 53. GPIO DC Electrical | Characteristics |
|------------------------------|-----------------|
|------------------------------|-----------------|

| Parameter                                                       | Symbol          | Min  | Мах                    | Unit | Notes |
|-----------------------------------------------------------------|-----------------|------|------------------------|------|-------|
| High-level input voltage                                        | V <sub>IH</sub> | 2    | OV <sub>DD</sub> + 0.3 | V    | —     |
| Low-level input voltage                                         | V <sub>IL</sub> | -0.3 | 0.8                    | V    | —     |
| Input current ( $V_{IN} = 0 V \text{ or } V_{IN} = V_{DD}$ )    | I <sub>IN</sub> | _    | ±5                     | μA   | 1     |
| High-level output voltage ( $OV_{DD} = mn$ , $I_{OH} = -2 mA$ ) | V <sub>OH</sub> | 2.4  | —                      | V    | —     |
| Low-level output voltage ( $OV_{DD} = min, I_{OL} = 2 mA$ )     | V <sub>OL</sub> |      | 0.4                    | V    | —     |

Note:

1. Note that the symbol  $V_{IN}$ , in this case, represents the  $OV_{IN}$  symbol referenced in Table 1 and Table 2.



**High-Speed Serial Interfaces (HSSI)** 



Figure 48. Single-Ended Reference Clock Input DC Requirements

### 16.2.3 Interfacing With Other Differential Signaling Levels

With on-chip termination to SGND\_SRDS*n* (xcorevss), the differential reference clocks inputs are HCSL (high-speed current steering logic) compatible DC-coupled.

Many other low voltage differential type outputs like LVDS (low voltage differential signaling) can be used but may need to be AC-coupled due to the limited common mode input range allowed (100 to 400 mV) for DC-coupled connection.

LVPECL outputs can produce signal with too large amplitude and may need to be DC-biased at clock driver output first, then followed with series attenuation resistor to reduce the amplitude, in addition to AC-coupling.

### NOTE

Figure 49 through Figure 52 are for conceptual reference only. Due to the fact that clock driver chip's internal structure, output impedance and termination requirements are different between various clock driver chip manufacturers, it is very possible that the clock circuit reference designs provided by clock driver chip vendor are different from what is shown below. They might also vary from one vendor to the other. Therefore, Freescale Semiconductor can neither provide the optimal clock driver reference circuits, nor guarantee the correctness of the following clock driver connection reference circuits. The system designer is recommended to contact the selected clock driver chip vendor for the optimal reference circuits with the MPC8544E SerDes reference clock receiver requirement provided in this document.



### 16.2.4 AC Requirements for SerDes Reference Clocks

The clock driver selected should provide a high quality reference clock with low phase noise and cycle-to-cycle jitter. Phase noise less than 100 kHz can be tracked by the PLL and data recovery loops and is less of a problem. Phase noise above 15 MHz is filtered by the PLL. The most problematic phase noise occurs in the 1–15 MHz range. The source impedance of the clock driver should be 50  $\Omega$  to match the transmission line and reduce reflections which are a source of noise to the system.

Table 57 describes some AC parameters common to SGMII, and PCI Express protocols.

| Parameter                                                                                    | Symbol             | Min  | Max  | Unit | Notes |
|----------------------------------------------------------------------------------------------|--------------------|------|------|------|-------|
| Rising Edge Rate                                                                             | Rise Edge Rate     | 1.0  | 4.0  | V/ns | 2, 3  |
| Falling Edge Rate                                                                            | Fall Edge Rate     | 1.0  | 4.0  | V/ns | 2, 3  |
| Differential Input High Voltage                                                              | V <sub>IH</sub>    | +200 | —    | mV   | 2     |
| Differential Input Low Voltage                                                               | V <sub>IL</sub>    | —    | -200 | mV   | 2     |
| Rising edge rate (SD <i>n</i> _REF_CLK) to falling edge rate (SD <i>n</i> _REF_CLK) matching | Rise-Fall Matching | —    | 20   | %    | 1, 4  |

### Table 57. SerDes Reference Clock Common AC Parameters

#### Notes:

- 1. Measurement taken from single ended waveform.
- 2. Measurement taken from differential waveform.
- 3. Measured from –200 mV to +200 mV on the differential waveform (derived from SD*n*\_REF\_CLK minus SD*n*\_REF\_CLK). The signal must be monotonic through the measurement region for rise and fall time. The 400 mV measurement window is centered on the differential zero crossing. See Figure 53.
- 4. Matching applies to rising edge rate for SDn\_REF\_CLK and falling edge rate for SDn\_REF\_CLK. It is measured using a 200 mV window centered on the median cross point where SDn\_REF\_CLK rising meets SDn\_REF\_CLK falling. The median cross point is used to calculate the voltage thresholds the oscilloscope is to use for the edge rate calculations. The rise edge rate of SDn\_REF\_CLK should be compared to the fall edge rate of SDn\_REF\_CLK, the maximum allowed difference should not exceed 20% of the slowest edge rate. See Figure 54.



Figure 53. Differential Measurement Points for Rise and Fall Time



Table 59. Differential Transmitter (TX) Output Specifications (continued)

| Symbol                 | Parameter                   | Min | Nom | Max | Unit | Comments                                                                                                                                                             |
|------------------------|-----------------------------|-----|-----|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>crosslink</sub> | Crosslink random<br>timeout | 0   |     | 1   | ms   | This random timeout helps resolve<br>conflicts in crosslink configuration by<br>eventually resulting in only one<br>downstream and one upstream port. See<br>Note 7. |

#### Notes:

- 1. No test load is necessarily associated with this value.
- 2. Specified at the measurement point into a timing and voltage compliance test load as shown in Figure 58 and measured over any 250 consecutive TX UIs. (Also refer to the transmitter compliance eye diagram shown in Figure 56.)
- 3. A T<sub>TX-EYE</sub> = 0.70 UI provides for a total sum of deterministic and random jitter budget of T<sub>TX-JITTER-MAX</sub> = 0.30 UI for the transmitter collected over any 250 consecutive TX UIs. The T<sub>TX-EYE-MEDIAN-to-MAX-JITTER</sub> median is less than half of the total TX jitter budget collected over any 250 consecutive TX UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value.
- 4. The transmitter input impedance shall result in a differential return loss greater than or equal to 12 dB and a common mode return loss greater than or equal to 6 dB over a frequency range of 50 MHz to 1.25 GHz. This input impedance requirement applies to all valid input levels. The reference impedance for return loss measurements is 50 Ω to ground for both the D+ and D- line (that is, as measured by a vector network analyzer with 50-Ω probes—see Figure 58.) Note that the series capacitors C<sub>TX</sub> is optional for the return loss measurement.
- 5. Measured between 20%–80% at transmitter package pins into a test load as shown in Figure 58 for both  $V_{TX-D+}$  and  $V_{TX-D-}$ .
- 6. See Section 4.3.1.8 of the PCI Express Base Specifications, Rev 1.0a.
- 7. See Section 4.2.6.3 of the PCI Express Base Specifications, Rev 1.0a.

### 17.4.2 Transmitter Compliance Eye Diagrams

The TX eye diagram in Figure 56 is specified using the passive compliance/test measurement load (see Figure 58) in place of any real PCI Express interconnect +RX component.

There are two eye diagrams that must be met for the transmitter. Both eye diagrams must be aligned in time using the jitter median to locate the center of the eye diagram. The different eye diagrams will differ in voltage depending whether it is a transition bit or a de-emphasized bit. The exact reduced voltage level of the de-emphasized bit will always be relative to the transition bit.

The eye diagram must be valid for any 250 consecutive UIs.

A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The eye diagram is created using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the TX UI.

### NOTE

It is recommended that the recovered TX UI is calculated using all edges in the 3500 consecutive UI interval with a fit algorithm using a minimization merit function (that is, least squares and median deviation fits).



PCI Express

| Symbol                                       | Parameter                                                                                | Min   | Nom | Max | Units | Comments                                                                                                                                                                                                                                                                                                                                                                                        |
|----------------------------------------------|------------------------------------------------------------------------------------------|-------|-----|-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>RX-EYE-MEDIAN-to-MAX</sub><br>-JITTER | Maximum time<br>between the jitter<br>median and<br>maximum deviation<br>from the median |       |     | 0.3 | UI    | Jitter is defined as the measurement<br>variation of the crossing points ( $V_{RX-DIFFp-p}$<br>= 0 V) in relation to a recovered TX UI. A<br>recovered TX UI is calculated over 3500<br>consecutive unit intervals of sample data.<br>Jitter is measured using all edges of the 250<br>consecutive UI in the center of the 3500 UI<br>used for calculating the TX UI. See Notes 2,<br>3, and 7. |
| V <sub>RX-CM-ACp</sub>                       | AC peak common<br>mode input voltage                                                     | _     | _   | 150 | mV    | $ \begin{split} & V_{RX\text{-}CM\text{-}ACp} =  V_{RXD\text{+}} - V_{RXD\text{-}}  \div 2 - \\ & V_{RX\text{-}CM\text{-}DC} \\ & V_{RX\text{-}CM\text{-}DC} = DC_{(avg)} \text{ of }  V_{RX\text{-}D\text{+}} - V_{RX\text{-}D\text{-}} /2 \\ & See Note 2. \end{split} $                                                                                                                      |
| RL <sub>RX-DIFF</sub>                        | Differential return<br>loss                                                              | 15    | —   | _   | dB    | Measured over 50 MHz to 1.25 GHz with the D+ and D– lines biased at +300 and –300 mV, respectively. See Note 4.                                                                                                                                                                                                                                                                                 |
| RL <sub>RX-CM</sub>                          | Common mode<br>return loss                                                               | 6     | —   |     | dB    | Measured over 50 MHz to 1.25 GHz with the D+ and D– lines biased at 0 V. See Note 4.                                                                                                                                                                                                                                                                                                            |
| Z <sub>RX-DIFF-DC</sub>                      | DC differential input impedance                                                          | 80    | 100 | 120 | Ω     | RX DC differential mode impedance. See Note 5.                                                                                                                                                                                                                                                                                                                                                  |
| Z <sub>RX-DC</sub>                           | DC input impedance                                                                       | 40    | 50  | 60  | Ω     | Required RX D+ as well as D– DC<br>impedance (50 $\pm$ 20% tolerance).<br>See Notes 2 and 5.                                                                                                                                                                                                                                                                                                    |
| Z <sub>RX-HIGH-IMP-DC</sub>                  | Powered down DC input impedance                                                          | 200 k | _   | _   | Ω     | Required RX D+ as well as D– DC<br>impedance when the receiver terminations<br>do not have power. See Note 6.                                                                                                                                                                                                                                                                                   |
| VRX-IDLE-DET-DIFFp-p                         | Electrical idle detect threshold                                                         | 65    | _   | 175 | mV    | $V_{RX-IDLE-DET-DIFFp-p} = 2 \times IV_{RX-D+} - V_{RX-D-}I$<br>Measured at the package pins of the receiver.                                                                                                                                                                                                                                                                                   |
| T <sub>RX-IDLE-DET-DIFF-</sub><br>ENTERTIME  | Unexpected<br>electrical idle enter<br>detect threshold<br>integration time              | _     | _   | 10  | ms    | An unexpected electrical idle ( $V_{RX-DIFFp-p}$<br>< $V_{RX-IDLE-DET-DIFFp-p}$ ) must be recognized<br>no longer than $T_{RX-IDLE-DET-DIFF-ENTERING}$ to<br>signal an unexpected idle condition.                                                                                                                                                                                               |



| Signal         | Package Pin Number                        | Pin Type | Power<br>Supply  | Notes    |  |
|----------------|-------------------------------------------|----------|------------------|----------|--|
| UART_SIN[0:1]  | AG7, AH6                                  | I        | OV <sub>DD</sub> |          |  |
| UART_SOUT[0:1] | AH7, AF7                                  | 0        | OV <sub>DD</sub> | <u> </u> |  |
|                | I <sup>2</sup> C interface                |          |                  | 1        |  |
| IIC1_SCL       | AG21                                      | I/O      | OV <sub>DD</sub> | 20       |  |
| IIC1_SDA       | AH21                                      | I/O      | OV <sub>DD</sub> | 20       |  |
| IIC2_SCL       | AG13                                      | I/O      | OV <sub>DD</sub> | 20       |  |
| IIC2_SDA       | AG14                                      | I/O      | OV <sub>DD</sub> | 20       |  |
|                | SerDes 1                                  |          |                  | 1        |  |
| SD1_RX[0:7]    | N28, P26, R28, T26, Y26, AA28, AB26, AC28 | I        | XV <sub>DD</sub> | _        |  |
| SD1_RX[0:7]    | N27, P25, R27, T25, Y25, AA27, AB25, AC27 | I        | XV <sub>DD</sub> | —        |  |
| SD1_TX[0:7]    | M23, N21, P23, R21, U21, V23, W21, Y23    | 0        | XV <sub>DD</sub> | _        |  |
| SD1_TX[0:7]    | M22, N20, P22, R20, U20, V22, W20, Y22    | 0        | XV <sub>DD</sub> | _        |  |
| SD1_PLL_TPD    | V28                                       | 0        | XV <sub>DD</sub> | 17       |  |
| SD1_REF_CLK    | U28                                       | I        | XV <sub>DD</sub> | _        |  |
| SD1_REF_CLK    | U27                                       | I        | XV <sub>DD</sub> | _        |  |
| SD1_TST_CLK    | T22                                       |          | _                | _        |  |
| SD1_TST_CLK    | T23                                       |          | _                | _        |  |
|                | SerDes 2                                  |          |                  | 1        |  |
| SD2_RX[0]      | AD25                                      | I        | XV <sub>DD</sub> |          |  |
| SD2_RX[2]      | AD1                                       | I        | XV <sub>DD</sub> | 26       |  |
| SD2_RX[3]      | AB2                                       | I        | XV <sub>DD</sub> | 26       |  |
| SD2_RX[0]      | AD26                                      | I        | XV <sub>DD</sub> | _        |  |
| SD2_RX[2]      | AC1                                       | I        | XV <sub>DD</sub> | 26       |  |
| SD2_RX[3]      | AA2                                       | I        | XV <sub>DD</sub> | 26       |  |
| SD2_TX[0]      | AA21                                      | 0        | XV <sub>DD</sub> | _        |  |
| SD2_TX[2]      | AC4                                       | 0        | XV <sub>DD</sub> | 26       |  |
| SD2_TX[3]      | AA5                                       | 0        | XV <sub>DD</sub> | 26       |  |
| SD2_TX[0]      | AA20                                      | 0        | XV <sub>DD</sub> |          |  |
| SD2_TX[2]      | AB4                                       | 0        | XV <sub>DD</sub> | 26       |  |
| SD2_TX[3]      | Y5                                        | 0        | XV <sub>DD</sub> | 26       |  |
| SD2_PLL_TPD    | AG3                                       | 0        | XV <sub>DD</sub> | 17       |  |
| SD2_REF_CLK    | AE2                                       | I        | XV <sub>DD</sub> |          |  |



### Table 62. MPC8544E Pinout Listing (continued)

| Signal                  | Package Pin Number                                                                                                                                                                                                                                                                                                                                                                                                                    | Package Pin Number Pin Type                                         |                  |           |  |  |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|------------------|-----------|--|--|
|                         | DFT                                                                                                                                                                                                                                                                                                                                                                                                                                   | II                                                                  |                  |           |  |  |
| L1_TSTCLK               | AC20                                                                                                                                                                                                                                                                                                                                                                                                                                  | I                                                                   | OV <sub>DD</sub> | 18        |  |  |
| L2_TSTCLK               | AE17                                                                                                                                                                                                                                                                                                                                                                                                                                  | I                                                                   | OV <sub>DD</sub> | 18        |  |  |
| LSSD_MODE               | AH19                                                                                                                                                                                                                                                                                                                                                                                                                                  | I                                                                   | OV <sub>DD</sub> | 18        |  |  |
| TEST_SEL                | AH13                                                                                                                                                                                                                                                                                                                                                                                                                                  | I                                                                   | OV <sub>DD</sub> | 3         |  |  |
|                         | Thermal Management                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                     |                  |           |  |  |
| TEMP_ANODE              | Y3                                                                                                                                                                                                                                                                                                                                                                                                                                    | —                                                                   | _                | 13        |  |  |
| TEMP_CATHODE            | AA3                                                                                                                                                                                                                                                                                                                                                                                                                                   | —                                                                   | _                | 13        |  |  |
|                         | Power Management                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                     |                  | •         |  |  |
| ASLEEP                  | AH17                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0                                                                   | OV <sub>DD</sub> | 8, 15, 21 |  |  |
|                         | Power and Ground Signals                                                                                                                                                                                                                                                                                                                                                                                                              | ;                                                                   |                  |           |  |  |
| GND                     | GND         D5, M10, F4, D26, D23, C12, C15, E20, D8,<br>B10, E3, J14, K21, F8, A3, F16, E12, E15, D17<br>L1, F21, H1, G13, G15, G18, C6, A14, A7, G25<br>H4, C20, J12, J15, J17, F27, M5, J27, K11, L26<br>K7, K8, L12, L15, M14, M16, M18, N13, N15,<br>N17, N2, P5, P14, P16, P18, R13, R15, R17,<br>T14, T16, T18, U13, U15, U17, AA8, U6, Y10,<br>AC21, AA17, AC16, V4, AD7, AD18, AE23,<br>AF11, AF14, AG23, AH9, A27, B28, C27 |                                                                     |                  |           |  |  |
| OV <sub>DD</sub> [1:17] | Y16, AB7, AB10, AB13, AC6, AC18, AD9,<br>AD11, AE13, AD15, AD20, AE5, AE22, AF10,<br>AF20, AF24, AF27                                                                                                                                                                                                                                                                                                                                 | Power for PCI<br>and other<br>standards<br>(3.3 V)                  | OV <sub>DD</sub> | _         |  |  |
| LV <sub>DD</sub> [1:2]  | _V <sub>DD</sub> [1:2] R4, U3                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                     | LV <sub>DD</sub> | _         |  |  |
| TV <sub>DD</sub> [1:2]  | <sub>DD</sub> [1:2] N8, R10                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                     | TV <sub>DD</sub> | _         |  |  |
| GV <sub>DD</sub>        | B1, B11, C7, C9, C14, C17, D4, D6, R3, D15,<br>E2, E8,C24, E18, F5, E14, C21, G3, G7, G9,<br>G11, H5, H12, E22, F15, J10, K3, K12, K14,<br>H14, D20, E11, M1, N5                                                                                                                                                                                                                                                                      | Power for DDR1<br>and DDR2<br>DRAM I/O<br>voltage (1.8 V,<br>2.5 V) | GV <sub>DD</sub> | -         |  |  |
| BV <sub>DD</sub>        | L23, J18, J19, F20, F23, H26, J21, J23                                                                                                                                                                                                                                                                                                                                                                                                | Power for<br>local bus (1.8 V,<br>2.5 V, 3.3 V)                     | BV <sub>DD</sub> | -         |  |  |



Package Description

| Signal          | Package Pin Number                                                                                                    | Pin Type                                              | Power<br>Supply  | Notes |  |
|-----------------|-----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|------------------|-------|--|
| V <sub>DD</sub> | DD L16, L14, M13, M15, M17, N12, N14, N16, N18, P13, P15, P17, R12, R14, R16, R18, T13, T15, T17, U12, U14, U16, U18, |                                                       | V <sub>DD</sub>  | -     |  |
| SVDD_SRDS       | M27, N25, P28, R24, R26, T24, T27, U25, W24,<br>W26, Y24, Y27, AA25, AB28, AD27                                       | Core power for<br>SerDes 1<br>transceivers<br>(1.0 V) | SV <sub>DD</sub> | _     |  |
| SVDD_SRDS2      | AB1, AC26, AD2, AE26, AG2                                                                                             | Core power for<br>SerDes 2<br>transceivers<br>(1.0 V) | SV <sub>DD</sub> | _     |  |
| XVDD_SRDS       | M21, N23, P20, R22, T20, U23, V21, W22, Y20                                                                           | Pad power for<br>SerDes 1<br>transceivers<br>(1.0 V)  | XV <sub>DD</sub> | _     |  |
| XVDD_SRDS2      | 9_SRDS2 Y6, AA6, AA23, AF5, AG5                                                                                       |                                                       | XV <sub>DD</sub> | _     |  |
| XGND_SRDS       | M20, M24, N22, P21, R23, T21, U22, V20, W23,<br>Y21                                                                   | —                                                     | —                | -     |  |
| XGND_SRDS2      | Y4, AA4, AA22, AD4, AE4, AH4                                                                                          | —                                                     | _                | —     |  |
| SGND_SRDS       | M28, N26, P24, P27, R25, T28, U24, U26, V24,<br>W25, Y28, AA24, AA26, AB24, AB27, AC24,<br>AD28                       | _                                                     |                  | -     |  |
| AGND_SRDS       | V27                                                                                                                   | SerDes PLL<br>GND                                     | —                | -     |  |
| SGND_SRDS2      | Y2, AA1, AB3, AC2, AC3, AC25, AD3, AD24, AE3, AE1, AE25, AF3, AH2                                                     | —                                                     | _                | -     |  |
| AGND_SRDS2      | AF1                                                                                                                   | SerDes PLL<br>GND                                     | —                | -     |  |
| AVDD_LBIU       | DD_LBIU C28                                                                                                           |                                                       | _                | 19    |  |
| AVDD_PCI1 AH20  |                                                                                                                       | Power for PCI<br>PLL<br>(1.0 V)                       | _                | 19    |  |
| AVDD_CORE       | Power for e500<br>PLL (1.0 V)                                                                                         | _                                                     | 19               |       |  |
| AVDD_PLAT       | AH18                                                                                                                  | Power for CCB<br>PLL (1.0 V)                          | _                | 19    |  |

### Table 62. MPC8544E Pinout Listing (continued)



#### Thermal

Heat sinks are attached to the package by means of a spring clip to holes in the printed-circuit board (see Figure 61). Therefore, the synthetic grease offers the best thermal performance, especially at the low interface pressure.



Figure 63. Thermal Performance of Select Thermal Interface Materials

The system board designer can choose between several types of thermal interface. There are several commercially-available thermal interfaces provided by the following vendors:

Chomerics, Inc. 781-935-4850 77 Dragon Ct. Woburn, MA 01801 Internet: www.chomerics.com Dow-Corning Corporation800-248-2481 Corporate Center P.O.Box 999 Midland, MI 48686-0997 Internet: www.dow.com Shin-Etsu MicroSi, Inc.888-642-7674 10028 S. 51st St. Phoenix, AZ 85044 Internet: www.microsi.com The Bergquist Company800-347-4572 18930 West 78<sup>th</sup> St.



#### System Design Information

been encoded such that a high voltage level puts the device into the default state and external resistors are needed only when non-default settings are required by the user.

Careful board layout with stubless connections to these pull-down resistors coupled with the large value of the pull-down resistor should minimize the disruption of signal quality or speed for output pins thus configured.

The platform PLL ratio and e500 PLL ratio configuration pins are not equipped with these default pull-up devices.

# 21.9 JTAG Configuration Signals

Correct operation of the JTAG interface requires configuration of a group of system control pins as demonstrated in Figure 69. Care must be taken to ensure that these pins are maintained at a valid deasserted state under normal operating conditions as most have asynchronous behavior and spurious assertion will give unpredictable results.

Boundary-scan testing is enabled through the JTAG interface signals. The TRST signal is optional in the IEEE 1149.1 specification, but is provided on all processors built on Power Architecture<sup>TM</sup> technology. The device requires TRST to be asserted during reset conditions to ensure the JTAG boundary logic does not interfere with normal chip operation. While it is possible to force the TAP controller to the reset state using only the TCK and TMS signals, generally systems will assert TRST during the power-on reset flow. Simply tying TRST to HRESET is not practical because the JTAG interface is also used for accessing the common on-chip processor (COP) function.

The COP function of these processors allow a remote computer system (typically, a PC with dedicated hardware and debugging software) to access and control the internal operations of the processor. The COP interface connects primarily through the JTAG port of the processor, with some additional status monitoring signals. The COP port requires the ability to independently assert HRESET or TRST in order to fully control the processor. If the target system has independent reset sources, such as voltage monitors, watchdog timers, power supply failures, or push-button switches, then the COP reset signals must be merged into these signals with logic. The arrangement shown in Figure 69 allows the COP port to independently assert HRESET or TRST, while ensuring that the target can drive HRESET as well.

The COP interface has a standard header, shown in Figure 68, for connection to the target system, and is based on the 0.025" square-post, 0.100" centered header assembly (often called a Berg header). The connector typically has pin 14 removed as a connector key.

The COP header adds many benefits such as breakpoints, watchpoints, register and memory examination/modification, and other standard debugger features. An inexpensive option can be to leave the COP header unpopulated until needed.

There is no standardized way to number the COP header; consequently, many different pin numbers have been observed from emulator vendors. Some are numbered top-to-bottom then left-to-right, while others use left-to-right then top-to-bottom, while still others number the pins counter clockwise from pin 1 (as with an IC). Regardless of the numbering, the signal placement recommended in Figure 68 is common to all known emulators.



## 22.2 Nomenclature of Parts Fully Addressed by this Document

Table 75 provides the Freescale part numbering nomenclature for the MPC8544E.

#### Table 75. Device Nomenclature

| MPC             | nnnn               | E                                       | С                                                                                                                                      | НХ                                                       | AA                                                             | X                                         | В                                         |
|-----------------|--------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------------|-------------------------------------------|-------------------------------------------|
| Product<br>Code | Part<br>Identifier | Encryption<br>Acceleration              | Temperature Range                                                                                                                      | Package <sup>1</sup>                                     | Processor<br>Frequency <sup>2</sup>                            | Platform<br>Frequency                     | Revision<br>Level                         |
| MPC             | 8544               | Blank = not<br>included<br>E = included | B or Blank =<br>Industrial Tier<br>standard temp<br>range(0° to 105°C)<br>C = Industrial Tier<br>Extended temp<br>range(-40° to 105°C) | VT = FC-PBGA<br>(lead-free)<br>VJ = lead-free<br>FC-PBGA | AL = 667 MHz<br>AN = 800 MHz<br>AQ = 1000 MHz<br>AR = 1067 MHz | F = 333 MHz<br>G = 400 MHz<br>J = 533 MHz | Blank = Rev.<br>1.1 1.1.1<br>A = Rev. 2.1 |

Notes:

- 1. See Section 18, "Package Description," for more information on available package types.
- Processor core frequencies supported by parts addressed by this specification only. Not all parts described in this specification support all core frequencies. Additionally, parts addressed by part number specifications may support other maximum core frequencies.
- 3. The VT part number is ROHS-compliant, with the permitted exception of the C4 die bumps.
- 4. The VJ part number is entirely lead-free. This includes the C4 die bumps.

### 22.3 Part Marking

Parts are marked as in the example shown in Figure 70.



Notes:

MMMMM is the 5-digit mask number.

ATWLYYWW is the traceability code.

CCCCC is the country of assembly. This space is left blank if parts are assembled in the United States.

### Figure 70. Part Marking for FC-PBGA Device