



#### Welcome to E-XFL.COM

#### **Understanding Embedded - Microprocessors**

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

### Details

| Product Status                  | Obsolete                                                               |
|---------------------------------|------------------------------------------------------------------------|
| Core Processor                  | PowerPC e500                                                           |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                         |
| Speed                           | 800MHz                                                                 |
| Co-Processors/DSP               | Signal Processing; SPE, Security; SEC                                  |
| RAM Controllers                 | DDR, DDR2, SDRAM                                                       |
| Graphics Acceleration           | No                                                                     |
| Display & Interface Controllers | -                                                                      |
| Ethernet                        | 10/100/1000Mbps (2)                                                    |
| SATA                            | -                                                                      |
| USB                             | -                                                                      |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                                       |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                       |
| Security Features               | Cryptography, Random Number Generator                                  |
| Package / Case                  | 783-BBGA, FCBGA                                                        |
| Supplier Device Package         | 783-FCPBGA (29x29)                                                     |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc8544edvtang |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



MPC8544E Overview

- Broadcast address (accept/reject)
- Hash table match on up to 512 multicast addresses
- Promiscuous mode
- Buffer descriptors backward compatible with MPC8260 and MPC860T 10/100 Ethernet programming models
- RMON statistics support
- 10-Kbyte internal transmit and 2-Kbyte receive FIFOs
- MII management interface for control and status
- Ability to force allocation of header information and buffer descriptors into L2 cache
- OCeaN switch fabric
  - Full crossbar packet switch
  - Reorders packets from a source based on priorities
  - Reorders packets to bypass blocked packets
  - Implements starvation avoidance algorithms
  - Supports packets with payloads of up to 256 bytes
- Integrated DMA controller
  - Four-channel controller
  - All channels accessible by both the local and remote masters
  - Extended DMA functions (advanced chaining and striding capability)
  - Support for scatter and gather transfers
  - Misaligned transfer capability
  - Interrupt on completed segment, link, list, and error
  - Supports transfers to or from any local memory or I/O port
  - Selectable hardware-enforced coherency (snoop/no snoop)
  - Ability to start and flow control each DMA channel from external 3-pin interface
  - Ability to launch DMA from single write transaction
- PCI controller
  - PCI 2.2 compatible
  - One 32-bit PCI port with support for speeds from 16 to 66 MHz
  - Host and agent mode support
  - 64-bit dual address cycle (DAC) support
  - Supports PCI-to-memory and memory-to-PCI streaming
  - Memory prefetching of PCI read accesses
  - Supports posting of processor-to-PCI and PCI-to-memory writes
  - PCI 3.3-V compatible
  - Selectable hardware-enforced coherency



## 6.1 DDR SDRAM DC Electrical Characteristics

Table 10 provides the recommended operating conditions for the DDR SDRAM component(s) of the MPC8544E when  $GV_{DD}(typ) = 1.8 V_{.}$ 

| Parameter/Condition                             | Symbol            | Min                      | Мах                      | Unit | Notes |
|-------------------------------------------------|-------------------|--------------------------|--------------------------|------|-------|
| I/O supply voltage                              | GV <sub>DD</sub>  | 1.71                     | 1.89                     | V    | 1     |
| I/O reference voltage                           | MV <sub>REF</sub> | $0.49 	imes GV_{DD}$     | $0.51 	imes GV_{DD}$     | V    | 2     |
| I/O termination voltage                         | V <sub>TT</sub>   | MV <sub>REF</sub> – 0.04 | MV <sub>REF</sub> + 0.04 | V    | 3     |
| Input high voltage                              | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.26 | GV <sub>DD</sub> + 0.3   | V    | _     |
| Input low voltage                               | V <sub>IL</sub>   | -0.3                     | MV <sub>REF</sub> – 0.24 | V    | _     |
| Output high current (V <sub>OUT</sub> = 1.26 V) | I <sub>OH</sub>   | -13.4                    | _                        | mA   | _     |
| Output low current (V <sub>OUT</sub> = 0.33 V)  | I <sub>OL</sub>   | 13.4                     | _                        | mA   | _     |

Table 10. DDR2 SDRAM DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 1.8 V

Notes:

1.  $\text{GV}_{\text{DD}}$  is expected to be within 50 mV of the DRAM  $\text{GV}_{\text{DD}}$  at all times.

2.  $MV_{REF}$  is expected to be equal to 0.5 ×  $GV_{DD}$ , and to track  $GV_{DD}$  DC variations as measured at the receiver. Peak-to-peak noise on  $MV_{REF}$  may not exceed ±2% of the DC value.

3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MV<sub>REF</sub>. This rail should track variations in the DC level of MV<sub>REF</sub>.

Table 11 provides the DDR2 I/O capacitance when  $GV_{DD}(typ) = 1.8 V$ .

| Parameter/Condition                                       | Symbol           | Min | Мах | Unit | Notes |
|-----------------------------------------------------------|------------------|-----|-----|------|-------|
| Input/output capacitance: DQ, DQS, DQS                    | C <sub>IO</sub>  | 6   | 8   | pF   | 1     |
| Delta input/output capacitance: DQ, DQS, $\overline{DQS}$ | C <sub>DIO</sub> | _   | 0.5 | pF   | 1     |

Note:

1. This parameter is sampled.  $GV_{DD} = 1.8 \text{ V} \pm 0.090 \text{ V}$ , f = 1 MHz, T<sub>A</sub> = 25°C, V<sub>OUT</sub> =  $GV_{DD}/2$ , V<sub>OUT</sub> (peak-to-peak) = 0.2 V.

Table 12 provides the recommended operating conditions for the DDR SDRAM component(s) when  $GV_{DD}(typ) = 2.5 \text{ V}.$ 

Table 12. DDR SDRAM DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 2.5 V

| Parameter/Condition                            | Symbol            | Min                      | Мах                      | Unit | Notes |
|------------------------------------------------|-------------------|--------------------------|--------------------------|------|-------|
| I/O supply voltage                             | GV <sub>DD</sub>  | 2.375                    | 2.625                    | V    | 1     |
| I/O reference voltage                          | MV <sub>REF</sub> | $0.49 	imes GV_{DD}$     | $0.51 	imes GV_{DD}$     | V    | 2     |
| I/O termination voltage                        | V <sub>TT</sub>   | MV <sub>REF</sub> – 0.04 | MV <sub>REF</sub> + 0.04 | V    | 3     |
| Input high voltage                             | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.31 | GV <sub>DD</sub> + 0.3   | V    |       |
| Input low voltage                              | V <sub>IL</sub>   | -0.3                     | MV <sub>REF</sub> – 0.3  | V    |       |
| Output high current (V <sub>OUT</sub> = 1.8 V) | I <sub>OH</sub>   | -16.2                    | —                        | mA   |       |



Figure 5 shows the DDR SDRAM output timing diagram.



Figure 5. DDR and DDR2 SDRAM Output Timing Diagram

Figure 6 provides the AC test load for the DDR bus.



# 7 DUART

This section describes the DC and AC electrical specifications for the DUART interface of the MPC8544E.

## 7.1 DUART DC Electrical Characteristics

Table 19 provides the DC electrical characteristics for the DUART interface.

Table 19. DUART DC Electrical Characteristics

| Parameter                                                     | Symbol          | Min  | Max                    | Unit | Notes |
|---------------------------------------------------------------|-----------------|------|------------------------|------|-------|
| High-level input voltage                                      | V <sub>IH</sub> | 2    | OV <sub>DD</sub> + 0.3 | V    | —     |
| Low-level input voltage                                       | V <sub>IL</sub> | -0.3 | 0.8                    | V    | —     |
| Input current ( $V_{IN} = 0 V \text{ or } V_{IN} = V_{DD}$ )  | I <sub>IN</sub> |      | ±5                     | μA   | 1     |
| High-level output voltage ( $OV_{DD} = min, I_{OH} = -2 mA$ ) | V <sub>OH</sub> | 2.4  |                        | V    |       |



#### Enhanced Three-Speed Ethernet (eTSEC), MII Management

| Parameter                                    | Symbol                            | Min | Тур | Мах   | Unit | Notes                       |
|----------------------------------------------|-----------------------------------|-----|-----|-------|------|-----------------------------|
| Output differential voltage <sup>2,3,5</sup> | IV <sub>OD</sub> I                | 323 | 500 | 725   | mV   | Equalization setting: 1.0x  |
|                                              |                                   | 296 | 459 | 665   |      | Equalization setting: 1.09x |
|                                              |                                   | 269 | 417 | 604   |      | Equalization setting: 1.2x  |
|                                              |                                   | 243 | 376 | 545   |      | Equalization setting: 1.33x |
|                                              |                                   | 215 | 333 | 483   |      | Equalization setting: 1.5x  |
|                                              |                                   | 189 | 292 | 424   |      | Equalization setting: 1.71x |
|                                              |                                   | 162 | 250 | 362   |      | Equalization setting: 2.0x  |
| Output offset voltage                        | V <sub>OS</sub>                   | 425 | 500 | 577.5 | mV   | 1, 4                        |
| Output impedance (single ended)              | R <sub>O</sub>                    | 40  | —   | 60    | Ω    | —                           |
| Mismatch in a pair                           | $\Delta R_{O}$                    | _   | —   | 10    | %    | —                           |
| Change in V <sub>OD</sub> between 0 and 1    | $\Delta  V_{OD} $                 | _   | _   | 25    | mV   | _                           |
| Change in $V_{OS}$ between 0 and 1           | $\Delta V_{OS}$                   | _   |     | 25    | mV   | _                           |
| Output current on short to GND               | I <sub>SA</sub> , I <sub>SB</sub> |     |     | 40    | mA   |                             |

### Table 24. DC Transmitter Electrical Characteristics (continued)

### Notes:

1. This will not align to DC-coupled SGMII.

2.  $|V_{OD}| = |V_{SD2_TXn} - V_{\overline{SD2_TXn}}|$ .  $|V_{OD}|$  is also referred as output differential peak voltage.  $V_{TX-DIFFp-p} = 2*|V_{OD}|$ .

3. The IV<sub>OD</sub>I value shown in the table assumes the following transmit equalization setting in the XMITEQCD (for SerDes 2 lane 2 and 3) bit field of MPC8544E SerDes 2 control register 1:

•The MSbit (bit 0) of the above bit field is set to zero (selecting the full V<sub>DD-DIFF-p-p</sub> amplitude—power up default);

•The LSbits (bit [1:3]) of the above bit field is set based on the equalization setting shown in this table.

4.  $V_{\text{OS}}$  is also referred to as output common mode voltage.

5. The  $|V_{OD}|$  value shown in the Typ column is based on the condition of  $XV_{DD\_SRDS2-Typ} = 1.0$  V, no common mode offset variation ( $V_{OS} = 500$  mV), SerDes2 transmitter is terminated with  $100-\Omega$  differential load between SD2\_TX[n] and SD2\_TX[n].





Figure 7 shows an example of a 4-wire AC-coupled SGMII serial link connection.



Figure 8 shows an SGMII transmitter DC measurement circuit.



Figure 8. SGMII Transmitter DC Measurement Circuit

Table 25 shows the DC receiver electrical characteristics.

**Table 25. DC Receiver Electrical Characteristics** 

| Parameter              | Symbol                | Min | Тур | Max  | Unit | Notes |
|------------------------|-----------------------|-----|-----|------|------|-------|
| Supply Voltage         | V <sub>DD_SRDS2</sub> | 0.9 | 1.0 | 1.05 | V    | _     |
| DC input voltage range | —                     |     | _   | _    | —    | 1     |



Enhanced Three-Speed Ethernet (eTSEC), MII Management

## 8.6.1 MII Transmit AC Timing Specifications

Table 32 provides the MII transmit AC timing specifications.

### Table 32. MII Transmit AC Timing Specifications

At recommended operating conditions with L/TV<sub>DD</sub> of 3.3 V  $\pm$  5% or 2.5 V  $\pm$  5%

| Parameter/Condition                             | Symbol <sup>1</sup>                 | Min | Тур | Max | Unit | Notes |
|-------------------------------------------------|-------------------------------------|-----|-----|-----|------|-------|
| TX_CLK clock period 10 Mbps                     | t <sub>MTX</sub>                    | —   | 400 | —   | ns   | —     |
| TX_CLK clock period 100 Mbps                    | t <sub>MTX</sub>                    | —   | 40  | —   | ns   | —     |
| TX_CLK duty cycle                               | t <sub>MTXH</sub> /t <sub>MTX</sub> | 35  | —   | 65  | %    | _     |
| TX_CLK to MII data TXD[3:0], TX_ER, TX_EN delay | t <sub>MTKHDX</sub>                 | 1   | 5   | 15  | ns   | —     |
| TX_CLK data clock rise (20%-80%)                | t <sub>MTXR</sub>                   | 1.0 | —   | 4.0 | ns   | —     |
| TX_CLK data clock fall (80%-20%)                | t <sub>MTXF</sub>                   | 1.0 | —   | 4.0 | ns   | —     |

Note:

The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>MTKHDX</sub> symbolizes MII transmit timing (MT) for the time t<sub>MTX</sub> clock reference (K) going high (H) until data outputs (D) are invalid (X). Note that, in general, the clock reference symbol representation is based on two to three letters representing the clock of a particular functional. For example, the subscript of t<sub>MTX</sub> represents the MII(M) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
</sub></sub>

Figure 16 shows the MII transmit AC timing diagram.



Figure 16. MII Transmit AC Timing Diagram

## 8.6.2 MII Receive AC Timing Specifications

Table 33 provides the MII receive AC timing specifications.

### Table 33. MII Receive AC Timing Specifications

At recommended operating conditions with L/TVDD of 3.3 V  $\pm$  5%.or 2.5 V  $\pm$  5%.

| Parameter/Condition          | Symbol <sup>1</sup>                 | Min | Тур | Мах | Unit | Notes |
|------------------------------|-------------------------------------|-----|-----|-----|------|-------|
| RX_CLK clock period 10 Mbps  | t <sub>MRX</sub>                    |     | 400 | _   | ns   | _     |
| RX_CLK clock period 100 Mbps | t <sub>MRX</sub>                    |     | 40  | _   | ns   | _     |
| RX_CLK duty cycle            | t <sub>MRXH</sub> /t <sub>MRX</sub> | 35  | _   | 65  | %    | _     |



Enhanced Three-Speed Ethernet (eTSEC), MII Management

## 8.7.5 RMII AC Timing Specifications

This section describes the RMII transmit and receive AC timing specifications.

## 8.7.5.1 RMII Transmit AC Timing Specifications

The RMII transmit AC timing specifications are in Table 38.

### Table 38. RMII Transmit AC Timing Specifications

At recommended operating conditions with L/TV<sub>DD</sub> of 3.3 V  $\pm$  5% or 2.5 V  $\pm$  5%.

| Parameter/Condition                        | Symbol <sup>1</sup> | Min  | Тур  | Мах  | Unit | Notes |
|--------------------------------------------|---------------------|------|------|------|------|-------|
| REF_CLK clock period                       | t <sub>RMT</sub>    | 15.0 | 20.0 | 25.0 | ns   | —     |
| REF_CLK duty cycle                         | t <sub>RMTH</sub>   | 35   | 50   | 65   | %    | —     |
| REF_CLK peak-to-peak jitter                | t <sub>RMTJ</sub>   | _    | _    | 250  | ps   | —     |
| Rise time REF_CLK (20%–80%)                | t <sub>RMTR</sub>   | 1.0  | _    | 2.0  | ns   | —     |
| Fall time REF_CLK (80%–20%)                | t <sub>RMTF</sub>   | 1.0  | _    | 2.0  | ns   | —     |
| REF_CLK to RMII data TXD[1:0], TX_EN delay | t <sub>RMTDX</sub>  | 1.0  | _    | 10.0 | ns   | —     |

### Note:

The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>MTKHDX</sub> symbolizes MII transmit timing (MT) for the time t<sub>MTX</sub> clock reference (K) going high (H) until data outputs (D) are invalid (X). Note that, in general, the clock reference symbol representation is based on two to three letters representing the clock of a particular functional. For example, the subscript of t<sub>MTX</sub> represents the MII(M) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
</sub></sub>

### Figure 23 shows the RMII transmit AC timing diagram.



Figure 23. RMII Transmit AC Timing Diagram



Table 41. MII Management AC Timing Specifications (continued)

At recommended operating conditions with  $\text{OV}_{\text{DD}}$  is 3.3 V  $\pm$  5%.

| Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Мах | Unit | Notes |
|---------------------|---------------------|-----|-----|-----|------|-------|
| MDC fall time       | t <sub>MDHF</sub>   | _   | _   | 10  | ns   |       |

### Notes:

The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>MDKHDX</sub> symbolizes management data timing (MD) for the time t<sub>MDC</sub> from clock reference (K) high (H) until data outputs (D) are invalid (X) or data hold time. Also, t<sub>MDDVKH</sub> symbolizes management data timing (MD) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MDC</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
</sub>

- 2. This parameter is dependent on the platform clock frequency (MIIMCFG [MgmtClk] field determines the clock frequency of the MgmtClk Clock EC\_MDC).
- 3. This parameter is dependent on the platform clock frequency. The delay is equal to 16 platform clock periods ±3 ns. For example, with a platform clock of 333 MHz, the min/max delay is 48 ns ± 3 ns. Similarly, if the platform clock is 400 MHz, the min/max delay is 40 ns ± 3 ns).
- 4. t<sub>plb clk</sub> is the platform (CCB) clock.

Figure 26 shows the MII management AC timing diagram.



Figure 26. MII Management Interface Timing Diagram



| Parameter                                            | Symbol <sup>1</sup>  | Min | Max | Unit | Notes |
|------------------------------------------------------|----------------------|-----|-----|------|-------|
| Local bus clock to output high impedance for LAD/LDP | t <sub>LBKHOZ2</sub> | _   | 2.6 | ns   | 5     |

Notes:

- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one (1). Also, t<sub>LBKHOX</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time.
  </sub>
- 2. All timings are in reference to LSYNC\_IN for PLL enabled and internal local bus clock for PLL bypass mode.
- 3. All signals are measured from  $BV_{DD}/2$  of the rising edge of LSYNC\_IN for PLL enabled or internal local bus clock for PLL bypass mode to  $0.4 \times BV_{DD}$  of the signal in question for 1.8-V signaling levels.
- 4. Input timings are measured at the pin.
- 5. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- t<sub>LBOTOT</sub> is a measurement of the minimum time between the negation of LALE and any change in LAD. t<sub>LBOTOT</sub> is programmed with the LBCR[AHD] parameter.
- 7. Maximum possible clock skew between a clock LCLK[m] and a relative clock LCLK[n]. Skew measured between complementary signals at BV<sub>DD</sub>/2.

Figure 27 provides the AC test load for the local bus.



Figure 27. Local Bus AC Test Load

Figure 42 shows the PCI input AC timing conditions.



Figure 42. PCI Input AC Timing Measurement Conditions

Figure 43 shows the PCI output AC timing conditions.



Figure 43. PCI Output AC Timing Measurement Condition

## 16 High-Speed Serial Interfaces (HSSI)

The MPC8544E features two serializer/deserializer (SerDes) interfaces to be used for high-speed serial interconnect applications. The SerDes1 dedicated for PCI Express data transfers. The SerDes2 can be used for PCI Express and/or SGMII application. This section describes the common portion of SerDes DC electrical specifications, which is the DC requirement for SerDes Reference Clocks. The SerDes data lane's transmitter and receiver reference circuits are also shown.

## 16.1 Signal Terms Definition

The SerDes utilizes differential signaling to transfer data across the serial link. This section defines terms used in the description and specification of differential signals.

Figure 44 shows how the signals are defined. For illustration purpose, only one SerDes lane is used for description. The figure shows waveform for either a transmitter output (SD*n*\_TX and  $\overline{SDn}_T\overline{X}$ ) or a receiver input (SD*n*\_RX and  $\overline{SDn}_R\overline{X}$ ). Each signal swings between A Volts and B Volts where A > B.



**High-Speed Serial Interfaces (HSSI)** 



Figure 44. Differential Voltage Definitions for Transmitter or Receiver

To illustrate these definitions using real values, consider the case of a CML (Current Mode Logic) transmitter that has a common mode voltage of 2.25 V and each of its outputs, TD and TD, has a swing that goes between 2.5 V and 2.0 V. Using these values, the peak-to-peak voltage swing of each signal (TD or TD) is 500 mV p-p, which is referred as the single-ended swing for each signal. In this example, since the differential signaling environment is fully symmetrical, the transmitter output's differential swing (V<sub>OD</sub>) has the same amplitude as each signal's single-ended swing. The differential output signal ranges between 500 mV and –500 mV, in other words, V<sub>OD</sub> is 500 mV in one phase and –500 mV in the other phase. The peak differential voltage (V<sub>DIFFp</sub>) is 500 mV. The peak-to-peak differential voltage (V<sub>DIFFp</sub>) is 1000 mV p-p.

## 16.2 SerDes Reference Clocks

The SerDes reference clock inputs are applied to an internal PLL whose output creates the clock used by the corresponding SerDes lanes. The SerDes reference clocks inputs are <u>SD1\_REF\_CLK</u> and <u>SD1\_REF\_CLK</u> for PCI Express1, PCI Express2. SD2\_REF\_CLK, and <u>SD2\_REF\_CLK</u> for the PCI Express3 or SGMII interface, respectively. The following sections describe the SerDes reference clock requirements and some application information.

## 16.2.1 SerDes Reference Clock Receiver Characteristics

Figure 45 shows a receiver reference diagram of the SerDes reference clocks.

- The supply voltage requirements for  $XV_{DD SRDS2}$  are specified in Table 1 and Table 2.
- SerDes reference clock receiver reference circuit structure
  - The SDn\_REF\_CLK and SDn\_REF\_CLK are internally AC-coupled differential inputs as shown in Figure 45. Each differential clock input (SDn\_REF\_CLK or SDn\_REF\_CLK) has a 50-Ω termination to SGND\_SRDSn (xcorevss) followed by on-chip AC-coupling.
  - The external reference clock driver must be able to drive this termination.



| Symbol                             | Parameter                                                                                                      | Min | Nom | Мах           | Unit | Comments                                                                                                                                                                                                                                                |
|------------------------------------|----------------------------------------------------------------------------------------------------------------|-----|-----|---------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>TX-RCV-DETECT</sub>         | Amount of voltage<br>change allowed during<br>receiver detection                                               | _   | _   | 600           | mV   | The total amount of voltage change that a transmitter can apply to sense whether a low impedance receiver is present. See Note 6.                                                                                                                       |
| V <sub>TX-DC-CM</sub>              | TX DC common mode voltage                                                                                      | 0   | —   | 3.6           | V    | The allowed DC common mode voltage under any conditions. See Note 6.                                                                                                                                                                                    |
| I <sub>TX-SHORT</sub>              | TX short circuit current<br>limit                                                                              | —   | —   | 90            | mA   | The total current the transmitter can provide when shorted to its ground.                                                                                                                                                                               |
| T <sub>TX-IDLE-MIN</sub>           | Minimum time spent in electrical idle                                                                          | 50  | _   | _             | UI   | Minimum time a transmitter must be in<br>electrical idle utilized by the receiver to<br>start looking for an electrical idle exit after<br>successfully receiving an electrical idle<br>ordered set.                                                    |
| T <sub>TX-IDLE-SET-TO-IDLE</sub>   | Maximum time to<br>transition to a valid<br>electrical idle after<br>sending an electrical<br>Idle ordered set | _   | _   | 20            | UI   | After sending an electrical idle ordered set,<br>the transmitter must meet all electrical idle<br>specifications within this time. This is<br>considered a debounce time for the<br>transmitter to meet electrical idle after<br>transitioning from LO. |
| T <sub>TX</sub> -IDLE-TO-DIFF-DATA | Maximum time to<br>transition to valid TX<br>specifications after<br>leaving an electrical<br>idle condition   | _   | _   | 20            | UI   | Maximum time to meet all TX<br>specifications when transitioning from<br>electrical idle to sending differential data.<br>This is considered a debounce time for the<br>TX to meet all TX specifications after<br>leaving electrical idle.              |
| RL <sub>TX-DIFF</sub>              | Differential return loss                                                                                       | 12  | _   | _             | dB   | Measured over 50 MHz to 1.25 GHz. See Note 4.                                                                                                                                                                                                           |
| RL <sub>TX-CM</sub>                | Common mode return<br>loss                                                                                     | 6   | _   | _             | dB   | Measured over 50 MHz to 1.25 GHz. See Note 4.                                                                                                                                                                                                           |
| Z <sub>TX-DIFF-DC</sub>            | DC differential TX impedance                                                                                   | 80  | 100 | 120           | Ω    | TX DC differential mode low impedance.                                                                                                                                                                                                                  |
| Z <sub>TX-DC</sub>                 | Transmitter DC impedance                                                                                       | 40  | —   | —             | Ω    | Required TX D+ as well as D– DC<br>Impedance during all states.                                                                                                                                                                                         |
| L <sub>TX-SKEW</sub>               | Lane-to-lane output<br>skew                                                                                    | _   | —   | 500 +<br>2 UI | ps   | Static skew between any two transmitter lanes within a single link.                                                                                                                                                                                     |
| C <sub>TX</sub>                    | AC coupling capacitor                                                                                          | 75  | _   | 200           | nF   | All transmitters shall be AC coupled. The AC coupling is required either within the media or within the transmitting component itself.                                                                                                                  |



PCI Express

The eye diagram must be valid for any 250 consecutive UIs.

A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The eye diagram is created using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the TX UI.

### NOTE

The reference impedance for return loss measurements is 50  $\Omega$  to ground for both the D+ and D– line (that is, as measured by a vector network analyzer with 50- $\Omega$  probes, see Figure 57). Note that the series capacitors, CTX, are optional for the return loss measurement.



Figure 57. Minimum Receiver Eye Timing and Voltage Compliance Specification

## 17.5.1 Compliance Test and Measurement Load

The AC timing and voltage parameters must be verified at the measurement point, as specified within 0.2 inches of the package pins, into a test/measurement load shown in Figure 58.

## NOTE

The allowance of the measurement point to be within 0.2 inches of the package pins is meant to acknowledge that package/board routing may benefit from D+ and D- not being exactly matched in length at the package pin boundary.



Figure 58. Compliance Test/Measurement Load



Package Description

### Table 62. MPC8544E Pinout Listing (continued)

| Signal                        | Package Pin Number                     | Pin Type       | Power<br>Supply  | Notes    |  |  |  |
|-------------------------------|----------------------------------------|----------------|------------------|----------|--|--|--|
| Ethernet Management Interface |                                        |                |                  |          |  |  |  |
| EC_MDC                        | AC7                                    | 0              | OV <sub>DD</sub> | 4, 8, 14 |  |  |  |
| EC_MDIO                       | Y9                                     | I/O            | OV <sub>DD</sub> | —        |  |  |  |
|                               | Gigabit Reference Clock                | ·              |                  |          |  |  |  |
| EC_GTX_CLK125                 | Т2                                     | I              | LV <sub>DD</sub> | —        |  |  |  |
|                               | Three-Speed Ethernet Controller (Gigab | it Ethernet 1) |                  |          |  |  |  |
| TSEC1_RXD[7:0]                | U10, U9, T10, T9, U8, T8, T7, T6       | I              | LV <sub>DD</sub> | —        |  |  |  |
| TSEC1_TXD[7:0]                | T5, U5, V5, V3, V2, V1, U2, U1         | 0              | LV <sub>DD</sub> | 4, 8, 14 |  |  |  |
| TSEC1_COL                     | R5                                     | I              | LV <sub>DD</sub> | —        |  |  |  |
| TSEC1_CRS                     | Τ4                                     | I/O            | LV <sub>DD</sub> | 16       |  |  |  |
| TSEC1_GTX_CLK                 | Т1                                     | 0              | LV <sub>DD</sub> | —        |  |  |  |
| TSEC1_RX_CLK                  | V7                                     | I              | LV <sub>DD</sub> | —        |  |  |  |
| TSEC1_RX_DV                   | U7                                     | I              | LV <sub>DD</sub> | —        |  |  |  |
| TSEC1_RX_ER                   | R9                                     | I              | LV <sub>DD</sub> | 4, 8     |  |  |  |
| TSEC1_TX_CLK                  | V6                                     | I              | LV <sub>DD</sub> | —        |  |  |  |
| TSEC1_TX_EN                   | U4                                     | 0              | LV <sub>DD</sub> | 22       |  |  |  |
| TSEC1_TX_ER                   | ТЗ                                     | 0              | LV <sub>DD</sub> | —        |  |  |  |
|                               | Three-Speed Ethernet Controller (Gigab | it Ethernet 3) |                  | ·        |  |  |  |
| TSEC3_RXD[7:0]                | P11, N11, M11, L11, R8, N10, N9, P10   | I              | LV <sub>DD</sub> | —        |  |  |  |
| TSEC3_TXD[7:0]                | M7, N7, P7, M8, L7, R6, P6, M6         | 0              | LV <sub>DD</sub> | 4, 8, 14 |  |  |  |
| TSEC3_COL                     | M9                                     | I              | LV <sub>DD</sub> | —        |  |  |  |
| TSEC3_CRS                     | L9                                     | I/O            | LV <sub>DD</sub> | 16       |  |  |  |
| TSEC3_GTX_CLK                 | R7                                     | 0              | LV <sub>DD</sub> | —        |  |  |  |
| TSEC3_RX_CLK                  | Р9                                     | I              | LV <sub>DD</sub> | —        |  |  |  |
| TSEC3_RX_DV                   | P8                                     | I              | LV <sub>DD</sub> | —        |  |  |  |
| TSEC3_RX_ER                   | R11                                    | I              | LV <sub>DD</sub> | —        |  |  |  |
| TSEC3_TX_CLK                  | L10                                    | I              | LV <sub>DD</sub> | —        |  |  |  |
| TSEC3_TX_EN                   | N6                                     | 0              | LV <sub>DD</sub> | 22       |  |  |  |
| TSEC3_TX_ER                   | L8                                     | 0              | LV <sub>DD</sub> | 4, 8     |  |  |  |
|                               | DUART                                  |                |                  |          |  |  |  |
| UART_CTS[0:1]                 | AH8, AF6                               | I              | OV <sub>DD</sub> | _        |  |  |  |
| UART_RTS[0:1]                 | AG8, AG9                               | 0              | OV <sub>DD</sub> | —        |  |  |  |



| Table 62. MPC8544E Pinout Listing (continued | Table 62 | . MPC8544E | Pinout | Listing | (continued |
|----------------------------------------------|----------|------------|--------|---------|------------|
|----------------------------------------------|----------|------------|--------|---------|------------|

| Signal         | Package Pin Number                        | Pin Type | Power<br>Supply  | Notes |
|----------------|-------------------------------------------|----------|------------------|-------|
| UART_SIN[0:1]  | AG7, AH6                                  | I        | OV <sub>DD</sub> |       |
| UART_SOUT[0:1] | AH7, AF7                                  | 0        | OV <sub>DD</sub> |       |
|                |                                           | •        |                  |       |
| IIC1_SCL       | AG21                                      | I/O      | OV <sub>DD</sub> | 20    |
| IIC1_SDA       | AH21                                      | I/O      | OV <sub>DD</sub> | 20    |
| IIC2_SCL       | AG13                                      | I/O      | OV <sub>DD</sub> | 20    |
| IIC2_SDA       | AG14                                      | I/O      | OV <sub>DD</sub> | 20    |
|                | SerDes 1                                  |          |                  |       |
| SD1_RX[0:7]    | N28, P26, R28, T26, Y26, AA28, AB26, AC28 | I        | XV <sub>DD</sub> | _     |
| SD1_RX[0:7]    | N27, P25, R27, T25, Y25, AA27, AB25, AC27 | I        | XV <sub>DD</sub> |       |
| SD1_TX[0:7]    | M23, N21, P23, R21, U21, V23, W21, Y23    | 0        | XV <sub>DD</sub> |       |
| SD1_TX[0:7]    | M22, N20, P22, R20, U20, V22, W20, Y22    | 0        | XV <sub>DD</sub> |       |
| SD1_PLL_TPD    | V28                                       | 0        | XV <sub>DD</sub> | 17    |
| SD1_REF_CLK    | U28                                       | I        | xv <sub>DD</sub> | _     |
| SD1_REF_CLK    | U27                                       | I        | xv <sub>DD</sub> | _     |
| SD1_TST_CLK    | T22                                       |          | —                | —     |
| SD1_TST_CLK    | Т23                                       |          | —                | —     |
|                | SerDes 2                                  |          |                  |       |
| SD2_RX[0]      | AD25                                      | I        | xv <sub>DD</sub> | —     |
| SD2_RX[2]      | AD1                                       | I        | XV <sub>DD</sub> | 26    |
| SD2_RX[3]      | AB2                                       | I        | XV <sub>DD</sub> | 26    |
| SD2_RX[0]      | AD26                                      | I        | XV <sub>DD</sub> | —     |
| SD2_RX[2]      | AC1                                       | I        | XV <sub>DD</sub> | 26    |
| SD2_RX[3]      | AA2                                       | I        | XV <sub>DD</sub> | 26    |
| SD2_TX[0]      | AA21                                      | 0        | XV <sub>DD</sub> | —     |
| SD2_TX[2]      | AC4                                       | 0        | xv <sub>DD</sub> | 26    |
| SD2_TX[3]      | AA5                                       | 0        | XV <sub>DD</sub> | 26    |
| SD2_TX[0]      | AA20                                      | 0        | XV <sub>DD</sub> | —     |
| SD2_TX[2]      | AB4                                       | 0        | XV <sub>DD</sub> | 26    |
| SD2_TX[3]      | Y5                                        | 0        | XV <sub>DD</sub> | 26    |
| SD2_PLL_TPD    | AG3                                       | 0        | XV <sub>DD</sub> | 17    |
| SD2_REF_CLK    | AE2                                       | I        | XV <sub>DD</sub> | —     |



Package Description

| Signal          | Signal Package Pin Number                                                                                                |                                                       | Power<br>Supply  | Notes |  |
|-----------------|--------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|------------------|-------|--|
| V <sub>DD</sub> | L16, L14, M13, M15, M17, N12, N14, N16, N18,<br>P13, P15, P17, R12, R14, R16, R18, T13, T15,<br>T17, U12, U14, U16, U18, | Power for core<br>(1.0 V)                             | V <sub>DD</sub>  | _     |  |
| SVDD_SRDS       | M27, N25, P28, R24, R26, T24, T27, U25, W24,<br>W26, Y24, Y27, AA25, AB28, AD27                                          | Core power for<br>SerDes 1<br>transceivers<br>(1.0 V) | SV <sub>DD</sub> | _     |  |
| SVDD_SRDS2      | AB1, AC26, AD2, AE26, AG2                                                                                                | Core power for<br>SerDes 2<br>transceivers<br>(1.0 V) | SV <sub>DD</sub> | _     |  |
| XVDD_SRDS       | M21, N23, P20, R22, T20, U23, V21, W22, Y20                                                                              | Pad power for<br>SerDes 1<br>transceivers<br>(1.0 V)  | XV <sub>DD</sub> | _     |  |
| XVDD_SRDS2      | Y6, AA6, AA23, AF5, AG5                                                                                                  | Pad power for<br>SerDes 2<br>transceivers<br>(1.0 V)  | XV <sub>DD</sub> | _     |  |
| XGND_SRDS       | M20, M24, N22, P21, R23, T21, U22, V20, W23,<br>Y21                                                                      | _                                                     | _                | —     |  |
| XGND_SRDS2      | Y4, AA4, AA22, AD4, AE4, AH4                                                                                             | —                                                     | _                | _     |  |
| SGND_SRDS       | M28, N26, P24, P27, R25, T28, U24, U26, V24,<br>W25, Y28, AA24, AA26, AB24, AB27, AC24,<br>AD28                          |                                                       | _                | _     |  |
| AGND_SRDS       | V27                                                                                                                      | SerDes PLL<br>GND                                     | _                |       |  |
| SGND_SRDS2      | Y2, AA1, AB3, AC2, AC3, AC25, AD3, AD24, AE3, AE1, AE25, AF3, AH2                                                        | _                                                     | _                | _     |  |
| AGND_SRDS2      | AF1                                                                                                                      | SerDes PLL<br>GND                                     | _                | _     |  |
| AVDD_LBIU       | C28                                                                                                                      | Power for local<br>bus PLL<br>(1.0 V)                 | _                | 19    |  |
| AVDD_PCI1       | AH20                                                                                                                     | Power for PCI<br>PLL<br>(1.0 V)                       |                  | 19    |  |
| AVDD_CORE       | AH14                                                                                                                     | Power for e500<br>PLL (1.0 V)                         | _                | 19    |  |
| AVDD_PLAT       | AH18                                                                                                                     | Power for CCB<br>PLL (1.0 V)                          | _                | 19    |  |

### Table 62. MPC8544E Pinout Listing (continued)



## **19.5 Security Controller PLL Ratio**

Table 67 shows the SEC frequency ratio.

Table 67. SEC Frequency Ratio

| Signal Name | Value (Binary) | CCB CLK:SEC CLK  |
|-------------|----------------|------------------|
| LWE_B       | 0              | 2:1 <sup>1</sup> |
|             | 1              | 3:1 <sup>2</sup> |

Notes:

1. In 2:1 mode the CCB frequency must be operating  $\leq 400$  MHz.

2. In 3:1 mode any valid CCB can be used. The 3:1 mode is the default ratio for security block.

## 19.6 Frequency Options

## **19.6.1 SYSCLK to Platform Frequency Options**

Table 68 shows the expected frequency values for the platform frequency when using a CCB clock to SYSCLK ratio in comparison to the memory bus clock speed.

| CCB to SYSCLK Ratio | SYSCLK (MHz) |       |          |            |           |     |        |
|---------------------|--------------|-------|----------|------------|-----------|-----|--------|
|                     | 33.33        | 41.66 | 66.66    | 83         | 100       | 111 | 133.33 |
|                     |              |       | Platform | CCB Freque | ncy (MHz) | ·   |        |
| 2                   |              |       |          |            |           |     |        |
| 3                   |              |       |          |            | —         | 333 | 400    |
| 4                   |              |       | —        | 333        | 400       | 445 | 533    |
| 5                   |              |       | 333      | 415        | 500       |     |        |
| 6                   |              |       | 400      | 500        |           | -   |        |
| 8                   |              | 333   | 533      |            | -         |     |        |
| 9                   |              | 375   |          |            |           |     |        |
| 10                  | 333          | 417   |          |            |           |     |        |
| 12                  | 400          | 500   |          |            |           |     |        |
| 16                  | 533          |       | -        |            |           |     |        |

 Table 68. Frequency Options of SYSCLK with Respect to Memory Bus Speeds



Figure 62 depicts the primary heat transfer path for a package with an attached heat sink mounted to a printed-circuit board.



(Note the internal versus external package resistance.)

### Figure 62. Package with Heat Sink Mounted to a Printed-Circuit Board

The heat sink removes most of the heat from the device. Heat generated on the active side of the chip is conducted through the silicon and through the heat sink attach material (or thermal interface material), and finally to the heat sink. The junction-to-case thermal resistance is low enough that the heat sink attach material and heat sink thermal resistance are the dominant terms.

## 20.3.2 Thermal Interface Materials

A thermal interface material is required at the package-to-heat sink interface to minimize the thermal contact resistance. For those applications where the heat sink is attached by spring clip mechanism, Figure 63 shows the thermal performance of three thin-sheet thermal-interface materials (silicone, graphite/oil, floroether oil), a bare joint, and a joint with thermal grease as a function of contact pressure. As shown, the performance of these thermal interface materials improves with increasing contact pressure. The use of thermal grease significantly reduces the interface thermal resistance. The bare joint results in a thermal resistance approximately six times greater than the thermal grease joint.



### System Design Information

been encoded such that a high voltage level puts the device into the default state and external resistors are needed only when non-default settings are required by the user.

Careful board layout with stubless connections to these pull-down resistors coupled with the large value of the pull-down resistor should minimize the disruption of signal quality or speed for output pins thus configured.

The platform PLL ratio and e500 PLL ratio configuration pins are not equipped with these default pull-up devices.

## 21.9 JTAG Configuration Signals

Correct operation of the JTAG interface requires configuration of a group of system control pins as demonstrated in Figure 69. Care must be taken to ensure that these pins are maintained at a valid deasserted state under normal operating conditions as most have asynchronous behavior and spurious assertion will give unpredictable results.

Boundary-scan testing is enabled through the JTAG interface signals. The TRST signal is optional in the IEEE 1149.1 specification, but is provided on all processors built on Power Architecture<sup>TM</sup> technology. The device requires TRST to be asserted during reset conditions to ensure the JTAG boundary logic does not interfere with normal chip operation. While it is possible to force the TAP controller to the reset state using only the TCK and TMS signals, generally systems will assert TRST during the power-on reset flow. Simply tying TRST to HRESET is not practical because the JTAG interface is also used for accessing the common on-chip processor (COP) function.

The COP function of these processors allow a remote computer system (typically, a PC with dedicated hardware and debugging software) to access and control the internal operations of the processor. The COP interface connects primarily through the JTAG port of the processor, with some additional status monitoring signals. The COP port requires the ability to independently assert HRESET or TRST in order to fully control the processor. If the target system has independent reset sources, such as voltage monitors, watchdog timers, power supply failures, or push-button switches, then the COP reset signals must be merged into these signals with logic. The arrangement shown in Figure 69 allows the COP port to independently assert HRESET or TRST, while ensuring that the target can drive HRESET as well.

The COP interface has a standard header, shown in Figure 68, for connection to the target system, and is based on the 0.025" square-post, 0.100" centered header assembly (often called a Berg header). The connector typically has pin 14 removed as a connector key.

The COP header adds many benefits such as breakpoints, watchpoints, register and memory examination/modification, and other standard debugger features. An inexpensive option can be to leave the COP header unpopulated until needed.

There is no standardized way to number the COP header; consequently, many different pin numbers have been observed from emulator vendors. Some are numbered top-to-bottom then left-to-right, while others use left-to-right then top-to-bottom, while still others number the pins counter clockwise from pin 1 (as with an IC). Regardless of the numbering, the signal placement recommended in Figure 68 is common to all known emulators.



**Document Revision History** 

# 23 Document Revision History

This table provides a revision history for the MPC8544E hardware specification.

#### Revision Date Substantive Change(s) 8 09/2015 • In Table 10 and Table 12, removed the output leakage current rows and removed table note 4. 7 06/2014 • In Table 75, "Device Nomenclature," added full Pb-free part code. • In Table 75, "Device Nomenclature," added footnotes 3 and 4. 05/2011 6 Updated the value of t<sub>JTKLDX</sub> to 2.5 ns from 4ns in Table 50. 5 01/2011 • Updated Table 75. 4 09/2010 • Modified local bus information in Section 1.1, "Key Features," to show max local bus frequency as 133 MHz. Added footnote 28 to Table 62. • Updated solder-ball parameter in Table 61. 11/2009 • Update Section 20.3.4, "Temperature Diode," 3 • Update Table 61 Package Parameters from 95.5%sn to 96.5%sn 2 01/2009 • Update power number table to include 1067 MHz/533 MHz power numbers. Remove Part number tables from Hardware spec. The part numbers are available on Freescale web site product page. Removed I/O power numbers from the Hardware spec. and added the table to bring-up guide application note. • Update t<sub>DDKHMP</sub>, t<sub>DDKHME</sub> in Table 18. • Updated RX\_CLK duty cycle min, and max value to meet the industry standard GMII duty cycle.

• Update paragraph Section 21.3, "Decoupling Recommendations."

• Update Section 22, "Device Nomenclature," with regards to Commercial Tier.

Update in Table 48 Local Bus General Timing Parameters—PLL Bypassed

Update in Table 18 DDR SDRAM Output AC Timing Specifications tMCK Max value

• In Table 40, removed note 1 and renumbered remaining note.

Improvement to Section 16, "High-Speed Serial Interfaces (HSSI)

• Update Figure 5 DDR Output Timing Diagram.

Update Figure 59 Mechanical Dimensions

### Table 76. MPC8544E Document Revision History

1

0

06/2008

04/2008

Initial release.