

#### Welcome to E-XFL.COM

#### **Understanding Embedded - Microprocessors**

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

Ξ·ϽϚϜ

| Product Status                  | Active                                                     |
|---------------------------------|------------------------------------------------------------|
| Core Processor                  | PowerPC e500                                               |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                             |
| Speed                           | 800MHz                                                     |
| Co-Processors/DSP               | Signal Processing; SPE                                     |
| RAM Controllers                 | DDR, DDR2, SDRAM                                           |
| Graphics Acceleration           | No                                                         |
| Display & Interface Controllers | -                                                          |
| Ethernet                        | 10/100/1000Mbps (2)                                        |
| SATA                            | -                                                          |
| USB                             | -                                                          |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                           |
| Operating Temperature           | 0°C ~ 105°C (TA)                                           |
| Security Features               | -                                                          |
| Package / Case                  | 783-BBGA, FCBGA                                            |
| Supplier Device Package         | 783-FCPBGA (29x29)                                         |
| Purchase URL                    | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc8544vjanga |
|                                 |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Figure 1 shows the MPC8544E block diagram.



Figure 1. MPC8544E Block Diagram

# 2 Electrical Characteristics

This section provides the AC and DC electrical specifications and thermal characteristics for the MPC8544E. This device is currently targeted to these specifications. Some of these specifications are independent of the I/O cell, but are included for a more complete reference. These are not purely I/O buffer design specifications.

# 2.1 **Overall DC Electrical Characteristics**

This section covers the ratings, conditions, and other characteristics.

# 2.1.1 Absolute Maximum Ratings

Table 1 provides the absolute maximum ratings.

| able 1. Absolute | Maximum | Ratings <sup>1</sup> |
|------------------|---------|----------------------|
|------------------|---------|----------------------|

| Characteristic                            | Symbol           | Max Value   | Unit | Notes |
|-------------------------------------------|------------------|-------------|------|-------|
| Core supply voltage                       | V <sub>DD</sub>  | -0.3 to 1.1 | V    | —     |
| PLL supply voltage                        | AV <sub>DD</sub> | –0.3 to 1.1 | V    | _     |
| Core power supply for SerDes transceivers | SV <sub>DD</sub> | –0.3 to 1.1 | V    | —     |
| Pad power supply for SerDes transceivers  | XV <sub>DD</sub> | -0.3 to 1.1 | V    | _     |



|                                                                                         | Characteristic          |                                      | Max Value                                                            | Unit | Notes |
|-----------------------------------------------------------------------------------------|-------------------------|--------------------------------------|----------------------------------------------------------------------|------|-------|
| DDR and DDR2 DRAM I/O voltage                                                           |                         | GV <sub>DD</sub>                     | -0.3 to 2.75<br>-0.3 to 1.98                                         | V    | _     |
| Three-speed Ethernet I/O, MII management voltage                                        |                         | LV <sub>DD</sub> (eTSEC1)            | -0.3 to 3.63<br>-0.3 to 2.75                                         | V    | _     |
|                                                                                         |                         | TV <sub>DD</sub> (eTSEC3)            | -0.3 to 3.63<br>-0.3 to 2.75                                         | V    | —     |
| PCI, DUART, system control and power management, I <sup>2</sup> C, and JTAG I/O voltage |                         | OV <sub>DD</sub>                     | -0.3 to 3.63                                                         | V    | —     |
| Local bus I/O voltage                                                                   |                         | BV <sub>DD</sub>                     | -0.3 to 3.63<br>-0.3 to 2.75<br>-0.3 to 1.98                         | V    | —     |
| Input voltage                                                                           | DDR/DDR2 DRAM signals   | MV <sub>IN</sub>                     | –0.3 to (GV <sub>DD</sub> + 0.3)                                     | V    | 2     |
|                                                                                         | DDR/DDR2 DRAM reference | MV <sub>REF</sub>                    | –0.3 to (GV <sub>DD</sub> + 0.3)                                     | V    | 2     |
| Three-speed Ethernet signals                                                            |                         | LV <sub>IN</sub><br>TV <sub>IN</sub> | -0.3 to (LV <sub>DD</sub> + 0.3)<br>-0.3 to (TV <sub>DD</sub> + 0.3) | V    | 2     |
|                                                                                         | Local bus signals       | BV <sub>IN</sub>                     | -0.3 to (BV <sub>DD</sub> + 0.3)                                     | V    | —     |
| DUART, SYSCLK, system control and power management, I <sup>2</sup> C, and JTAG signals  |                         | OV <sub>IN</sub>                     | -0.3 to (OV <sub>DD</sub> + 0.3)                                     | V    | 2     |
|                                                                                         | PCI                     | OV <sub>IN</sub>                     | -0.3 to (OV <sub>DD</sub> + 0.3)                                     | V    | 2     |
| Storage temperat                                                                        | ure range               | T <sub>STG</sub>                     | –55 to 150                                                           | °C   | —     |

### Table 1. Absolute Maximum Ratings<sup>1</sup> (continued)

#### Notes:

1. Functional and tested operating conditions are given in Table 2. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause.

2. (M,L,O)V<sub>IN</sub>, and MV<sub>RFF</sub> may overshoot/undershoot to a voltage and for a maximum duration as shown in Figure 2.

## 2.1.2 Recommended Operating Conditions

Table 2 provides the recommended operating conditions for this device. Note that the values in Table 2 are the recommended and tested operating conditions. Proper device operation outside these conditions is not guaranteed.

| Table 2. Recommended Operating Conditions |  |
|-------------------------------------------|--|
|-------------------------------------------|--|

| Characteristic                            | Symbol           | Recommended<br>Value            | Unit | Notes |
|-------------------------------------------|------------------|---------------------------------|------|-------|
| Core supply voltage                       | V <sub>DD</sub>  | 1.0 ± 50 mV                     | V    |       |
| PLL supply voltage                        | AV <sub>DD</sub> | 1.0 ± 50 mV                     | V    | 1     |
| Core power supply for SerDes transceivers | SV <sub>DD</sub> | 1.0 ± 50 mV                     | V    | —     |
| Pad power supply for SerDes transceivers  | XV <sub>DD</sub> | 1.0 ± 50 mV                     | V    | —     |
| DDR and DDR2 DRAM I/O voltage             | GV <sub>DD</sub> | 2.5 V ± 125 mV<br>1.8 V ± 90 mV | V    | 2     |



Figure 2 shows the undershoot and overshoot voltages at the interfaces of the MPC8544E.



### Figure 2. Overshoot/Undershoot Voltage for GV<sub>DD</sub>/OV<sub>DD</sub>/LV<sub>DD</sub>/BV<sub>DD</sub>/TV<sub>DD</sub>

The core voltage must always be provided at nominal 1.0 V (see Table 2 for actual recommended core voltage). Voltage to the processor interface I/Os are provided through separate sets of supply pins and must be provided at the voltages shown in Table 2. The input voltage threshold scales with respect to the associated I/O supply voltage.  $OV_{DD}$  and  $LV_{DD}$  based receivers are simple CMOS I/O circuits and satisfy appropriate LVCMOS type specifications. The DDR2 SDRAM interface uses a single-ended differential receiver referenced the externally supplied  $MV_{REF}$  signal (nominally set to  $GV_{DD}/2$ ) as is appropriate for the SSTL2 electrical signaling standard.



**RESET Initialization** 

# 4.5 Other Input Clocks

For information on the input clocks of other functional blocks of the platform such as SerDes, and eTSEC, see the specific section of this document.

# 5 **RESET Initialization**

This section describes the AC electrical specifications for the RESET initialization timing requirements of the MPC8544E. Table 8 provides the RESET initialization AC timing specifications for the DDR SDRAM component(s).

| Parameter/Condition                                                                                     | Min | Мах | Unit    | Notes |
|---------------------------------------------------------------------------------------------------------|-----|-----|---------|-------|
| Required assertion time of HREST                                                                        | 100 |     | μs      | _     |
| Minimum assertion time for SRESET                                                                       | 3   |     | SYSCLKs | 1     |
| PLL input setup time with stable SYSCLK before HRESET negation                                          | 100 | —   | μs      | _     |
| Input setup time for POR configs (other than PLL config) with respect to negation of HRESET             | 4   | —   | SYSCLKs | 1     |
| Input hold time for all POR configs (including PLL config) with respect to negation of HRESET           | 2   | —   | SYSCLKs | 1     |
| Maximum valid-to-high impedance time for actively driven POR configs with respect to negation of HRESET | —   | 5   | SYSCLKs | 1     |

### Table 8. RESET Initialization Timing Specifications<sup>1</sup>

Note:

1. SYSCLK is the primary clock input for the MPC8544E.

Table 9 provides the PLL lock times.

### Table 9. PLL Lock Times

| Parameter/Condition              | Min | Мах | Unit | Notes |
|----------------------------------|-----|-----|------|-------|
| Core and platform PLL lock times | —   | 100 | μS   |       |
| Local bus PLL                    | —   | 50  | μs   |       |
| PCI bus lock time                | _   | 50  | μs   | _     |

# 6 DDR and DDR2 SDRAM

This section describes the DC and AC electrical specifications for the DDR SDRAM interface of the MPC8544E. Note that DDR SDRAM is  $GV_{DD}(typ) = 2.5 \text{ V}$  and DDR2 SDRAM is  $GV_{DD}(typ) = 1.8 \text{ V}$ .



#### DDR and DDR2 SDRAM

### Table 16 provides the input AC timing specifications for the DDR SDRAM when $GV_{DD}(typ) = 2.5 V$ .

### Table 16. DDR SDRAM Input AC Timing Specifications for 2.5-V Interface

At recommended operating conditions.

| Parameter             | Symbol          | Min                      | Мах                      | Unit | Notes |
|-----------------------|-----------------|--------------------------|--------------------------|------|-------|
| AC input low voltage  | V <sub>IL</sub> | —                        | MV <sub>REF</sub> – 0.31 | V    | —     |
| AC input high voltage | V <sub>IH</sub> | MV <sub>REF</sub> + 0.31 | —                        | V    | —     |

Table 17 provides the input AC timing specifications for the DDR SDRAM interface.

### Table 17. DDR SDRAM Input AC Timing Specifications

At recommended operating conditions.

| Parameter                             | Symbol              | Min  | Мах | Unit | Notes |
|---------------------------------------|---------------------|------|-----|------|-------|
| Controller skew for MDQS—MDQ/MECC/MDM | t <sub>CISKEW</sub> |      |     | ps   | 1, 2  |
| 533 MHz                               |                     | -300 | 300 |      | 3     |
| 400 MHz                               |                     | -365 | 365 |      | —     |
| 333 MHz                               |                     | -390 | 390 |      | _     |

#### Notes:

1. t<sub>CISKEW</sub> represents the total amount of skew consumed by the controller between MDQS[n] and any corresponding bit that will be captured with MDQS[n]. This should be subtracted from the total timing budget.

- 2. The amount of skew that can be tolerated from MDQS to a corresponding MDQ signal is called  $t_{DISKEW}$ . This can be determined by the following equation:  $t_{DISKEW} = \pm (T/4 abs(t_{CISKEW}))$ , where T is the clock period and  $abs(t_{CISKEW})$  is the absolute value of  $t_{CISKEW}$ . See Figure 3.
- 3. Maximum DDR1 frequency is 400 MHz.

Figure 3 shows the DDR SDRAM input timing diagram.



Figure 3. DDR SDRAM Input Timing Diagram (t<sub>DISKEW</sub>)



#### Enhanced Three-Speed Ethernet (eTSEC), MII Management

| Parameter                                    | Symbol                            | Min | Тур | Мах   | Unit | Notes                       |
|----------------------------------------------|-----------------------------------|-----|-----|-------|------|-----------------------------|
| Output differential voltage <sup>2,3,5</sup> | IV <sub>OD</sub> I                | 323 | 500 | 725   | mV   | Equalization setting: 1.0x  |
|                                              |                                   | 296 | 459 | 665   |      | Equalization setting: 1.09x |
|                                              |                                   | 269 | 417 | 604   |      | Equalization setting: 1.2x  |
|                                              |                                   | 243 | 376 | 545   |      | Equalization setting: 1.33x |
|                                              |                                   | 215 | 333 | 483   |      | Equalization setting: 1.5x  |
|                                              |                                   | 189 | 292 | 424   |      | Equalization setting: 1.71x |
|                                              |                                   | 162 | 250 | 362   |      | Equalization setting: 2.0x  |
| Output offset voltage                        | V <sub>OS</sub>                   | 425 | 500 | 577.5 | mV   | 1, 4                        |
| Output impedance (single ended)              | R <sub>O</sub>                    | 40  | —   | 60    | Ω    | —                           |
| Mismatch in a pair                           | $\Delta R_{O}$                    | _   | —   | 10    | %    | —                           |
| Change in V <sub>OD</sub> between 0 and 1    | $\Delta  V_{OD} $                 | _   | _   | 25    | mV   | _                           |
| Change in $V_{OS}$ between 0 and 1           | $\Delta V_{OS}$                   | _   |     | 25    | mV   | _                           |
| Output current on short to GND               | I <sub>SA</sub> , I <sub>SB</sub> |     |     | 40    | mA   |                             |

### Table 24. DC Transmitter Electrical Characteristics (continued)

### Notes:

1. This will not align to DC-coupled SGMII.

2.  $|V_{OD}| = |V_{SD2_TXn} - V_{\overline{SD2_TXn}}|$ .  $|V_{OD}|$  is also referred as output differential peak voltage.  $V_{TX-DIFFp-p} = 2*|V_{OD}|$ .

3. The IV<sub>OD</sub>I value shown in the table assumes the following transmit equalization setting in the XMITEQCD (for SerDes 2 lane 2 and 3) bit field of MPC8544E SerDes 2 control register 1:

•The MSbit (bit 0) of the above bit field is set to zero (selecting the full V<sub>DD-DIFF-p-p</sub> amplitude—power up default);

•The LSbits (bit [1:3]) of the above bit field is set based on the equalization setting shown in this table.

4.  $V_{\text{OS}}$  is also referred to as output common mode voltage.

5. The  $|V_{OD}|$  value shown in the Typ column is based on the condition of  $XV_{DD\_SRDS2-Typ} = 1.0$  V, no common mode offset variation ( $V_{OS} = 500$  mV), SerDes2 transmitter is terminated with  $100-\Omega$  differential load between SD2\_TX[n] and SD2\_TX[n].





Figure 7 shows an example of a 4-wire AC-coupled SGMII serial link connection.



Figure 8 shows an SGMII transmitter DC measurement circuit.



Figure 8. SGMII Transmitter DC Measurement Circuit

Table 25 shows the DC receiver electrical characteristics.

**Table 25. DC Receiver Electrical Characteristics** 

| Parameter              | Symbol                | Min | Тур | Max  | Unit | Notes |
|------------------------|-----------------------|-----|-----|------|------|-------|
| Supply Voltage         | V <sub>DD_SRDS2</sub> | 0.9 | 1.0 | 1.05 | V    | _     |
| DC input voltage range | —                     |     |     | _    | —    | 1     |



## 8.4.2 SGMII Receive AC Timing Specifications

Table 27 provides the SGMII receive AC timing specifications. Source synchronous clocking is not supported. Clock is recovered from the data. Figure 9 shows the SGMII receiver input compliance mask eye diagram.

### Table 27. SGMII Receiver AC Timing Specifications

| Parameter                                          | Symbol          | Min    | Тур | Max               | Unit   | Notes |
|----------------------------------------------------|-----------------|--------|-----|-------------------|--------|-------|
| Deterministic jitter tolerance                     | J <sub>D</sub>  | 0.37   | _   | _                 | UI p-p | 1     |
| Combined deterministic and random jitter tolerance | J <sub>DR</sub> | 0.55   | _   | _                 | UI p-p | 1     |
| Sinusoidal jitter tolerance                        | Jsin            | 0.1    | _   | _                 | UI p-p | 1     |
| Total jitter tolerance                             | J <sub>T</sub>  | 0.65   | _   | _                 | UI p-p | 1     |
| Bit error ratio                                    | BER             | —      | —   | 10 <sup>-12</sup> | —      | _     |
| Unit interval                                      | UI              | 799.92 | 800 | 800.08            | ps     | 2     |
| AC coupling capacitor                              | C <sub>TX</sub> | 5      |     | 200               | nF     | 3     |

At recommended operating conditions with XVDD\_SRDS2 =  $1.0 V \pm 5\%$ .

Notes:

1. Measured at receiver.

2. Each UI value is 800 ps  $\pm$  100 ppm.

3. The external AC coupling capacitor is required. It's recommended to be placed near the device transmitter outputs.



Figure 9. Receive Input Compliance Mask



Enhanced Three-Speed Ethernet (eTSEC), MII Management

## 8.7.1 TBI Transmit AC Timing Specifications

Table 34 provides the TBI transmit AC timing specifications.

### Table 34. TBI Transmit AC Timing Specifications

At recommended operating conditions with L/TVDD of 3.3 V  $\pm$  5% or 2.5 V  $\pm$  5%

| Parameter/Condition            | Symbol <sup>1</sup> | Min | Тур | Max | Unit | Notes |
|--------------------------------|---------------------|-----|-----|-----|------|-------|
| GTX_CLK clock period           | t <sub>GTX</sub>    | _   | 8.0 | _   | ns   | —     |
| GTX_CLK to TCG[9:0] delay time | t <sub>TTKHDX</sub> | 0.2 | —   | 5.0 | ns   | 2     |
| GTX_CLK rise (20%–80%)         | t <sub>TTXR</sub>   | _   | —   | 1.0 | ns   | —     |
| GTX_CLK fall time (80%-20%)    | t <sub>TTXF</sub>   | _   | —   | 1.0 | ns   | —     |

Notes:

1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>TTKHDV</sub> symbolizes the TBI transmit timing (TT) with respect to the time from t<sub>TTX</sub> (K) going high (H) until the referenced data signals (D) reach the valid state (V) or setup time. Also, t<sub>TTKHDX</sub> symbolizes the TBI transmit timing (TT) with respect to the time from t<sub>TTX</sub> (K) going high (H) until the referenced data signals (D) reach the valid state (V) or setup time. Also, t<sub>TTKHDX</sub> symbolizes the TBI transmit timing (TT) with respect to the time from t<sub>TTX</sub> (K) going high (H) until the referenced data signals (D) reach the invalid state (X) or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>TTX</sub> represents the TBI (T) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub>

### Figure 19 shows the TBI transmit AC timing diagram.



Figure 19. TBI Transmit AC Timing Diagram

## 8.7.2 TBI Receive AC Timing Specifications

Table 35 provides the TBI receive AC timing specifications.

| Table 35. TBI Receive AC | <b>Timing Specifications</b> |
|--------------------------|------------------------------|
|--------------------------|------------------------------|

At recommended operating conditions with L/TVDD of 3.3 V  $\pm$  5% or 2.5 V  $\pm$  5%.

| Parameter/Condition          | Symbol <sup>1</sup> | Min | Тур  | Мах | Unit | Notes |
|------------------------------|---------------------|-----|------|-----|------|-------|
| PMA_RX_CLK[0:1] clock period | t <sub>TRX</sub>    | _   | 16.0 | _   | ns   | _     |
| PMA_RX_CLK[0:1] skew         | t <sub>SKTRX</sub>  | 7.5 | _    | 8.5 | ns   | —     |

Data valid t<sub>TTKHDV</sub> to GTX\_CLK Min setup time is a function of clock period and max hold time (Min setup = cycle time – Max delay).



### Table 45. Local Bus General Timing Parameters (BV<sub>DD</sub> = 3.3 V)—PLL Enabled (continued)

| Parameter                                            | Symbol <sup>1</sup>  | Min | Мах | Unit | Notes |
|------------------------------------------------------|----------------------|-----|-----|------|-------|
| Local bus clock to output high impedance for LAD/LDP | t <sub>LBKHOZ2</sub> | _   | 2.5 | ns   | 5     |

Notes:

The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one (1). Also, t<sub>LBKHOX</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time.
</sub>

2. All timings are in reference to LSYNC\_IN for PLL enabled and internal local bus clock for PLL bypass mode.

3. All signals are measured from  $BV_{DD}/2$  of the rising edge of LSYNC\_IN for PLL enabled or internal local bus clock for PLL bypass mode to  $0.4 \times BV_{DD}$  of the signal in question for 3.3-V signaling levels.

4. Input timings are measured at the pin.

5. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.

- 6. t<sub>LBOTOT</sub> is a measurement of the minimum time between the negation of LALE and any change in LAD. t<sub>LBOTOT</sub> is programmed with the LBCR[AHD] parameter.
- 7. Maximum possible clock skew between a clock LCLK[m] and a relative clock LCLK[n]. Skew measured between complementary signals at BV<sub>DD</sub>/2.

### Table 46 describes the general timing parameters of the local bus interface at $BV_{DD} = 2.5$ V.

# Table 46. Local Bus General Timing Parameters (BV<sub>DD</sub> = 2.5 V)—PLL Enabled

| Parameter                                                                       | Symbol <sup>1</sup>                 | Min | Мах | Unit | Notes |
|---------------------------------------------------------------------------------|-------------------------------------|-----|-----|------|-------|
| Local bus cycle time                                                            | t <sub>LBK</sub>                    | 7.5 | 12  | ns   | 2     |
| Local bus duty cycle                                                            | t <sub>LBKH/</sub> t <sub>LBK</sub> | 43  | 57  | %    | —     |
| LCLK[n] skew to LCLK[m] or LSYNC_OUT                                            | t <sub>lbkskew</sub>                | —   | 150 | ps   | 7     |
| Input setup to local bus clock (except LUPWAIT)                                 | t <sub>LBIVKH1</sub>                | 2.4 | —   | ns   | 3, 4  |
| LUPWAIT input setup to local bus clock                                          | t <sub>LBIVKH2</sub>                | 1.8 | —   | ns   | 3, 4  |
| Input hold from local bus clock (except LUPWAIT)                                | t <sub>LBIXKH1</sub>                | 1.1 | —   | ns   | 3, 4  |
| LUPWAIT input hold from local bus clock                                         | t <sub>LBIXKH2</sub>                | 1.1 | —   | ns   | 3, 4  |
| LALE output transition to LAD/LDP output transition (LATCH setup and hold time) | t <sub>lbotot</sub>                 | 1.5 | —   | ns   | 6     |
| Local bus clock to output valid (except LAD/LDP and LALE)                       | t <sub>LBKHOV1</sub>                | _   | 2.8 | ns   | _     |
| Local bus clock to data valid for LAD/LDP                                       | t <sub>LBKHOV2</sub>                | —   | 2.8 | ns   | 3     |
| Local bus clock to address valid for LAD                                        | t <sub>LBKHOV3</sub>                | —   | 2.8 | ns   | 3     |
| Local bus clock to LALE assertion                                               | t <sub>LBKHOV4</sub>                | —   | 2.8 | ns   | 3     |
| Output hold from local bus clock (except LAD/LDP and LALE)                      | t <sub>LBKHOX1</sub>                | 0.8 | —   | ns   | 3     |
| Output hold from local bus clock for LAD/LDP                                    | t <sub>LBKHOX2</sub>                | 0.8 | —   | ns   | 3     |
| Local bus clock to output high Impedance (except LAD/LDP and LALE)              | t <sub>LBKHOZ1</sub>                | —   | 2.6 | ns   | 5     |



Figure 28 through Figure 33 show the local bus signals.



Table 48 describes the general timing parameters of the local bus interface at  $V_{DD}$  = 3.3 V DC with PLL disabled.

| Parameter                                                             | Symbol <sup>1</sup>                 | Min  | Max | Unit | Notes |
|-----------------------------------------------------------------------|-------------------------------------|------|-----|------|-------|
| Local bus cycle time                                                  | t <sub>LBK</sub>                    | 12   | _   | ns   | 2     |
| Local bus duty cycle                                                  | t <sub>LBKH/</sub> t <sub>LBK</sub> | 43   | 57  | %    | _     |
| Internal launch/capture clock to LCLK delay                           | t <sub>LBKHKT</sub>                 | 1.2  | 4.9 | ns   | _     |
| Input setup to local bus clock (except LUPWAIT)                       | t <sub>LBIVKH1</sub>                | 7.4  | _   | ns   | 4, 5  |
| LUPWAIT input setup to local bus clock                                | t <sub>LBIVKL2</sub>                | 6.75 | _   | ns   | 4, 5  |
| Input hold from local bus clock (except LUPWAIT)                      | t <sub>LBIXKH1</sub>                | -0.2 | _   | ns   | 4, 5  |
| LUPWAIT input hold from local bus clock                               | t <sub>LBIXKL2</sub>                | -0.2 | _   | ns   | 4, 5  |
| LALE output transition to LAD/LDP output transition (LATCH hold time) | t <sub>lbotot</sub>                 | 1.5  | —   | ns   | 6     |
| Local bus clock to output valid (except LAD/LDP and LALE)             | t <sub>LBKLOV1</sub>                | —    | 1.6 | ns   | _     |

Table 48. Local Bus General Timing Parameters—PLL Bypassed



Local Bus



Figure 30. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 4 (PLL Enabled)







Figure 31. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 4 (PLL Bypass Mode)

Figure 42 shows the PCI input AC timing conditions.



Figure 42. PCI Input AC Timing Measurement Conditions

Figure 43 shows the PCI output AC timing conditions.



Figure 43. PCI Output AC Timing Measurement Condition

# 16 High-Speed Serial Interfaces (HSSI)

The MPC8544E features two serializer/deserializer (SerDes) interfaces to be used for high-speed serial interconnect applications. The SerDes1 dedicated for PCI Express data transfers. The SerDes2 can be used for PCI Express and/or SGMII application. This section describes the common portion of SerDes DC electrical specifications, which is the DC requirement for SerDes Reference Clocks. The SerDes data lane's transmitter and receiver reference circuits are also shown.

# 16.1 Signal Terms Definition

The SerDes utilizes differential signaling to transfer data across the serial link. This section defines terms used in the description and specification of differential signals.

Figure 44 shows how the signals are defined. For illustration purpose, only one SerDes lane is used for description. The figure shows waveform for either a transmitter output (SD*n*\_TX and  $\overline{SDn}_T\overline{X}$ ) or a receiver input (SD*n*\_RX and  $\overline{SDn}_R\overline{X}$ ). Each signal swings between A Volts and B Volts where A > B.



PCI Express

| Table 60. Differential Receiver | <sup>·</sup> (RX) Input | Specifications | (continued) |
|---------------------------------|-------------------------|----------------|-------------|
|---------------------------------|-------------------------|----------------|-------------|

| Symbol                                        | Parameter                                                                                | Min   | Nom | Max | Units | Comments                                                                                                                                                                                                                                                                                                                                                                                        |
|-----------------------------------------------|------------------------------------------------------------------------------------------|-------|-----|-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>RX-EYE</sub> -MEDIAN-to-MAX<br>-JITTER | Maximum time<br>between the jitter<br>median and<br>maximum deviation<br>from the median |       | _   | 0.3 | UI    | Jitter is defined as the measurement<br>variation of the crossing points ( $V_{RX-DIFFp-p}$<br>= 0 V) in relation to a recovered TX UI. A<br>recovered TX UI is calculated over 3500<br>consecutive unit intervals of sample data.<br>Jitter is measured using all edges of the 250<br>consecutive UI in the center of the 3500 UI<br>used for calculating the TX UI. See Notes 2,<br>3, and 7. |
| V <sub>RX-CM-ACp</sub>                        | AC peak common<br>mode input voltage                                                     | _     | _   | 150 | mV    | $ \begin{split} & V_{RX-CM-ACp} =  V_{RXD+} - V_{RXD-}  \div 2 - \\ & V_{RX-CM-DC} \\ & V_{RX-CM-DC} = DC_{(avg)} \text{ of }  V_{RX-D+} - V_{RX-D-} /2 \\ & See Note  2. \end{split} $                                                                                                                                                                                                         |
| RL <sub>RX-DIFF</sub>                         | Differential return<br>loss                                                              | 15    | _   | _   | dB    | Measured over 50 MHz to 1.25 GHz with the<br>D+ and D– lines biased at +300 and<br>–300 mV, respectively. See Note 4.                                                                                                                                                                                                                                                                           |
| RL <sub>RX-CM</sub>                           | Common mode<br>return loss                                                               | 6     |     |     | dB    | Measured over 50 MHz to 1.25 GHz with the D+ and D– lines biased at 0 V. See Note 4.                                                                                                                                                                                                                                                                                                            |
| Z <sub>RX-DIFF-DC</sub>                       | DC differential input<br>impedance                                                       | 80    | 100 | 120 | Ω     | RX DC differential mode impedance. See Note 5.                                                                                                                                                                                                                                                                                                                                                  |
| Z <sub>RX-DC</sub>                            | DC input impedance                                                                       | 40    | 50  | 60  | Ω     | Required RX D+ as well as D– DC<br>impedance (50 $\pm$ 20% tolerance).<br>See Notes 2 and 5.                                                                                                                                                                                                                                                                                                    |
| Z <sub>RX-HIGH-IMP-DC</sub>                   | Powered down DC input impedance                                                          | 200 k | _   | _   | Ω     | Required RX D+ as well as D– DC<br>impedance when the receiver terminations<br>do not have power. See Note 6.                                                                                                                                                                                                                                                                                   |
| V <sub>RX-IDLE-DET-DIFFp-p</sub>              | Electrical idle detect threshold                                                         | 65    | _   | 175 | mV    | $V_{RX-IDLE-DET-DIFFp-p} = 2 \times  V_{RX-D+} - V_{RX-D-} $<br>Measured at the package pins of the<br>receiver.                                                                                                                                                                                                                                                                                |
| T <sub>RX-IDLE-DET-DIFF-</sub><br>ENTERTIME   | Unexpected<br>electrical idle enter<br>detect threshold<br>integration time              |       | _   | 10  | ms    | An unexpected electrical idle ( $V_{RX-DIFFp-p}$<br>< $V_{RX-IDLE-DET-DIFFp-p}$ ) must be recognized<br>no longer than $T_{RX-IDLE-DET-DIFF-ENTERING}$ to<br>signal an unexpected idle condition.                                                                                                                                                                                               |



Package Description

### Table 62. MPC8544E Pinout Listing (continued)

| Signal                     | Package Pin Number                             | Pin Type | Power<br>Supply  | Notes           |
|----------------------------|------------------------------------------------|----------|------------------|-----------------|
| SD2_REF_CLK                | AF2                                            | I        | XV <sub>DD</sub> | _               |
| SD2_TST_CLK                | AG4                                            | _        | —                | _               |
| SD2_TST_CLK                | AF4                                            | _        | —                | _               |
|                            | General-Purpose Output                         |          |                  |                 |
| GPOUT[0:7]                 | AF22, AH23, AG27, AH25, AF21, AF25, AG26, AF26 | 0        | OV <sub>DD</sub> | _               |
|                            | General-Purpose Input                          |          |                  | •               |
| GPIN[0:7]                  | AH24, AG24, AD23, AE21, AD22, AF23, AG25, AE20 | I        | OV <sub>DD</sub> | _               |
|                            | System Control                                 |          | I                | I               |
| HRESET                     | AG16                                           | I        | OV <sub>DD</sub> |                 |
| HRESET_REQ                 | AG15                                           | 0        | OV <sub>DD</sub> | 21              |
| SRESET                     | AG19                                           | I        | OV <sub>DD</sub> |                 |
| CKSTP_IN                   | AH5                                            | I        | OV <sub>DD</sub> | —               |
| CKSTP_OUT                  | AA12                                           | 0        | OV <sub>DD</sub> | 2, 4            |
|                            | Debug                                          |          |                  |                 |
| TRIG_IN                    | AC5                                            | I        | OV <sub>DD</sub> | —               |
| TRIG_OUT/READY/<br>QUIESCE | AB5                                            | 0        | OV <sub>DD</sub> | 5, 8, 15,<br>21 |
| MSRCID[0:1]                | Y7, W9                                         | 0        | OV <sub>DD</sub> | 4, 5, 8         |
| MSRCID[2:4]                | AA9, AB6, AD5                                  | 0        | OV <sub>DD</sub> | 5, 15, 21       |
| MDVAL                      | Y8                                             | 0        | OV <sub>DD</sub> | 5               |
| CLK_OUT                    | AE16                                           | 0        | OV <sub>DD</sub> | 10              |
|                            | Clock                                          |          |                  |                 |
| RTC                        | AF15                                           | I        | OV <sub>DD</sub> | —               |
| SYSCLK                     | AH16                                           | I        | OV <sub>DD</sub> | —               |
|                            | JTAG                                           |          |                  |                 |
| тск                        | AG28                                           | I        | OV <sub>DD</sub> | —               |
| TDI                        | AH28                                           | I        | OV <sub>DD</sub> | 11              |
| TDO                        | AF28                                           | 0        | OV <sub>DD</sub> | 10              |
| TMS                        | AH27                                           | I        | OV <sub>DD</sub> | 11              |
| TRST                       | AH22                                           | I        | OV <sub>DD</sub> | 11              |



Package Description

| Signal          | Package Pin Number                                                                                                       | Pin Type                                              | Power<br>Supply  | Notes |
|-----------------|--------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|------------------|-------|
| V <sub>DD</sub> | L16, L14, M13, M15, M17, N12, N14, N16, N18,<br>P13, P15, P17, R12, R14, R16, R18, T13, T15,<br>T17, U12, U14, U16, U18, | Power for core<br>(1.0 V)                             | V <sub>DD</sub>  | _     |
| SVDD_SRDS       | M27, N25, P28, R24, R26, T24, T27, U25, W24,<br>W26, Y24, Y27, AA25, AB28, AD27                                          | Core power for<br>SerDes 1<br>transceivers<br>(1.0 V) | SV <sub>DD</sub> | _     |
| SVDD_SRDS2      | AB1, AC26, AD2, AE26, AG2                                                                                                | Core power for<br>SerDes 2<br>transceivers<br>(1.0 V) | SV <sub>DD</sub> | _     |
| XVDD_SRDS       | M21, N23, P20, R22, T20, U23, V21, W22, Y20                                                                              | Pad power for<br>SerDes 1<br>transceivers<br>(1.0 V)  | XV <sub>DD</sub> | _     |
| XVDD_SRDS2      | Y6, AA6, AA23, AF5, AG5                                                                                                  | Pad power for<br>SerDes 2<br>transceivers<br>(1.0 V)  | XV <sub>DD</sub> | _     |
| XGND_SRDS       | M20, M24, N22, P21, R23, T21, U22, V20, W23,<br>Y21                                                                      | _                                                     | _                | —     |
| XGND_SRDS2      | Y4, AA4, AA22, AD4, AE4, AH4                                                                                             | —                                                     | _                | _     |
| SGND_SRDS       | M28, N26, P24, P27, R25, T28, U24, U26, V24,<br>W25, Y28, AA24, AA26, AB24, AB27, AC24,<br>AD28                          |                                                       | _                | _     |
| AGND_SRDS       | V27                                                                                                                      | SerDes PLL<br>GND                                     | _                |       |
| SGND_SRDS2      | Y2, AA1, AB3, AC2, AC3, AC25, AD3, AD24, AE3, AE1, AE25, AF3, AH2                                                        | _                                                     | _                | _     |
| AGND_SRDS2      | AF1                                                                                                                      | SerDes PLL<br>GND                                     | _                | _     |
| AVDD_LBIU       | C28                                                                                                                      | Power for local<br>bus PLL<br>(1.0 V)                 | _                | 19    |
| AVDD_PCI1       | AH20                                                                                                                     | Power for PCI<br>PLL<br>(1.0 V)                       |                  | 19    |
| AVDD_CORE       | AH14                                                                                                                     | Power for e500<br>PLL (1.0 V)                         | _                | 19    |
| AVDD_PLAT       | AH18                                                                                                                     | Power for CCB<br>PLL (1.0 V)                          | _                | 19    |

### Table 62. MPC8544E Pinout Listing (continued)



| Signal          | Package Pin Number                                                                                                                                                                                                                                                                                                                         | Pin Type                               | Power<br>Supply      | Notes |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|----------------------|-------|
| AVDD_SRDS       | W28                                                                                                                                                                                                                                                                                                                                        | Power for<br>SRDSPLL<br>(1.0 V)        | _                    | 19    |
| AVDD_SRDS2      | AG1                                                                                                                                                                                                                                                                                                                                        | Power for<br>SRDSPLL<br>(1.0 V)        | _                    | 19    |
| SENSEVDD        | W11                                                                                                                                                                                                                                                                                                                                        | 0                                      | V <sub>DD</sub>      | 12    |
| SENSEVSS        | W10                                                                                                                                                                                                                                                                                                                                        | —                                      | _                    | 12    |
| Analog Signals  |                                                                                                                                                                                                                                                                                                                                            |                                        |                      |       |
| MVREF           | A28                                                                                                                                                                                                                                                                                                                                        | Reference<br>voltage signal<br>for DDR | MVREF                | _     |
| SD1_IMP_CAL_RX  | M26                                                                                                                                                                                                                                                                                                                                        | —                                      | 200 $\Omega$ to GND  |       |
| SD1_IMP_CAL_TX  | AE28                                                                                                                                                                                                                                                                                                                                       | —                                      | 100 $\Omega$ to GND  | _     |
| SD1_PLL_TPA     | V26                                                                                                                                                                                                                                                                                                                                        |                                        | AVDD_SRDS<br>ANALOG  | 17    |
| SD2_IMP_CAL_RX  | АНЗ                                                                                                                                                                                                                                                                                                                                        | I                                      | 200 $\Omega$ to GND  |       |
| SD2_IMP_CAL_TX  | Y1                                                                                                                                                                                                                                                                                                                                         | I                                      | 100 $\Omega$ to GND  |       |
| SD2_PLL_TPA     | AH1                                                                                                                                                                                                                                                                                                                                        | 0                                      | AVDD_SRDS2<br>ANALOG | 17    |
| No Connect Pins |                                                                                                                                                                                                                                                                                                                                            |                                        |                      |       |
| NC              | C19, D7, D10, K13, L6, K9, B6, F12, J7, M19,<br>M25, N19, N24, P19, R19, AB19, T12, W3,<br>M12, W5, P12, T19, W1, W7, L13, U19, W4, V8,<br>V9, V10, V11, V12, V13, V14, V15, V16, V17,<br>V18, V19, W2, W6, W8, T11, U11, W12, W13,<br>W14, W15, W16, W17, W18, W19, W27, V25,<br>Y17, Y18, Y19, AA18, AA19, AB20, AB21,<br>AB22, AB23, J9 | _                                      | _                    | _     |

Notes:

1.All multiplexed signals are listed only once and do not re-occur. For example, LCS5/DMA\_REQ2 is listed only once in the Local Bus Controller Interface section, and is not mentioned in the DMA section even though the pin also functions as DMA\_REQ2.

2. Recommend a weak pull-up resistor (2–10 K $\Omega$ ) be placed on this pin to OV<sub>DD</sub>.

3. This pin must always be pulled high.

4. This pin is a reset configuration pin. It has a weak internal pull-up P-FET which is enabled only when the processor is in the reset state. This pull-up is designed such that it can be overpowered by an external 4.7-kΩ pull-down resistor. However, if the signal is intended to be high after reset, and if there is any device on the net which might pull down the value of the net at reset, then a pull-up or active driver is needed. TSEC3\_TXD[3] (cfg\_srds\_sgmii\_refclk) is an exception, because the default value of this configuration signal is low (0). Thus, no external pull-down resistor is needed for selecting the default configuration value.

5. Treat these pins as no connects (NC) unless using debug address functionality.



where:

- $I_{fw} =$  Forward current
- $I_s =$ Saturation current
- $V_d$  = Voltage at diode
- $V_f =$  Voltage forward biased
- $V_{\rm H}$  = Diode voltage while  $I_{\rm H}$  is flowing
- $V_{L}$  = Diode voltage while  $I_{L}$  is flowing
- $I_{\rm H}$  = Larger diode bias current
- $I_{L}$  = Smaller diode bias current
- q = Charge of electron  $(1.6 \times 10^{-19} \text{ C})$
- n = Ideality factor (normally 1.0)
- K = Boltzman's constant  $(1.38 \times 10^{-23} \text{ Joules/K})$
- T = Temperature (Kelvins)

The ratio of I<sub>H</sub> to I<sub>L</sub> is usually selected to be 10:1. The above simplifies to the following:

$$V_{\rm H} - V_{\rm L} = 1.986 \times 10^{-4} \times nT$$

Solving for T, the equation becomes:

$$nT = \frac{V_{\rm H} - V_{\rm L}}{1.986 \times 10^{-4}}$$

# 21 System Design Information

This section provides electrical and thermal design recommendations for successful application of the MPC8544E.

# 21.1 System Clocking

This device includes six PLLs:

- The platform PLL generates the platform clock from the externally supplied SYSCLK input. The frequency ratio between the platform and SYSCLK is selected using the platform PLL ratio configuration bits as described in Section 19.2, "CCB/SYSCLK PLL Ratio."
- The e500 core PLL generates the core clock as a slave to the platform clock. The frequency ratio between the e500 core clock and the platform clock is selected using the e500 PLL ratio configuration bits as described in Section 19.3, "e500 Core PLL Ratio."
- The PCI PLL generates the clocking for the PCI bus.
- The local bus PLL generates the clock for the local bus.
- There are two PLLs for the SerDes block.



#### System Design Information

Figure 69 shows the JTAG interface connection.



#### Notes:

- 1. The COP port and target board should be able to independently assert HRESET and TRST to the processor in order to fully control the processor as shown here.
- 2. Populate this with a 10- $\Omega$  resistor for short-circuit/current-limiting protection.
- 3. The KEY location (pin 14) is not physically present on the COP header.
- 4. Although pin 12 is defined as a No Connect, some debug tools may use pin 12 as an additional GND pin for improved signal integrity.
- This switch is included as a precaution for BSDL testing. The switch should be closed to position A during BSDL testing to avoid accidentally asserting the TRST line. If BSDL testing is not being performed, this switch should be closed to position B.
- 6. Asserting SRESET causes a machine check interrupt to the e500 core.

### Figure 69. JTAG Interface Connection