Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M4 | | Core Size | 32-Bit Single-Core | | Speed | 50MHz | | Connectivity | I <sup>2</sup> C, IrDA, SPI, UART/USART, USB, USB OTG | | Peripherals | DMA, I <sup>2</sup> S, LVD, POR, PWM, WDT | | Number of I/O | 20 | | Program Memory Size | 32KB (32K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 2K x 8 | | RAM Size | 8K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V | | Data Converters | A/D 6x16b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 105°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 32-VFQFN Exposed Pad | | Supplier Device Package | 32-QFN-EP (5x5) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mk20dx32vfm5 | ## 3.1 Definition: Operating requirement An *operating requirement* is a specified value or range of values for a technical characteristic that you must guarantee during operation to avoid incorrect operation and possibly decreasing the useful life of the chip. ### 3.1.1 Example This is an example of an operating requirement, which you must meet for the accompanying operating behaviors to be guaranteed: | Symbol | Description | Min. | Max. | Unit | |----------|---------------------------|------|------|------| | $V_{DD}$ | 1.0 V core supply voltage | 0.9 | 1.1 | V | ## 3.2 Definition: Operating behavior An *operating behavior* is a specified value or range of values for a technical characteristic that are guaranteed during operation if you meet the operating requirements and any other specified conditions. ### 3.2.1 Example This is an example of an operating behavior, which is guaranteed if you meet the accompanying operating requirements: | Symbol | Description | Min. | Max. | Unit | |-----------------|----------------------------------------------|------|------|------| | I <sub>WP</sub> | Digital I/O weak pullup/<br>pulldown current | 10 | 130 | μΑ | ### 3.3 Definition: Attribute An *attribute* is a specified value or range of values for a technical characteristic that are guaranteed, regardless of whether you meet the operating requirements. ## 4 Ratings ## 4.1 Thermal handling ratings | Symbol | Description | Min. | Max. | Unit | Notes | |------------------|-------------------------------|-------------|------|------|-------| | T <sub>STG</sub> | Storage temperature | <b>-</b> 55 | 150 | °C | 1 | | T <sub>SDR</sub> | Solder temperature, lead-free | _ | 260 | °C | 2 | <sup>1.</sup> Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life. ## 4.2 Moisture handling ratings | | Symbol | Description | Min. | Max. | Unit | Notes | |---|--------|----------------------------|------|------|------|-------| | Ī | MSL | Moisture sensitivity level | _ | 3 | _ | 1 | Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices. ## 4.3 ESD handling ratings | Symbol | Description | Min. | Max. | Unit | Notes | |------------------|-------------------------------------------------------|-------|-------|------|-------| | V <sub>HBM</sub> | Electrostatic discharge voltage, human body model | -2000 | +2000 | V | 1 | | V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500 | +500 | V | 2 | | I <sub>LAT</sub> | Latch-up current at ambient temperature of 105°C | -100 | +100 | mA | | <sup>1.</sup> Determined according to JEDEC Standard JESD22-A114, *Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)*. ## 4.4 Voltage and current operating ratings | Symbol | Description | Min. | Max. | Unit | |----------|------------------------|------|------|------| | $V_{DD}$ | Digital supply voltage | -0.3 | 3.8 | V | <sup>2.</sup> Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices. <sup>2.</sup> Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components. Table 5. Power mode transition operating behaviors | Symbol | Description | Min. | Max. | Unit | Notes | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------| | t <sub>POR</sub> | After a POR event, amount of time from the point $V_{DD}$ reaches 1.71 V to execution of the first instruction across the operating temperature range of the chip. | _ | 300 | μs | 1 | | | • VLLS0 → RUN | _ | 130 | μs | | | | • VLLS1 → RUN | _ | 130 | μs | | | | • VLLS2 → RUN | _ | 70 | μs | | | | • VLLS3 → RUN | _ | 70 | μs | | | | • LLS → RUN | _ | 6 | μs | | | | • VLPS → RUN | _ | 5.2 | μs | | | | • STOP → RUN | _ | 5.2 | μs | | <sup>1.</sup> Normal boot (FTFL\_OPT[LPBOOT]=1) # 5.2.5 Power consumption operating behaviors Table 6. Power consumption operating behaviors | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |----------------------|--------------------------------------------------------------------------------------------------|--------|--------------|--------------|----------|-------| | I <sub>DDA</sub> | Analog supply current | _ | _ | See note | mA | 1 | | I <sub>DD_RUN</sub> | Run mode current — all peripheral clocks disabled, code executing from flash • @ 1.8V • @ 3.0V | | 13.7<br>13.9 | 15.1<br>15.3 | mA<br>mA | 2 | | I <sub>DD_RUN</sub> | Run mode current — all peripheral clocks enabled, code executing from flash • @ 1.8V | _ | 16.1 | 18.2 | mA | 3, 4 | | | @ 3.0V @ 25°C @ 125°C | _<br>_ | 16.3<br>16.7 | 17.7<br>18.4 | mA<br>mA | | | I <sub>DD_WAIT</sub> | Wait mode high frequency current at 3.0 V — all peripheral clocks disabled | _ | 7.5 | 8.4 | mA | 2 | | I <sub>DD_WAIT</sub> | Wait mode reduced frequency current at 3.0 V — all peripheral clocks disabled | _ | 5.6 | 6.4 | mA | 5 | Table 6. Power consumption operating behaviors (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-----------------------|-------------------------------------------------------------------------------|------|-------|------|------|-------| | I <sub>DD_VLPR</sub> | Very-low-power run mode current at 3.0 V — all peripheral clocks disabled | _ | 867 | _ | μА | 6 | | I <sub>DD_VLPR</sub> | Very-low-power run mode current at 3.0 V — all peripheral clocks enabled | _ | 1.1 | _ | mA | 7 | | I <sub>DD_VLPW</sub> | Very-low-power wait mode current at 3.0 V | _ | 509 | _ | μΑ | 8 | | I <sub>DD_STOP</sub> | Stop mode current at 3.0 V | | | | | | | | • @ –40 to 25°C | _ | 310 | 426 | μA | | | | • @ 70°C | _ | 384 | 458 | μΑ | | | | • @ 105°C | _ | 629 | 1100 | μΑ | | | I <sub>DD_VLPS</sub> | Very-low-power stop mode current at 3.0 V | | | | | | | | • @ -40 to 25°C | _ | 3.5 | 22.6 | μΑ | | | | • @ 70°C | _ | 20.7 | 52.9 | μΑ | | | | • @ 105°C | _ | 85 | 220 | μΑ | | | I <sub>DD_LLS</sub> | Low leakage stop mode current at 3.0 V | | | | | | | | • @ –40 to 25°C | _ | 2.1 | 3.7 | μΑ | | | | • @ 70°C | _ | 7.7 | 43.1 | μΑ | | | | • @ 105°C | _ | 32.2 | 68 | μΑ | | | I <sub>DD_VLLS3</sub> | Very low-leakage stop mode 3 current at 3.0 V | | | | | | | | • @ –40 to 25°C | _ | 1.5 | 2.9 | μΑ | | | | • @ 70°C | _ | 4.8 | 22.5 | μΑ | | | | • @ 105°C | _ | 20 | 37.8 | μΑ | | | I <sub>DD_VLLS2</sub> | Very low-leakage stop mode 2 current at 3.0 V | | | | | | | | • @ –40 to 25°C | _ | 1.4 | 2.8 | μA | | | | • @ 70°C | _ | 4.1 | 19.2 | μA | | | | • @ 105°C | _ | 17.3 | 32.4 | μΑ | | | I <sub>DD_VLLS1</sub> | Very low-leakage stop mode 1 current at 3.0 V | | | | | | | | • @ -40 to 25°C | _ | 0.678 | 1.3 | μΑ | | | | • @ 70°C | _ | 2.8 | 13.6 | μA | | | | • @ 105°C | _ | 13.6 | 24.5 | μΑ | | | I <sub>DD_VLLS0</sub> | Very low-leakage stop mode 0 current at 3.0 V with POR detect circuit enabled | | | | | | | | • @ –40 to 25°C | _ | 0.367 | 1.0 | μΑ | | | | • @ 70°C | _ | 2.4 | 13.3 | μΑ | | | | • @ 105°C | _ | 13.2 | 24.1 | μΑ | | Figure 3. VLPR mode supply current vs. core frequency ## 5.2.6 EMC radiated emissions operating behaviors Table 7. EMC radiated emissions operating behaviors for 64LQFP | Symbol | Description | Frequency band (MHz) | Тур. | Unit | Notes | |---------------------|------------------------------------|----------------------|------|------|-------| | V <sub>RE1</sub> | Radiated emissions voltage, band 1 | 0.15–50 | 19 | dΒμV | 1,2 | | V <sub>RE2</sub> | Radiated emissions voltage, band 2 | 50–150 | 21 | dΒμV | | | V <sub>RE3</sub> | Radiated emissions voltage, band 3 | 150–500 | 19 | dΒμV | | | V <sub>RE4</sub> | Radiated emissions voltage, band 4 | 500-1000 | 11 | dΒμV | | | V <sub>RE_IEC</sub> | IEC level | 0.15-1000 | L | _ | 2, 3 | Determined according to IEC Standard 61967-1, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 1: General Conditions and Definitions and IEC Standard 61967-2, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions—TEM Cell and Wideband TEM Cell Method. Measurements were made while the microcontroller was running basic application code. The reported Table 9. Device clock specifications (continued) | Symbol | Description | Min. | Max. | Unit | Notes | |--------------------------|--------------------------------|------|------|------|-------| | f <sub>FLASH</sub> | Flash clock | _ | 1 | MHz | | | f <sub>ERCLK</sub> | External reference clock | _ | 16 | MHz | | | f <sub>LPTMR_pin</sub> | LPTMR clock | _ | 25 | MHz | | | f <sub>LPTMR_ERCLK</sub> | LPTMR external reference clock | _ | 16 | MHz | | | f <sub>I2S_MCLK</sub> | I2S master clock | _ | 12.5 | MHz | | | f <sub>I2S_BCLK</sub> | I2S bit clock | _ | 4 | MHz | | <sup>1.</sup> The frequency limitations in VLPR mode here override any frequency specification listed in the timing specification for any other module. ## 5.3.2 General switching specifications These general purpose specifications apply to all signals configured for GPIO, UART, CMT, and I<sup>2</sup>C signals. Table 10. General switching specifications | Symbol | Description | Min. | Max. | Unit | Notes | |--------|-------------------------------------------------------------------------------------------------------------|------|------|------------------|-------| | | GPIO pin interrupt pulse width (digital glitch filter disabled) — Synchronous path | 1.5 | _ | Bus clock cycles | 1, 2 | | | GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter enabled) — Asynchronous path | 100 | _ | ns | 3 | | | GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter disabled) — Asynchronous path | 50 | _ | ns | 3 | | | External reset pulse width (digital glitch filter disabled) | 100 | _ | ns | 3 | | | Mode select (EZP_CS) hold time after reset deassertion | 2 | _ | Bus clock cycles | | | | Port rise and fall time (high drive strength) | | | | 4 | | | Slew disabled | | | | | | | • 1.71 ≤ V <sub>DD</sub> ≤ 2.7V | _ | 13 | ns | | | | • 2.7 ≤ V <sub>DD</sub> ≤ 3.6V | _ | | ns | | | | Slew enabled | | 7 | | | | | • 1.71 ≤ V <sub>DD</sub> ≤ 2.7V | _ | | ns | | | | • 2.7 ≤ V <sub>DD</sub> ≤ 3.6V | _ | 36 | ns | | | | | | 24 | | | #### Peripheral operating requirements and behaviors | Board type | Symbol | Description | 32 QFN | Unit | Notes | |-------------------|-------------------|-------------------------------------------------------------------------------------------------|--------|------|-------| | Single-layer (1s) | R <sub>0JMA</sub> | Thermal resistance, junction to ambient (200 ft./ min. air speed) | 78 | °C/W | 1,3 | | Four-layer (2s2p) | R <sub>0JMA</sub> | Thermal resistance, junction to ambient (200 ft./ min. air speed) | 27 | °C/W | , | | _ | R <sub>0JB</sub> | Thermal resistance, junction to board | 12 | °C/W | 5 | | _ | R <sub>0JC</sub> | Thermal resistance, junction to case | 1.5 | °C/W | 6 | | _ | $\Psi_{ m JT}$ | Thermal characterization parameter, junction to package top outside center (natural convection) | 6 | °C/W | 7 | - Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. - 2. Determined according to JEDEC Standard JESD51-2, *Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air)* with the single layer board horizontal. For the LQFP, the board meets the JESD51-3 specification. For the MAPBGA, the board meets the JESD51-9 specification. - 3. Determined according to JEDEC Standard JESD51-6, *Integrated Circuits Thermal Test Method Environmental Conditions—Forced Convection (Moving Air)* with the board horizontal. - 5. Determined according to JEDEC Standard JESD51-8, *Integrated Circuit Thermal Test Method Environmental Conditions—Junction-to-Board*. Board temperature is measured on the top surface of the board near the package. - 6. Determined according to Method 1012.1 of MIL-STD 883, *Test Method Standard, Microcircuits*, with the cold plate temperature used for the case temperature. The value includes the thermal resistance of the interface material between the top of the package and the cold plate. - 7. Determined according to JEDEC Standard JESD51-2, *Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air)*. ## 6 Peripheral operating requirements and behaviors #### 6.1 Core modules #### 6.1.1 JTAG electricals Table 12. JTAG voltage range electricals | Symbol | Description | Min. | Max. | Unit | |--------|-------------------|------|------|------| | | Operating voltage | 2.7 | 5.5 | V | Table 12. JTAG voltage range electricals (continued) | Symbol | Description | Min. | Max. | Unit | |--------|-------------------------------------------------------------|------|------|------| | J1 | TCLK frequency of operation | | | MHz | | | • JTAG | _ | 10 | | | | • CJTAG | _ | 5 | | | J2 | TCLK cycle period | 1/J1 | _ | ns | | J3 | TCLK clock pulse width | | | | | | • JTAG | 100 | _ | ns | | | • CJTAG | 200 | _ | ns | | | | | | ns | | J4 | TCLK rise and fall times | _ | 1 | ns | | J5 | TMS input data setup time to TCLK rise • JTAG | 53 | _ | ns | | | • CJTAG | 112 | _ | | | J6 | TDI input data setup time to TCLK rise | 8 | _ | ns | | J7 | TMS input data hold time after TCLK rise • JTAG | 3.4 | _ | ns | | | • CJTAG | 3.4 | _ | | | J8 | TDI input data hold time after TCLK rise | 3.4 | _ | ns | | J9 | TCLK low to TMS data valid • JTAG | _ | 48 | ns | | | • CJTAG | - | 85 | | | J10 | TCLK low to TDO data valid | _ | 48 | ns | | J11 | Output data hold/invalid time after clock edge <sup>1</sup> | | 3 | ns | <sup>1.</sup> They are common for JTAG and CJTAG. Input transition = 1 ns and Output load = 50pf Figure 4. Test clock input timing Figure 5. Boundary scan (JTAG) timing **Figure 6. Test Access Port timing** Figure 7. TRST timing # 6.2 System modules There are no specifications necessary for the device's system modules. #### 6.3 Clock modules # 6.3.1 MCG specifications Table 13. MCG specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-------------------------|----------------------------------------------------------------------------------------------------------------|---------------------------------|-----------|---------|-------------------|-------| | f <sub>ints_ft</sub> | Internal reference frequency (slow clock) — factory trimmed at nominal VDD and 25 °C | _ | 32.768 | _ | kHz | | | f <sub>ints_t</sub> | Internal reference frequency (slow clock) — user trimmed | 31.25 | _ | 39.0625 | kHz | | | $\Delta_{fdco\_res\_t}$ | Resolution of trimmed average DCO output frequency at fixed voltage and temperature — using SCTRIM and SCFTRIM | _ | ± 0.3 | ± 0.6 | %f <sub>dco</sub> | 1 | | $\Delta f_{dco\_t}$ | Total deviation of trimmed average DCO output frequency over voltage and temperature | _ | +0.5/-0.7 | ± 3 | %f <sub>dco</sub> | 1 | | $\Delta f_{dco\_t}$ | Total deviation of trimmed average DCO output frequency over fixed voltage and temperature range of 0–70°C | _ | ± 0.3 | _ | %f <sub>dco</sub> | 1 | | f <sub>intf_ft</sub> | Internal reference frequency (fast clock) — factory trimmed at nominal VDD and 25°C | _ | 4 | _ | MHz | | | f <sub>intf_t</sub> | Internal reference frequency (fast clock) — user trimmed at nominal VDD and 25 °C | 3 | _ | 5 | MHz | | | f <sub>loc_low</sub> | Loss of external clock minimum frequency — RANGE = 00 | (3/5) x<br>f <sub>ints_t</sub> | _ | _ | kHz | | | f <sub>loc_high</sub> | Loss of external clock minimum frequency — RANGE = 01, 10, or 11 | (16/5) x<br>f <sub>ints_t</sub> | _ | _ | kHz | | | | FI | L | | | | | Table 13. MCG specifications (continued) | Symbol | Description | | Min. | Тур. | Max. | Unit | Notes | |--------------------------|-------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|----------------|------------|---------|----------|-------| | f <sub>fII_ref</sub> | FLL reference free | quency range | 31.25 | _ | 39.0625 | kHz | | | f <sub>dco</sub> | DCO output frequency range | Low range (DRS=00) $640 \times f_{fll\_ref}$ | 20 | 20.97 | 25 | MHz | 2, 3 | | | | Mid range (DRS=01) $1280 \times f_{fil\_ref}$ | 40 | 41.94 | 50 | MHz | | | | | Mid-high range (DRS=10) $1920 \times f_{fil\_ref}$ | 60 | 62.91 | 75 | MHz | | | | | High range (DRS=11) 2560 × f <sub>fll_ref</sub> | 80 | 83.89 | 100 | MHz | | | f <sub>dco_t_DMX3</sub> | DCO output frequency | Low range (DRS=00) $732 \times f_{fll\_ref}$ | _ | 23.99 | _ | MHz | 4, 5 | | | | Mid range (DRS=01)<br>1464 × f <sub>fll_ref</sub> | _ | 47.97 | _ | MHz | | | | | Mid-high range (DRS=10) $2197 \times f_{\text{fil\_ref}}$ | _ | 71.99 | _ | MHz | | | | | High range (DRS=11) $2929 \times f_{\text{fil\_ref}}$ | _ | 95.98 | _ | MHz | | | J <sub>cyc_fll</sub> | <ul> <li>FLL period jitter</li> <li>f<sub>VCO</sub> = 48 M</li> <li>f<sub>VCO</sub> = 98 M</li> </ul> | | _<br>_ | 180<br>150 | _<br>_ | ps | | | t <sub>fll_acquire</sub> | FLL target frequer | ncy acquisition time | _ | _ | 1 | ms | 6 | | | | Pl | <u> </u><br>LL | | | | | | f <sub>vco</sub> | VCO operating fre | quency | 48.0 | _ | 100 | MHz | | | I <sub>pll</sub> | | rent<br>IHz (f <sub>osc_hi_1</sub> = 8 MHz, f <sub>pll_ref</sub> =<br>V multiplier = 48) | _ | 1060 | _ | μΑ | 7 | | I <sub>pll</sub> | | rent<br>$IHz$ ( $f_{osc\_hi\_1} = 8$ MHz, $f_{pll\_ref} = V$ multiplier = 24) | _ | 600 | _ | μΑ | 7 | | f <sub>pll_ref</sub> | PLL reference free | quency range | 2.0 | _ | 4.0 | MHz | | | J <sub>cyc_pll</sub> | PLL period jitter (F | RMS) | | | | | 8 | | | <ul> <li>f<sub>vco</sub> = 48 MH</li> <li>f<sub>vco</sub> = 100 M</li> </ul> | | _<br>_ | 120<br>50 | _<br>_ | ps<br>ps | | Table 14. Oscillator DC electrical specifications (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |------------------------------|--------------------------------------------------------------------------------------------------|------|-----------------|------|------|-------| | I <sub>DDOSC</sub> | Supply current — high gain mode (HGO=1) | | | | | 1 | | | • 32 kHz | _ | 25 | _ | μΑ | | | | • 4 MHz | _ | 400 | _ | μΑ | | | | • 8 MHz (RANGE=01) | _ | 500 | _ | μΑ | | | | • 16 MHz | _ | 2.5 | _ | mA | | | | • 24 MHz | _ | 3 | _ | mA | | | | • 32 MHz | _ | 4 | _ | mA | | | C <sub>x</sub> | EXTAL load capacitance | _ | _ | _ | | 2, 3 | | Су | XTAL load capacitance | _ | _ | _ | | 2, 3 | | R <sub>F</sub> | Feedback resistor — low-frequency, low-power mode (HGO=0) | _ | _ | _ | ΜΩ | 2, 4 | | | Feedback resistor — low-frequency, high-gain mode (HGO=1) | _ | 10 | _ | ΜΩ | | | | Feedback resistor — high-frequency, low-power mode (HGO=0) | _ | _ | _ | ΜΩ | | | | Feedback resistor — high-frequency, high-gain mode (HGO=1) | _ | 1 | _ | ΜΩ | | | R <sub>S</sub> | Series resistor — low-frequency, low-power mode (HGO=0) | _ | _ | _ | kΩ | | | | Series resistor — low-frequency, high-gain mode (HGO=1) | _ | 200 | _ | kΩ | | | | Series resistor — high-frequency, low-power mode (HGO=0) | _ | _ | _ | kΩ | | | | Series resistor — high-frequency, high-gain mode (HGO=1) | | | | | | | | | _ | 0 | _ | kΩ | | | V <sub>pp</sub> <sup>5</sup> | Peak-to-peak amplitude of oscillation (oscillator mode) — low-frequency, low-power mode (HGO=0) | _ | 0.6 | _ | V | | | | Peak-to-peak amplitude of oscillation (oscillator mode) — low-frequency, high-gain mode (HGO=1) | _ | V <sub>DD</sub> | _ | V | | | | Peak-to-peak amplitude of oscillation (oscillator mode) — high-frequency, low-power mode (HGO=0) | _ | 0.6 | _ | V | | | | Peak-to-peak amplitude of oscillation (oscillator mode) — high-frequency, high-gain mode (HGO=1) | _ | V <sub>DD</sub> | _ | V | | <sup>1.</sup> $V_{DD}$ =3.3 V, Temperature =25 °C <sup>2.</sup> See crystal or resonator manufacturer's recommendation <sup>3.</sup> $C_x$ , $C_y$ can be provided by using either the integrated capacitors or by using external components. <sup>4.</sup> When low power mode is selected, R<sub>F</sub> is integrated and must not be attached externally. Table 16. 32kHz oscillator DC electrical specifications (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | |------------------------------|-----------------------------------------------|------|------|------|------| | C <sub>para</sub> | Parasitical capacitance of EXTAL32 and XTAL32 | _ | 5 | 7 | pF | | V <sub>pp</sub> <sup>1</sup> | Peak-to-peak amplitude of oscillation | _ | 0.6 | _ | V | <sup>1.</sup> When a crystal is being used with the 32 kHz oscillator, the EXTAL32 and XTAL32 pins should only be connected to required oscillator components and must not be connected to any other devices. # 6.3.3.2 32kHz oscillator frequency specifications Table 17. 32kHz oscillator frequency specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-------------------------|-------------------------------------------|------|--------|------------------|------|-------| | f <sub>osc_lo</sub> | Oscillator crystal | _ | 32.768 | _ | kHz | | | t <sub>start</sub> | Crystal start-up time | _ | 1000 | _ | ms | 1 | | f <sub>ec_extal32</sub> | Externally provided input clock frequency | _ | 32.768 | _ | kHz | 2 | | V <sub>ec_extal32</sub> | Externally provided input clock amplitude | 700 | _ | V <sub>BAT</sub> | mV | 2, 3 | <sup>1.</sup> Proper PC board layout procedures must be followed to achieve specifications. ## 6.4 Memories and memory interfaces ## 6.4.1 Flash electrical specifications This section describes the electrical characteristics of the flash memory module. #### 6.4.1.1 Flash timing specifications — program and erase The following specifications represent the amount of time the internal charge pumps are active and do not include command overhead. Table 18. NVM program/erase timing specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |---------------------------|------------------------------------------|------|------|------|------|-------| | t <sub>hvpgm4</sub> | Longword Program high-voltage time | _ | 7.5 | 18 | μs | | | t <sub>hversscr</sub> | Sector Erase high-voltage time | _ | 13 | 113 | ms | 1 | | t <sub>hversblk32k</sub> | Erase Block high-voltage time for 32 KB | _ | 52 | 452 | ms | 1 | | t <sub>hversblk128k</sub> | Erase Block high-voltage time for 128 KB | _ | 52 | 452 | ms | 1 | <sup>1.</sup> Maximum time based on expectations at cycling end-of-life. <sup>2.</sup> This specification is for an externally supplied clock driven to EXTAL32 and does not apply to any other clock input. The oscillator remains enabled and XTAL32 must be left unconnected. The parameter specified is a peak-to-peak value and V<sub>IH</sub> and V<sub>IL</sub> specifications do not apply. The voltage of the applied clock must be within the range of V<sub>SS</sub> to V<sub>BAT</sub>. #### Peripheral operating requirements and behaviors Table 19. Flash command timing specifications (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-------------------------|----------------------------------------------------------|------------|--------------|------|------|-------| | | Word-write to FlexRAM | for EEPRON | /I operation | | - | | | t <sub>eewr16bers</sub> | Word-write to erased FlexRAM location execution time | _ | 175 | 260 | μs | | | | Word-write to FlexRAM execution time: | | | | | | | t <sub>eewr16b8k</sub> | 8 KB EEPROM backup | _ | 340 | 1700 | μs | | | t <sub>eewr16b16k</sub> | 16 KB EEPROM backup | _ | 385 | 1800 | μs | | | t <sub>eewr16b32k</sub> | 32 KB EEPROM backup | _ | 475 | 2000 | μs | | | | Longword-write to FlexRA | M for EEPR | OM operation | า | | | | t <sub>eewr32bers</sub> | Longword-write to erased FlexRAM location execution time | _ | 360 | 540 | μs | | | | Longword-write to FlexRAM execution time: | | | | | | | t <sub>eewr32b8k</sub> | 8 KB EEPROM backup | _ | 545 | 1950 | μs | | | t <sub>eewr32b16k</sub> | 16 KB EEPROM backup | _ | 630 | 2050 | μs | | | t <sub>eewr32b32k</sub> | 32 KB EEPROM backup | _ | 810 | 2250 | μs | | - 1. Assumes 25MHz flash clock frequency. - 2. Maximum times for erase parameters based on expectations at cycling end-of-life. - 3. For byte-writes to an erased FlexRAM location, the aligned word containing the byte must be erased. # 6.4.1.3 Flash high voltage current behaviors Table 20. Flash high voltage current behaviors | Symbol | Description | Min. | Тур. | Max. | Unit | |---------------------|-----------------------------------------------------------------------|------|------|------|------| | I <sub>DD_PGM</sub> | Average current adder during high voltage flash programming operation | _ | 2.5 | 6.0 | mA | | I <sub>DD_ERS</sub> | Average current adder during high voltage flash erase operation | _ | 1.5 | 4.0 | mA | #### 6.4.1.4 Reliability specifications Table 21. NVM reliability specifications | Symbol | Description | Min. | Typ. <sup>1</sup> | Max. | Unit | Notes | |-------------------------|----------------------------------------|---------|-------------------|------|--------|-------| | | Prograi | m Flash | | | | | | t <sub>nvmretp10k</sub> | Data retention after up to 10 K cycles | 5 | 50 | _ | years | | | t <sub>nvmretp1k</sub> | Data retention after up to 1 K cycles | 20 | 100 | _ | years | | | n <sub>nvmcycp</sub> | Cycling endurance | 10 K | 50 K | _ | cycles | 2 | | | Data | Flash | | | | | | t <sub>nvmretd10k</sub> | Data retention after up to 10 K cycles | 5 | 50 | _ | years | | Table 21. NVM reliability specifications (continued) | Symbol | Description | Min. | Typ. <sup>1</sup> | Max. | Unit | Notes | |--------------------------|----------------------------------------------|----------|-------------------|------|--------|-------| | t <sub>nvmretd1k</sub> | Data retention after up to 1 K cycles | 20 | 100 | _ | years | | | n <sub>nvmcycd</sub> | Cycling endurance | 10 K | 50 K | _ | cycles | 2 | | | FlexRAM a | s EEPROM | | | | | | t <sub>nvmretee100</sub> | Data retention up to 100% of write endurance | 5 | 50 | _ | years | | | t <sub>nvmretee10</sub> | Data retention up to 10% of write endurance | 20 | 100 | _ | years | | | | Write endurance | | | | | 3 | | n <sub>nvmwree16</sub> | • EEPROM backup to FlexRAM ratio = 16 | 35 K | 175 K | _ | writes | | | n <sub>nvmwree128</sub> | • EEPROM backup to FlexRAM ratio = 128 | 315 K | 1.6 M | _ | writes | | | n <sub>nvmwree512</sub> | • EEPROM backup to FlexRAM ratio = 512 | 1.27 M | 6.4 M | _ | writes | | | n <sub>nvmwree4k</sub> | • EEPROM backup to FlexRAM ratio = 4096 | 10 M | 50 M | _ | writes | | | n <sub>nvmwree8k</sub> | • EEPROM backup to FlexRAM ratio = 8192 | 20 M | 100 M | _ | writes | | Typical data retention values are based on measured response accelerated at high temperature and derated to a constant 25°C use profile. Engineering Bulletin EB618 does not apply to this technology. Typical endurance defined in Engineering Bulletin EB619. #### 6.4.1.5 Write endurance to FlexRAM for EEPROM When the FlexNVM partition code is not set to full data flash, the EEPROM data set size can be set to any of several non-zero values. The bytes not assigned to data flash via the FlexNVM partition code are used by the flash memory module to obtain an effective endurance increase for the EEPROM data. The built-in EEPROM record management system raises the number of program/erase cycles that can be attained prior to device wear-out by cycling the EEPROM data through a larger EEPROM NVM storage space. While different partitions of the FlexNVM are available, the intention is that a single choice for the FlexNVM partition code and EEPROM data set size is used throughout the entire lifetime of a given application. The EEPROM endurance equation and graph shown below assume that only one configuration is ever used. Writes\_FlexRAM = $$\frac{\text{EEPROM} - 2 \times \text{EEESIZE}}{\text{EEESIZE}} \times \text{Write}\_\text{efficiency} \times n_{\text{nvmcycd}}$$ where • Writes\_FlexRAM — minimum number of writes to each FlexRAM location K20 Sub-Family Data Sheet, Rev. 4 5/2012. <sup>2.</sup> Cycling endurance represents number of program/erase cycles at -40°C $\leq$ T<sub>i</sub> $\leq$ 125°C. Write endurance represents the number of writes to each FlexRAM location at -40°C ≤Tj ≤ 125°C influenced by the cycling endurance of the FlexNVM (same value as data flash) and the allocated EEPROM backup. Minimum and typical values assume all byte-writes to FlexRAM. Table 22. EzPort switching specifications (continued) | Num | Description | Min. | Max. | Unit | |------|----------------------------------------------------------|-------------------------|---------------------|------| | EP1 | EZP_CK frequency of operation (all commands except READ) | _ | f <sub>SYS</sub> /2 | MHz | | EP1a | EZP_CK frequency of operation (READ command) | _ | f <sub>SYS</sub> /8 | MHz | | EP2 | EZP_CS negation to next EZP_CS assertion | 2 x t <sub>EZP_CK</sub> | _ | ns | | EP3 | EZP_CS input valid to EZP_CK high (setup) | 5 | _ | ns | | EP4 | EZP_CK high to EZP_CS input invalid (hold) | 5 | _ | ns | | EP5 | EZP_D input valid to EZP_CK high (setup) | 2 | _ | ns | | EP6 | EZP_CK high to EZP_D input invalid (hold) | 5 | _ | ns | | EP7 | EZP_CK low to EZP_Q output valid | _ | 17 | ns | | EP8 | EZP_CK low to EZP_Q output invalid (hold) | 0 | _ | ns | | EP9 | EZP_CS negation to EZP_Q tri-state | _ | 12 | ns | **Figure 9. EzPort Timing Diagram** ## 6.5 Security and integrity modules There are no specifications necessary for the device's security and integrity modules. ## 6.6 Analog #### Peripheral operating requirements and behaviors Figure 18. DSPI classic SPI timing — slave mode ## 6.8.6 I<sup>2</sup>C switching specifications See General switching specifications. #### 6.8.7 UART switching specifications See General switching specifications. ## 6.8.8 I2S/SAI Switching Specifications This section provides the AC timing for the I2S/SAI module in master mode (clocks are driven) and slave mode (clocks are input). All timing is given for noninverted serial clock polarity (TCR2[BCP] is 0, RCR2[BCP] is 0) and a noninverted frame sync (TCR4[FSP] is 0, RCR4[FSP] is 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the bit clock signal (BCLK) and/or the frame sync (FS) signal shown in the following figures. # 6.8.8.1 Normal Run, Wait and Stop mode performance over the full operating voltage range This section provides the operating performance over the full operating voltage for the device in Normal Run, Wait and Stop modes. | | 3 | | | | | | | | | |------|-------------------------------------------------------------------|------|------|-------------|--|--|--|--|--| | Num. | Characteristic | Min. | Max. | Unit | | | | | | | | Operating voltage | 1.71 | 3.6 | V | | | | | | | S1 | I2S_MCLK cycle time | 40 | _ | ns | | | | | | | S2 | I2S_MCLK pulse width high/low | 45% | 55% | MCLK period | | | | | | | S3 | I2S_TX_BCLK/I2S_RX_BCLK cycle time (output) | 80 | _ | ns | | | | | | | S4 | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low | 45% | 55% | BCLK period | | | | | | | S5 | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output valid | _ | 15 | ns | | | | | | | S6 | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output invalid | 0 | _ | ns | | | | | | | S7 | I2S_TX_BCLK to I2S_TXD valid | _ | 15 | ns | | | | | | | S8 | I2S_TX_BCLK to I2S_TXD invalid | 0 | _ | ns | | | | | | | S9 | I2S_RXD/I2S_RX_FS input setup before I2S_RX_BCLK | 25 | _ | ns | | | | | | | S10 | I2S_RXD/I2S_RX_FS input hold after I2S_RX_BCLK | 0 | | ns | | | | | | Table 32. I2S/SAI master mode timing Figure 19. I2S/SAI timing — master modes Table 34. I2S/SAI master mode timing in VLPR, VLPW, and VLPS modes (full voltage range) | Num. | Characteristic | Min. | Max. | Unit | |------|-------------------------------------------------------------------|------|------|-------------| | | Operating voltage | 1.71 | 3.6 | V | | S1 | I2S_MCLK cycle time | 62.5 | _ | ns | | S2 | I2S_MCLK pulse width high/low | 45% | 55% | MCLK period | | S3 | I2S_TX_BCLK/I2S_RX_BCLK cycle time (output) | 250 | _ | ns | | S4 | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low | 45% | 55% | BCLK period | | S5 | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output valid | _ | 45 | ns | | S6 | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output invalid | 0 | _ | ns | | S7 | I2S_TX_BCLK to I2S_TXD valid | _ | 45 | ns | | S8 | I2S_TX_BCLK to I2S_TXD invalid | 0 | _ | ns | | S9 | I2S_RXD/I2S_RX_FS input setup before I2S_RX_BCLK | 45 | _ | ns | | S10 | I2S_RXD/I2S_RX_FS input hold after I2S_RX_BCLK | 0 | _ | ns | Figure 21. I2S/SAI timing — master modes Table 35. I2S/SAI slave mode timing in VLPR, VLPW, and VLPS modes (full voltage range) | Num. | Characteristic | Min. | Max. | Unit | |------|--------------------------------------------|------|------|------| | | Operating voltage | 1.71 | 3.6 | V | | S11 | I2S_TX_BCLK/I2S_RX_BCLK cycle time (input) | 250 | _ | ns | | 32<br>QFN | Pin Name | Default | ALT0 | ALT1 | ALT2 | ALT3 | ALT4 | ALT5 | ALT6 | ALT7 | EzPort | |-----------|-------------------|--------------------------------------|--------------------------------------|-------------------|-------------|---------------------------------|--------------|------|-----------------|------------------------|----------| | 14 | PTA2 | JTAG_TDO/<br>TRACE_SWO/<br>EZP_DO | TSI0_CH3 | PTA2 | UARTO_TX | FTM0_CH7 | | | | JTAG_TDO/<br>TRACE_SWO | EZP_DO | | 15 | PTA3 | JTAG_TMS/<br>SWD_DIO | TSI0_CH4 | PTA3 | UARTO_RTS_b | FTM0_CH0 | | | | JTAG_TMS/<br>SWD_DIO | | | 16 | PTA4/<br>LLWU_P3 | NMI_b/<br>EZP_CS_b | TSI0_CH5 | PTA4/<br>LLWU_P3 | | FTM0_CH1 | | | | NMI_b | EZP_CS_b | | 17 | PTA18 | EXTAL0 | EXTAL0 | PTA18 | | FTM0_FLT2 | FTM_CLKIN0 | | | | | | 18 | PTA19 | XTAL0 | XTAL0 | PTA19 | | FTM1_FLT0 | FTM_CLKIN1 | | LPTMR0_ALT1 | | | | 19 | RESET_b | RESET_b | RESET_b | | | | | | | | | | 20 | PTB0/<br>LLWU_P5 | ADC0_SE8/<br>TSI0_CH0 | ADC0_SE8/<br>TSI0_CH0 | PTB0/<br>LLWU_P5 | I2CO_SCL | FTM1_CH0 | | | FTM1_QD_<br>PHA | | | | 21 | PTB1 | ADC0_SE9/<br>TSI0_CH6 | ADC0_SE9/<br>TSI0_CH6 | PTB1 | I2CO_SDA | FTM1_CH1 | | | FTM1_QD_<br>PHB | | | | 22 | PTC1/<br>LLWU_P6 | ADC0_SE15/<br>TSI0_CH14 | ADC0_SE15/<br>TSI0_CH14 | PTC1/<br>LLWU_P6 | SPI0_PCS3 | UART1_RTS_b | FTM0_CH0 | | I2S0_TXD0 | | | | 23 | PTC2 | ADC0_SE4b/<br>CMP1_IN0/<br>TSI0_CH15 | ADC0_SE4b/<br>CMP1_IN0/<br>TSI0_CH15 | PTC2 | SPI0_PCS2 | UART1_CTS_b | FTM0_CH1 | | I2S0_TX_FS | | | | 24 | PTC3/<br>LLWU_P7 | CMP1_IN1 | CMP1_IN1 | PTC3/<br>LLWU_P7 | SPI0_PCS1 | UART1_RX | FTM0_CH2 | | I2S0_TX_BCLK | | | | 25 | PTC4/<br>LLWU_P8 | DISABLED | | PTC4/<br>LLWU_P8 | SPI0_PCS0 | UART1_TX | FTM0_CH3 | | CMP1_OUT | | | | 26 | PTC5/<br>LLWU_P9 | DISABLED | | PTC5/<br>LLWU_P9 | SPI0_SCK | LPTMR0_ALT2 | 12S0_RXD0 | | CMP0_OUT | | | | 27 | PTC6/<br>LLWU_P10 | CMP0_IN0 | CMP0_IN0 | PTC6/<br>LLWU_P10 | SPI0_SOUT | PDB0_EXTRG | I2S0_RX_BCLK | | I2S0_MCLK | | | | 28 | PTC7 | CMP0_IN1 | CMP0_IN1 | PTC7 | SPI0_SIN | USB_SOF_<br>OUT | I2S0_RX_FS | | | | | | 29 | PTD4/<br>LLWU_P14 | DISABLED | | PTD4/<br>LLWU_P14 | SPI0_PCS1 | UARTO_RTS_b | FTM0_CH4 | | EWM_IN | | | | 30 | PTD5 | ADC0_SE6b | ADC0_SE6b | PTD5 | SPI0_PCS2 | UARTO_CTS_<br>b/<br>UARTO_COL_b | FTM0_CH5 | | EWM_OUT_b | | | | 31 | PTD6/<br>LLWU_P15 | ADC0_SE7b | ADC0_SE7b | PTD6/<br>LLWU_P15 | SPI0_PCS3 | UARTO_RX | FTM0_CH6 | | FTM0_FLT0 | | | | 32 | PTD7 | DISABLED | | PTD7 | CMT_IRO | UART0_TX | FTM0_CH7 | | FTM0_FLT1 | | | #### 8.2 K20 Pinouts The below figure shows the pinout diagram for the devices supported by this document. Many signals may be multiplexed onto a single pin. To determine what signals can be used on which pin, see the previous section.