Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|------------------------------------------------------------| | Product Status | Active | | Core Processor | Coldfire V2 | | Core Size | 32-Bit Single-Core | | Speed | 66MHz | | Connectivity | I <sup>2</sup> C, SPI, UART/USART, USB OTG | | Peripherals | DMA, LVD, POR, PWM, WDT | | Number of I/O | 55 | | Program Memory Size | 64KB (64K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 16K x 8 | | Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V | | Data Converters | A/D 8x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 81-LBGA | | Supplier Device Package | 81-MAPBGA (10x10) | | Purchase URL | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mcf52210cvm66 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **Table of Contents** | 1 | Famil | y Configurations | | 2.4 | Flash Memory Characteristics | 29 | |---|-------|---------------------------------------------|---|-------|-----------------------------------------------------|----| | | 1.1 | Block Diagram3 | | 2.5 | EzPort Electrical Specifications | 30 | | | 1.2 | Features | | 2.6 | ESD Protection | 31 | | | 1.3 | Reset Signals | | 2.7 | DC Electrical Specifications | 31 | | | 1.4 | PLL and Clock Signals | | 2.8 | Clock Source Electrical Specifications | 32 | | | 1.5 | Mode Selection | | 2.9 | USB Operation | 33 | | | 1.6 | External Interrupt Signals | | 2.10 | General Purpose I/O Timing | 33 | | | 1.7 | Queued Serial Peripheral Interface (QSPI)21 | | 2.11 | Reset Timing | 34 | | | 1.8 | USB On-the-Go21 | | 2.12 | I <sup>2</sup> C Input/Output Timing Specifications | 35 | | | 1.9 | I <sup>2</sup> C I/O Signals | | 2.13 | Analog-to-Digital Converter (ADC) Parameters | 36 | | | 1.10 | UART Module Signals22 | | 2.14 | Equivalent Circuit for ADC Inputs | 37 | | | 1.11 | DMA Timer Signals | | 2.15 | DMA Timers Timing Specifications | 38 | | | 1.12 | ADC Signals | | 2.16 | QSPI Electrical Specifications | 38 | | | 1.13 | General Purpose Timer Signals | | 2.17 | JTAG and Boundary Scan Timing | 38 | | | 1.14 | Pulse Width Modulator Signals23 | | 2.18 | Debug AC Timing Specifications | 41 | | | 1.15 | Debug Support Signals23 | 3 | Mech | nanical Outline Drawings | 42 | | | 1.16 | EzPort Signal Descriptions | | 3.1 | 64-pin LQFP Package | 43 | | | 1.17 | Power and Ground Pins | | 3.2 | 64 QFN Package | 46 | | 2 | Elect | rical Characteristics26 | | 3.3 | 81 MAPBGA Package | 50 | | | 2.1 | Maximum Ratings | | 3.4 | 100-pin LQFP Package | 52 | | | 2.2 | Current Consumption | 4 | Revis | sion History | 54 | | | 2.3 | Thermal Characteristics | | | | | ## 1.1 Block Diagram Figure 1 shows a top-level block diagram of the device. Package options for this family are described later in this document. Figure 1. Block Diagram #### **Family Configurations** The full debug/trace interface is available only on the 100-pin packages. However, every product features the dedicated debug serial communication channel (DSI, DSO, DSCLK) and the ALLPST signal. ### 1.2.4 JTAG The processor supports circuit board test strategies based on the Test Technology Committee of IEEE and the Joint Test Action Group (JTAG). The test logic includes a test access port (TAP) consisting of a 16-state controller, an instruction register, and three test registers (a 1-bit bypass register, a 256-bit boundary-scan register, and a 32-bit ID register). The boundary scan register links the device's pins into one shift register. Test logic, implemented using static logic design, is independent of the device system logic. The device implementation can: - Perform boundary-scan operations to test circuit board electrical continuity - Sample system pins during operation and transparently shift out the result in the boundary scan register - Bypass the device for a given circuit board test by effectively reducing the boundary-scan register to a single bit - Disable the output drive to pins during circuit-board testing - Drive output pins to stable levels ### 1.2.5 On-Chip Memories #### 1.2.5.1 SRAM The dual-ported SRAM module provides a general-purpose 8- or 16-Kbyte memory block that the ColdFire core can access in a single cycle. The location of the memory block can be set to any 8- or 16-Kbyte boundary within the 4-Gbyte address space. This memory is ideal for storing critical code or data structures and for use as the system stack. Because the SRAM module is physically connected to the processor's high-speed local bus, it can quickly service core-initiated accesses or memory-referencing commands from the debug module. The SRAM module is also accessible by the DMA. The dual-ported nature of the SRAM makes it ideal for implementing applications with double-buffer schemes, where the processor and a DMA device operate in alternate regions of the SRAM to maximize system performance. ## 1.2.5.2 Flash Memory The ColdFire flash module (CFM) is a non-volatile memory (NVM) module that connects to the processor's high-speed local bus. The CFM is constructed with up to four banks of 16-Kbyte×16-bit flash memory arrays to generate up to 128 Kbytes of 32-bit flash memory. These electrically erasable and programmable arrays serve as non-volatile program and data memory. The flash memory is ideal for program and data storage for single-chip applications, allowing for field reprogramming without requiring an external high voltage source. The CFM interfaces to the ColdFire core through an optimized read-only memory controller that supports interleaved accesses from the 2-cycle flash memory arrays. A backdoor mapping of the flash memory is used for all program, erase, and verify operations, as well as providing a read datapath for the DMA. Flash memory may also be programmed via the EzPort, which is a serial flash memory programming interface that allows the flash memory to be read, erased and programmed by an external controller in a format compatible with most SPI bus flash memory chips. ## 1.2.6 Power Management The device incorporates several low-power modes of operation entered under program control and exited by several external trigger events. An integrated power-on reset (POR) circuit monitors the input supply and forces an MCU reset as the supply voltage rises. The low voltage detector (LVD) monitors the supply voltage and is configurable to force a reset or interrupt condition if it falls below the LVD trip point. The RAM standby switch provides power to RAM when the supply voltage to the chip falls below the standby battery voltage. ### 1.2.20 Interrupt Controller (INTC) The device has a single interrupt controller that supports up to 63 interrupt sources. There are 56 programmable sources, 49 of which are assigned to unique peripheral interrupt requests. The remaining seven sources are unassigned and may be used for software interrupt requests. ### 1.2.21 DMA Controller The direct memory access (DMA) controller provides an efficient way to move blocks of data with minimal processor intervention. It has four channels that allow byte, word, longword, or 16-byte burst line transfers. These transfers are triggered by software explicitly setting a DCRn[START] bit or by the occurrence of certain UART or DMA timer events. ### 1.2.22 Reset The reset controller determines the source of reset, asserts the appropriate reset signals to the system, and keeps track of what caused the last reset. There are seven sources of reset: - External reset input - Power-on reset (POR) - Watchdog timer - Phase locked-loop (PLL) loss of lock / loss of clock - Software - Low-voltage detector (LVD) - JTAG Control of the LVD and its associated reset and interrupt are managed by the reset controller. Other registers provide status flags indicating the last source of reset and a control bit for software assertion of the RSTO pin. #### 1.2.23 GPIO Nearly all pins on the device have general purpose I/O capability and are grouped into 8-bit ports. Some ports do not use all eight bits. Each port has registers that configure, monitor, and control the port pin. ## 1.2.24 Part Numbers and Packaging This product is RoHS-compliant. Refer to the product page at freescale.com or contact your sales office for up-to-date RoHS information. **Table 2. Orderable Part Number Summary** | Freescale Part<br>Number | Description | Speed<br>(MHz) | Flash/SRAM<br>(Kbytes) | Package | Temp range (°C) | |--------------------------|-----------------------------------|----------------|------------------------|-----------|-----------------| | MCF52210CAE66 | MCF52210 Microcontroller, 2 UARTs | 66 | 64 / 16 | 64 LQFP | -40 to +85 | | MCF52210CEP66 | MCF52210 Microcontroller, 2 UARTs | 66 | 64 / 16 | 64 QFN | -40 to +85 | | MCF52210CVM66 | MCF52210 Microcontroller, 2 UARTs | 66 | 64 / 16 | 81 MAPBGA | -40 to +85 | | MCF52210CVM80 | MCF52210 Microcontroller, 2 UARTs | 80 | 64 / 16 | 81 MAPBGA | -40 to +85 | | MCF52211CAE66 | MCF52211 Microcontroller, 2 UARTs | 66 | 128 / 16 | 64 LQFP | -40 to +85 | | MCF52211CAF80 | MCF52211 Microcontroller, 3 UARTs | 80 | 128 / 16 | 100 LQFP | -40 to +85 | | MCF52211CEP66 | MCF52211 Microcontroller, 2 UARTs | 66 | 128 / 16 | 64 QFN | -40 to +85 | MCF52211 ColdFire Microcontroller, Rev. 2 Table 2 shows the pinout configuration for the 100 LQFP. Figure 2. 100 LQFP Pin Assignments ### **Family Configurations** Figure 3 shows the pinout configuration for the 81 MAPBGA. | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |---|-----------|----------|-----------------|----------|-----------------|----------|-----------------|---------------------|-----------| | Α | $V_{SS}$ | UTXD1 | RSTI | IRQ5 | ĪRQ3 | ALLPST | TDO | TMS | $V_{SS}$ | | В | ŪRTS1 | URXD1 | RSTO | ĪRQ6 | ĪRQ2 | TRST | TDI | V <sub>DD</sub> PLL | EXTAL | | С | UCTS0 | TEST | UCTS1 | ĪRQ7 | ĪRQ4 | ĪRQ1 | TCLK | V <sub>SS</sub> PLL | XTAL | | D | URXD0 | UTXD0 | URTS0 | $V_{SS}$ | V <sub>DD</sub> | $V_{SS}$ | PWM7 | GPT3 | GPT2 | | E | SCL | SDA | V <sub>DD</sub> | $V_{DD}$ | V <sub>DD</sub> | $V_{DD}$ | V <sub>DD</sub> | PWM5 | GPT1 | | F | QSPI_CS3 | QSPI_CS2 | QSPI_DIN | $V_{SS}$ | V <sub>DD</sub> | $V_{SS}$ | GPT0 | $V_{STBY}$ | AN4 | | G | QSPI_DOUT | QSPI_CLK | RCON | DTIN1 | CLKMOD0 | AN2 | AN3 | AN5 | AN6 | | Н | QSPI_CS0 | QSPI_CS1 | DTIN3 | DTIN0 | CLKMOD1 | AN1 | $V_{\rm SSA}$ | $V_{DDA}$ | AN7 | | J | $V_{SS}$ | JTAG_EN | DTIN2 | PWM3 | PWM1 | AN0 | $V_{RL}$ | $V_{RH}$ | $V_{SSA}$ | Figure 3. 81 MAPBGA Pin Assignments MCF52211 ColdFire Microcontroller, Rev. 2 17 Table 3 shows the pin functions by primary and alternate purpose, and illustrates which packages contain each pin. ### **Table 3. Pin Functions by Primary and Alternate Purpose** | Pin<br>Group | Primary<br>Function | Secondary<br>Function | Tertiary<br>Function | Quaternary<br>Function | Drive<br>Strength /<br>Control <sup>1</sup> | Slew Rate /<br>Control <sup>1</sup> | Pull-up /<br>Pull-down <sup>2</sup> | Pin on<br>100 LQFP | Pin on 81<br>MAPBGA | Pin on 64<br>LQFP/QFN | |------------------|---------------------|-----------------------|----------------------|------------------------|---------------------------------------------|-------------------------------------|-------------------------------------|--------------------|---------------------|-----------------------| | ADC | AN7 | _ | | GPIO | Low | FAST | _ | 51 | H9 | 33 | | | AN6 | _ | _ | GPIO | Low | FAST | _ | 52 | G9 | 34 | | | AN5 | _ | _ | GPIO | Low | FAST | _ | 53 | G8 | 35 | | | AN4 | _ | | GPIO | Low | FAST | _ | 54 | F9 | 36 | | | AN3 | _ | | GPIO | Low | FAST | _ | 46 | G7 | 28 | | | AN2 | _ | _ | GPIO | Low | FAST | _ | 45 | G6 | 27 | | | AN1 | _ | | GPIO | Low | FAST | _ | 44 | H6 | 26 | | | AN0 | _ | | GPIO | Low | FAST | _ | 43 | J6 | 25 | | | SYNCA <sup>3</sup> | _ | _ | _ | N/A | N/A | _ | _ | _ | _ | | | SYNCB <sup>3</sup> | _ | | _ | N/A | N/A | _ | _ | _ | _ | | | VDDA | _ | | _ | N/A | N/A | _ | 50 | H8 | 32 | | | VSSA | _ | | _ | N/A | N/A | _ | 47 | H7, J9 | 29 | | | VRH | _ | | _ | N/A | N/A | _ | 49 | J8 | 31 | | | VRL | _ | | _ | N/A | N/A | _ | 48 | J7 | 30 | | Clock | EXTAL | _ | | _ | N/A | N/A | _ | 73 | В9 | 47 | | Generation | XTAL | _ | | _ | N/A | N/A | _ | 72 | C9 | 46 | | | VDDPLL | _ | | _ | N/A | N/A | _ | 74 | B8 | 48 | | | VSSPLL | _ | | _ | N/A | N/A | _ | 71 | C8 | 45 | | Debug Data | ALLPST | _ | | _ | High | FAST | _ | 86 | A6 | 55 | | | DDATA[3:0] | _ | | GPIO | High | FAST | _ | 84,83,78,77 | | _ | | | PST[3:0] | _ | _ | GPIO | High | FAST | _ | 70,69,66,65 | _ | _ | | I <sup>2</sup> C | SCL | USB_DMI | UTXD2 | GPIO | PDSR[0] | PSRR[0] | pull-up <sup>4</sup> | 10 | E1 | 8 | | | SDA | USB_DPI | URXD2 | GPIO | PDSR[0] | PSRR[0] | pull-up <sup>4</sup> | 11 | E2 | 9 | ## 2 Electrical Characteristics This section contains electrical specification tables and reference timing diagrams for the microcontroller unit, including detailed information on power considerations, DC/AC electrical characteristics, and AC timing specifications. The electrical specifications are preliminary and are from previous designs or design simulations. These specifications may not be fully tested or guaranteed at this early stage of the product life cycle. These specifications will, however, be met for production silicon. Finalized specifications will be published after complete characterization and device qualifications have been completed. #### NOTE The parameters specified in this data sheet supersede any values found in the module specifications. ### 2.1 Maximum Ratings Table 19. Absolute Maximum Ratings<sup>1, 2</sup> | Rating | Symbol | Value | Unit | |--------------------------------------------------------------------------------------|------------------------------------------------------|--------------------------------------|------| | Supply voltage | V <sub>DD</sub> | -0.3 to +4.0 | V | | Clock synthesizer supply voltage | V <sub>DDPLL</sub> | -0.3 to +4.0 | V | | RAM standby supply voltage | V <sub>STBY</sub> | +1.8 to 3.5 | V | | USB standby supply voltage | V <sub>DDUSB</sub> | -0.3 to +4.0 | V | | Digital input voltage <sup>3</sup> | V <sub>IN</sub> | -0.3 to +4.0 | V | | EXTAL pin voltage | V <sub>EXTAL</sub> | 0 to 3.3 | V | | XTAL pin voltage | V <sub>XTAL</sub> | 0 to 3.3 | V | | Instantaneous maximum current Single pin limit (applies to all pins) <sup>4, 5</sup> | I <sub>DD</sub> | 25 | mA | | Operating temperature range (packaged) | T <sub>A</sub><br>(T <sub>L</sub> - T <sub>H</sub> ) | –40 to 85 or<br>0 to 70 <sup>6</sup> | °C | | Storage temperature range | T <sub>stg</sub> | -65 to 150 | °C | Functional operating conditions are given in DC Electrical Specifications. Absolute Maximum Ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond those listed may affect device reliability or cause permanent damage to the device. This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (V<sub>SS</sub> or V<sub>DD</sub>). Input must be current limited to the I<sub>DD</sub> value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger of the two values. $<sup>^4~</sup>$ All functional non-supply pins are internally clamped to $\rm V_{SS}$ and $\rm V_{DD}$ The power supply must maintain regulation within operating V<sub>DD</sub> range during instantaneous and operating maximum current conditions. If positive injection current (V<sub>in</sub> > V<sub>DD</sub>) is greater than I<sub>DD</sub>, the injection current may flow out of V<sub>DD</sub> and could result in the external power supply going out of regulation. Ensure that the external V<sub>DD</sub> load shunts current greater than maximum injection current. This is the greatest risk when the MCU is not consuming power (e.g., no clock). <sup>&</sup>lt;sup>6</sup> Depending on the packaging; see the orderable part number summary. ## 2.2 Current Consumption Table 20. Current Consumption in Low-Power Mode<sup>1,2</sup> | Mode | | Flash memory | | | SRAM | | | | Units | |--------------------------------------|-------|--------------|--------|----------|-------|--------|--------|--------|-------| | Mode | 8 MHz | 16 MHz | 64 MHz | 80 MHz | 8 MHz | 16 MHz | 64 MHz | 80 MHz | Units | | Stop mode 3 (Stop 11) <sup>3</sup> | | 0.0 | )57 | <u>I</u> | 0.002 | | | | mA | | Stop mode 2 (Stop 10) <sup>3</sup> | | 2.5 | | | | 2.3 | | | | | Stop mode 1 (Stop 01) <sup>3,4</sup> | 3.03 | 3.3 | 4.9 | 5.6 | 2.9 | 3.1 | 4.8 | 5.4 | | | Stop mode 0 (Stop 00) <sup>3</sup> | 3.03 | 3.3 | 4.9 | 5.6 | 2.9 | 3.1 | 4.8 | 5.4 | | | Wait / Doze | 12.3 | 22.7 | 40.3 | 45 | 5.3 | 7.9 | 24 | 30 | | | Run | TBD | TBD | TBD | TBD | 6.7 | 10.8 | 35 | 43 | | All values are measured with a 3.30V power supply. **Table 21. Typical Active Current Consumption Specifications** | Characteristic | Symbol | Typical <sup>1</sup><br>Active<br>(SRAM) | Typical <sup>1</sup><br>Active<br>(Flash) | Peak <sup>2</sup><br>(Flash) | Unit | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------------------------------|-------------------------------------------|------------------------------|----------------------------------------| | PLL @ 8 MHz | I <sub>DD</sub> | 8 | 11 | 21 | mA | | PLL @ 16 MHz | | 12 | 19 | 38 | | | PLL @ 64 MHz | | 38 | 45 | 102 | | | PLL @ 80 MHz | | 45 | 54 | 118 | | | <ul> <li>RAM standby supply current</li> <li>Normal operation: V<sub>DD</sub> &gt; V<sub>STBY</sub> - 0.3 V</li> <li>Transient condition: V<sub>STBY</sub> - 0.3 V &gt; V<sub>DD</sub> &gt; V<sub>SS</sub> + 0.5 V</li> <li>Standby operation: V<sub>DD</sub> &lt; V<sub>SS</sub> + 0.5 V</li> </ul> | I <sub>STBY</sub> | _<br>_<br>_<br>_ | | 0<br>65<br>16 | μ <b>Α</b><br>μ <b>Α</b><br>μ <b>Α</b> | | Analog supply current Normal operation Standby Powered down | I <sub>DDA</sub> | _<br>_<br>_ | _<br>_<br>_ | 14<br>0.8<br>0 | mA | | USB supply current | I <sub>DDUSB</sub> | _ | _ | TBD | mA | | PLL supply current | I <sub>DDPLL</sub> | _ | _ | 6 <sup>(see note 3)</sup> | mA | Tested at room temperature with CPU polling a status register. All clocks were off except the UART and CFM (when running from flash memory). <sup>&</sup>lt;sup>2</sup> Refer to the Power Management chapter in the MCF52211 Reference Manual for more information on low-power modes. See the description of the Low-Power Control Register (LPCR) in the MCF52211 Reference Manual for more information on stop modes 0–3. Results are identical to STOP 00 for typical values because they only differ by CLKOUT power consumption. CLKOUT is already disabled in this instance prior to entering low power mode. Peak current measured with all modules active, CPU polling a status register, and default drive strength with matching load. <sup>&</sup>lt;sup>3</sup> Tested with the PLL MFD set to 7 (max value). Setting the MFD to a lower value results in lower current consumption. ## 2.3 Thermal Characteristics Table 22 lists thermal resistance values. **Table 22. Thermal Characteristics** | | Characteristic | ; | Symbol | Value | Unit | |-----------|-----------------------------------------|-------------------------|-------------------|-------------------|------| | 100 LQFP | Junction to ambient, natural convection | Single layer board (1s) | $\theta_{JA}$ | 53 <sup>1,2</sup> | °C/W | | | Junction to ambient, natural convection | Four layer board (2s2p) | $\theta_{JA}$ | 39 <sup>1,3</sup> | °C/W | | | Junction to ambient, (@200 ft/min) | Single layer board (1s) | $\theta_{JMA}$ | 42 <sup>1,3</sup> | °C/W | | | Junction to ambient, (@200 ft/min) | Four layer board (2s2p) | $\theta_{JMA}$ | 33 <sup>1,3</sup> | °C/W | | | Junction to board | _ | $\theta_{JB}$ | 25 <sup>4</sup> | °C/W | | | Junction to case | _ | θJC | 9 <sup>5</sup> | °C/W | | | Junction to top of package | Natural convection | $\Psi_{jt}$ | 2 <sup>6</sup> | °C/W | | | Maximum operating junction temperature | _ | T <sub>j</sub> | 105 | °C | | 81 MAPBGA | Junction to ambient, natural convection | Single layer board (1s) | $\theta_{JA}$ | 61 <sup>1,2</sup> | °C/W | | | Junction to ambient, natural convection | Four layer board (2s2p) | $\theta_{JA}$ | 35 <sup>2,3</sup> | °C/W | | | Junction to ambient, (@200 ft/min) | Single layer board (1s) | $\theta_{JMA}$ | 50 <sup>2,3</sup> | °C/W | | | Junction to ambient, (@200 ft/min) | Four layer board (2s2p) | $\theta_{JMA}$ | 31 <sup>2,3</sup> | °C/W | | | Junction to board | _ | $\theta_{JB}$ | 20 <sup>4</sup> | °C/W | | | Junction to case | _ | θJC | 12 <sup>5</sup> | °C/W | | | Junction to top of package | Natural convection | $\Psi_{jt}$ | 2 <sup>6</sup> | °C/W | | | Maximum operating junction temperature | _ | T <sub>j</sub> | 105 | °C | | 64 LQFP | Junction to ambient, natural convection | Single layer board (1s) | $\theta_{JA}$ | 62 <sup>1,2</sup> | °C/W | | | Junction to ambient, natural convection | Four layer board (2s2p) | $\theta_{JA}$ | 43 <sup>1,3</sup> | °C/W | | | Junction to ambient (@200 ft/min) | Single layer board (1s) | $\theta_{JMA}$ | 50 <sup>1,3</sup> | °C/W | | | Junction to ambient (@200 ft/min) | Four layer board (2s2p) | $\theta_{JMA}$ | 36 <sup>1,3</sup> | °C/W | | | Junction to board | _ | $\theta_{\sf JB}$ | 26 <sup>4</sup> | °C/W | | | Junction to case | _ | $\theta_{JC}$ | 9 <sup>5</sup> | °C/W | | | Junction to top of package | Natural convection | $\Psi_{jt}$ | 2 <sup>6</sup> | °C/W | | | Maximum operating junction temperature | _ | T <sub>j</sub> | 105 | °C | | 64 QFN | Junction to ambient, natural convection | Single layer board (1s) | $\theta_{JA}$ | 68 <sup>1,2</sup> | °C/W | | | Junction to ambient, natural convection | Four layer board (2s2p) | $\theta_{JA}$ | 24 <sup>1,3</sup> | °C/W | | | Junction to ambient (@200 ft/min) | Single layer board (1s) | $\theta_{JMA}$ | 55 <sup>1,3</sup> | °C/W | | | Junction to ambient (@200 ft/min) | Four layer board (2s2p) | $\theta_{JMA}$ | 19 <sup>1,3</sup> | °C/W | | | Junction to board | _ | $\theta_{\sf JB}$ | 8 <sup>4</sup> | °C/W | | | Junction to case (bottom) | _ | $\theta_{\sf JC}$ | 0.6 <sup>5</sup> | °C/W | | | Junction to top of package | Natural convection | Ψ <sub>jt</sub> | 3 <sup>6</sup> | °C/W | | | Maximum operating junction temperature | _ | T <sub>j</sub> | 105 | °C | #### Table 28. Oscillator and PLL Electrical Specifications (continued) $(V_{DD} \text{ and } V_{DDPLL} = 2.7 \text{ to } 3.6 \text{ V}, V_{SS} = V_{SSPLL} = 0 \text{ V})$ | Characteristic | Symbol | Min | Max | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------|-----------|--------------------| | Frequency un-LOCK range | f <sub>UL</sub> | -1.5 | 1.5 | % f <sub>ref</sub> | | Frequency LOCK range | f <sub>LCK</sub> | -0.75 | 0.75 | % f <sub>ref</sub> | | CLKOUT period jitter <sup>4, 5, 10, 11</sup> , measured at f <sub>SYS</sub> Max • Peak-to-peak (clock edge to clock edge) • Long term (averaged over 2 ms interval) | C <sub>jitter</sub> | | 10<br>.01 | % f <sub>sys</sub> | | On-chip oscillator frequency | f <sub>oco</sub> | 7.84 | 8.16 | MHz | <sup>1</sup> In external clock mode, it is possible to run the chip directly from an external clock source without enabling the PLL. ## 2.9 USB Operation **Table 29. USB Operation Specifications** | Characteristic | Symbol | Value | Unit | |--------------------------------------|--------------------------|-------|------| | Minimum core speed for USB operation | f <sub>sys_USB_min</sub> | 16 | MHz | # 2.10 General Purpose I/O Timing GPIO can be configured for certain pins of the QSPI, DDR Control, timer, UART, Interrupt and USB interfaces. When in GPIO mode, the timing specification for these pins is given in Table 30 and Figure 5. The GPIO timing is met under the following load test conditions: - 50 pF / 50 $\Omega$ for high drive - 25 pF / 25 $\Omega$ for low drive <sup>&</sup>lt;sup>2</sup> This value has been updated. <sup>&</sup>lt;sup>3</sup> All internal registers retain data at 0 Hz. <sup>&</sup>lt;sup>4</sup> Depending on packaging; see the orderable part number summary. <sup>&</sup>lt;sup>5</sup> Loss of Reference Frequency is the reference frequency detected internally, which transitions the PLL into self clocked mode. Self clocked mode frequency is the frequency at which the PLL operates when the reference frequency falls below f<sub>LOR</sub> with default MFD/RFD settings. <sup>&</sup>lt;sup>7</sup> This parameter is characterized before qualification rather than 100% tested. Proper PC board layout procedures must be followed to achieve specifications. This specification applies to the period required for the PLL to relock after changing the MFD frequency control bits in the synthesizer control register (SYNCR). <sup>&</sup>lt;sup>10</sup> Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>sys</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the PLL circuitry via V<sub>DDPLL</sub> and V<sub>SSPLL</sub> and variation in crystal oscillator frequency increase the C<sub>jitter</sub> percentage for a given interval. <sup>&</sup>lt;sup>11</sup> Based on slow system clock of 40 MHz measured at f<sub>svs</sub> max. #### **Table 30. GPIO Timing** | NUM | Characteristic | Symbol | Min | Max | Unit | |-----|------------------------------------|--------------------|-----|-----|------| | G1 | CLKOUT High to GPIO Output Valid | t <sub>CHPOV</sub> | _ | 10 | ns | | G2 | CLKOUT High to GPIO Output Invalid | t <sub>CHPOI</sub> | 1.5 | _ | ns | | G3 | GPIO Input Valid to CLKOUT High | t <sub>PVCH</sub> | 9 | _ | ns | | G4 | CLKOUT High to GPIO Input Invalid | t <sub>CHPI</sub> | 1.5 | _ | ns | Figure 5. GPIO Timing ## 2.11 Reset Timing **Table 31. Reset and Configuration Override Timing** $$(V_{DD} = 3.0 \text{ to } 3.6 \text{ V}, V_{SS} = 0 \text{ V}, T_A = T_L \text{ to } T_H)^1$$ | NUM | Characteristic | Symbol | Min | Max | Unit | |-----|------------------------------------|--------------------|-----|-----|------------------| | R1 | RSTI input valid to CLKOUT High | t <sub>RVCH</sub> | 9 | _ | ns | | R2 | CLKOUT High to RSTI Input invalid | t <sub>CHRI</sub> | 1.5 | _ | ns | | R3 | RSTI input valid time <sup>2</sup> | t <sub>RIVT</sub> | 5 | _ | t <sub>CYC</sub> | | R4 | CLKOUT High to RSTO Valid | t <sub>CHROV</sub> | _ | 10 | ns | All AC timing is shown with respect to 50% $\mathrm{V}_{\mathrm{DD}}$ levels unless otherwise noted. <sup>&</sup>lt;sup>2</sup> During low power STOP, the synchronizers for the RSTI input are bypassed and RSTI is asserted asynchronously to the system. Thus, RSTI must be held a minimum of 100 ns. Figure 6. RSTI and Configuration Override Timing ### MCF52211 ColdFire Microcontroller, Rev. 2 # 2.12 I<sup>2</sup>C Input/Output Timing Specifications Table 32 lists specifications for the I<sup>2</sup>C input timing parameters shown in Figure 7. Table 32. I<sup>2</sup>C Input Timing Specifications between I2C\_SCL and I2C\_SDA | Num | Characteristic | Min | Max | Units | |-----|---------------------------------------------------------------------------|----------------------|-----|-------| | 11 | Start condition hold time | 2 × t <sub>CYC</sub> | _ | ns | | 12 | Clock low period | 8 × t <sub>CYC</sub> | _ | ns | | 13 | SCL/SDA rise time (V <sub>IL</sub> = 0.5 V to V <sub>IH</sub> = 2.4 V) | _ | 1 | ms | | 14 | Data hold time | 0 | _ | ns | | 15 | SCL/SDA fall time ( $V_{IH} = 2.4 \text{ V to } V_{IL} = 0.5 \text{ V}$ ) | _ | 1 | ms | | 16 | Clock high time | 4 × t <sub>CYC</sub> | _ | ns | | 17 | Data setup time | 0 | _ | ns | | 18 | Start condition setup time (for repeated start condition only) | 2 × t <sub>CYC</sub> | _ | ns | | 19 | Stop condition setup time | 2 × t <sub>CYC</sub> | _ | ns | Table 33 lists specifications for the I<sup>2</sup>C output timing parameters shown in Figure 7. Table 33. I<sup>2</sup>C Output Timing Specifications between I2C\_SCL and I2C\_SDA | Num | Characteristic | Min | Max | Units | |-----------------|-----------------------------------------------------------------------------------|-----------------------|-----|-------| | 11 <sup>1</sup> | Start condition hold time | 6 × t <sub>CYC</sub> | _ | ns | | 12 <sup>1</sup> | Clock low period | 10 × t <sub>CYC</sub> | _ | ns | | 13 <sup>2</sup> | I2C_SCL/I2C_SDA rise time<br>(V <sub>IL</sub> = 0.5 V to V <sub>IH</sub> = 2.4 V) | _ | _ | μs | | 14 <sup>1</sup> | Data hold time | $7 \times t_{CYC}$ | _ | ns | | 15 <sup>3</sup> | I2C_SCL/I2C_SDA fall time<br>(V <sub>IH</sub> = 2.4 V to V <sub>IL</sub> = 0.5 V) | _ | 3 | ns | | 16 <sup>1</sup> | Clock high time | 10 × t <sub>CYC</sub> | _ | ns | | 17 <sup>1</sup> | Data setup time | $2 \times t_{CYC}$ | _ | ns | | 18 <sup>1</sup> | Start condition setup time (for repeated start condition only) | 20 × t <sub>CYC</sub> | _ | ns | | 19 <sup>1</sup> | Stop condition setup time | 10 × t <sub>CYC</sub> | _ | ns | Output numbers depend on the value programmed into the IFDR; an IFDR programmed with the maximum frequency (IFDR = 0x20) results in minimum output timings as shown in Table 33. The I<sup>2</sup>C interface is designed to scale the actual data transition time to move it to the middle of the SCL low period. The actual position is affected by the prescale and division values programmed into the IFDR; however, the numbers given in Table 33 are minimum values. Because SCL and SDA are open-collector-type outputs, which the processor can only actively drive low, the time SCL or SDA take to reach a high level depends on external signal capacitance and pull-up resistor values. <sup>&</sup>lt;sup>3</sup> Specified at a nominal 50-pF load. Figure 7 shows timing for the values in Table 32 and Table 33. Figure 7. I<sup>2</sup>C Input/Output Timings # 2.13 Analog-to-Digital Converter (ADC) Parameters Table 34 lists specifications for the analog-to-digital converter. ### Table 34. ADC Parameters<sup>1</sup> | Name | Characteristic | Min | Typical | Max | Unit | |---------------------|---------------------------------------------------------------------|-------------------|---------------|-------------------|--------------------------------------| | V <sub>REFL</sub> | Low reference voltage | $V_{SS}$ | _ | V <sub>REFH</sub> | V | | V <sub>REFH</sub> | High reference voltage | V <sub>REFL</sub> | _ | $V_{DDA}$ | V | | $V_{DDA}$ | ADC analog supply voltage | 3.0 | 3.3 | 3.6 | V | | V <sub>ADIN</sub> | Input voltages | V <sub>REFL</sub> | _ | $V_{REFH}$ | V | | RES | Resolution | 12 | _ | 12 | Bits | | INL | Integral non-linearity (full input signal range) <sup>2</sup> | _ | ±2.5 | ±3 | LSB <sup>3</sup> | | INL | Integral non-linearity (10% to 90% input signal range) <sup>4</sup> | _ | ±2.5 | ±3 | LSB | | DNL | Differential non-linearity | _ | -1 < DNL < +1 | <+1 | LSB | | | Monotonicity | GUARANTEED | | | • | | f <sub>ADIC</sub> | ADC internal clock | 0.1 | _ | 5.0 | MHz | | R <sub>AD</sub> | Conversion range | V <sub>REFL</sub> | _ | V <sub>REFH</sub> | V | | t <sub>ADPU</sub> | ADC power-up time <sup>5</sup> | _ | 6 | 13 | t <sub>AIC</sub> cycles <sup>6</sup> | | t <sub>REC</sub> | Recovery from auto standby | _ | 0 | 1 | t <sub>AIC</sub> cycles | | t <sub>ADC</sub> | Conversion time | _ | 6 | _ | t <sub>AIC</sub> cycles | | t <sub>ADS</sub> | Sample time | _ | 1 | _ | t <sub>AIC</sub> cycles | | C <sub>ADI</sub> | Input capacitance | _ | See Figure 8 | _ | pF | | X <sub>IN</sub> | Input impedance | _ | See Figure 8 | _ | W | | I <sub>ADI</sub> | Input injection current <sup>7</sup> , per pin | _ | _ | 3 | mA | | I <sub>VREFH</sub> | V <sub>REFH</sub> current | _ | 0 | _ | mA | | V <sub>OFFSET</sub> | Offset voltage internal reference | _ | ±8 | ±15 | mV | | E <sub>GAIN</sub> | Gain error (transfer path) | .99 | 1 | 1.01 | _ | | V <sub>OFFSET</sub> | Offset voltage external reference | _ | ±3 | 9 | mV | | SNR | Signal-to-noise ratio | _ | 62 to 66 | _ | dB | ## 2.15 DMA Timers Timing Specifications Table 35 lists timer module AC timings. **Table 35. Timer Module AC Timing Specifications** | Name | Characteristic <sup>1</sup> | Min | Max | Unit | |------|-------------------------------------------|----------------------|-----|------| | T1 | DTIN0 / DTIN1 / DTIN2 / DTIN3 cycle time | $3 \times t_{CYC}$ | _ | ns | | T2 | DTIN0 / DTIN1 / DTIN2 / DTIN3 pulse width | 1 × t <sub>CYC</sub> | _ | ns | All timing references to CLKOUT are given to its rising edge. # 2.16 QSPI Electrical Specifications Table 36 lists QSPI timings. **Table 36. QSPI Modules AC Timing Specifications** | Name | Characteristic | | Max | Unit | |------|--------------------------------------------------|---|-----|------------------| | QS1 | QSPI_CS[3:0] to QSPI_CLK | 1 | 510 | t <sub>CYC</sub> | | QS2 | QSPI_CLK high to QSPI_DOUT valid | _ | 10 | ns | | QS3 | QSPI_CLK high to QSPI_DOUT invalid (Output hold) | 2 | _ | ns | | QS4 | QSPI_DIN to QSPI_CLK (Input setup) | 9 | _ | ns | | QS5 | QSPI_DIN to QSPI_CLK (Input hold) | 9 | _ | ns | The values in Table 36 correspond to Figure 9. # 2.17 JTAG and Boundary Scan Timing Table 37. JTAG and Boundary Scan Timing | Num | Characteristics <sup>1</sup> | Symbol | Min | Max | Unit | |-----|----------------------------------------------------|---------------------|----------------------|-----|--------------------| | J1 | TCLK frequency of operation | f <sub>JCYC</sub> | DC | 1/4 | f <sub>sys/2</sub> | | J2 | TCLK cycle period | t <sub>JCYC</sub> | 4 × t <sub>CYC</sub> | _ | ns | | J3 | TCLK clock pulse width | t <sub>JCW</sub> | 26 | _ | ns | | J4 | TCLK rise and fall times | t <sub>JCRF</sub> | 0 | 3 | ns | | J5 | Boundary scan input data setup time to TCLK rise | t <sub>BSDST</sub> | 4 | _ | ns | | J6 | Boundary scan input data hold time after TCLK rise | t <sub>BSDHT</sub> | 26 | _ | ns | | J7 | TCLK low to boundary scan output data valid | t <sub>BSDV</sub> | 0 | 33 | ns | | J8 | TCLK low to boundary scan output high Z | t <sub>BSDZ</sub> | 0 | 33 | ns | | J9 | TMS, TDI input data setup time to TCLK rise | t <sub>TAPBST</sub> | 4 | _ | ns | | J10 | TMS, TDI Input data hold time after TCLK rise | t <sub>TAPBHT</sub> | 10 | _ | ns | | J11 | TCLK low to TDO data valid | t <sub>TDODV</sub> | 0 | 26 | ns | | J12 | TCLK low to TDO high Z | t <sub>TDODZ</sub> | 0 | 8 | ns | | J13 | TRST assert time | t <sub>TRSTAT</sub> | 100 | _ | ns | | J14 | TRST setup time (negation) to TCLK high | t <sub>TRSTST</sub> | 10 | _ | ns | <sup>1</sup> JTAG\_EN is expected to be a static signal. Hence, it is not associated with any timing. Figure 10. Test Clock Input Timing # 3.1 64-pin LQFP Package | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE | | PRINT VERSION NO | OT TO SCALE | |------------------------------------------------------|--------------------|--------------|------------------|-------------| | TITLE: 64LD LQFP, | | DOCUMENT NO | : 98ASS23234W | REV: D | | 10 X 10 X 1.4 PKG, | | CASE NUMBER | 2: 840F-02 | 06 APR 2005 | | 0.5 PITCH, CASE OUTLINE | | STANDARD: JE | DEC MS-026 BCD | | ### **Mechanical Outline Drawings** | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE | PRINT VERSION NO | OT TO SCALE | |------------------------------------------------------|-----------|--------------|------------------|-------------| | TITLE: 64LD LQFP, | | DOCUMENT NO | ): 98ASS23234W | REV: D | | 10 X 10 X 1.4 PKG, | | CASE NUMBER | R: 840F-02 | 06 APR 2005 | | O.5 PITCH, CASE OUTLINE | | STANDARD: JE | DEC MS-026 BCD | | #### **Mechanical Outline Drawings** | Aug a a a a lay | MECHANICAL OUTLINES | | DOCUMENT NO: 98ASA10690D | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-------|--------------------------|--|--| | * freescale* | DICTIONARY | PAGE: | 1740 | | | | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN ACCESSED DIRECTLY FROM THE DOCUMENT CONTROL REPOSITORY. PRINTED VERSIONS ARE UNCONTROLLED EXCEPT WHEN STAMPED "CONTROLLED COPY" IN RED. | DO NOT SCALE THIS DRAWING | REV: | 0 | | | #### NOTES: - 1. ALL DIMENSIONS ARE IN MILLIMETERS. - 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M-1994. - 3. THE COMPLETE JEDEC DESIGNATOR FOR THIS PACKAGE IS: HF-PQFN. 4. COPLANARITY APPLIES TO LEADS, CORNER LEADS AND DIE ATTACH PAD. 5. MIN METAL GAP SHOULD BE 0.2MM. TITLE: THERMALLY ENHANCED QUAD FLAT NON-LEADED PACKAGE (QFN) 64 TERMINAL, 0.5 PITCH (9 X 9 X 1) CASE NUMBER: 1740-01 STANDARD: JEDEC MO-220 VMMD-3 PACKAGE CODE: 6200 SHEET: 3 OF 4 #### How to Reach Us: **Home Page:** www.freescale.com Web Support: http://www.freescale.com/support **USA/Europe or Locations Not Listed:** Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support #### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com Asia/Pacific: Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com Freescale Semiconductor Literature Distribution Center 1-800-441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see <a href="http://www.freescale.com">http://www.freescale.com</a> or contact your Freescale sales representative. For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp. Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2011. All rights reserved. Document Number: MCF52211 Rev. 2 3/2011