Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|------------------------------------------------------------| | Product Status | Active | | Core Processor | Coldfire V2 | | Core Size | 32-Bit Single-Core | | Speed | 50MHz | | Connectivity | I <sup>2</sup> C, SPI, UART/USART, USB OTG | | Peripherals | DMA, LVD, POR, PWM, WDT | | Number of I/O | 56 | | Program Memory Size | 64KB (64K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 8K x 8 | | Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V | | Data Converters | A/D 8x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-LQFP | | Supplier Device Package | 64-LQFP (10x10) | | Purchase URL | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mcf52212cae50 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **1** Family Configurations **Table 1. MCF52211 Family Configurations** | Module | 52210 | 52211 | 52212 | 52213 | | |-------------------------------------------------------------|--------------------------|--------------------------------------------------|-------------|--------------|--| | Version 2 ColdFire Core with MAC (Multiply-Accumulate Unit) | • | • | • | • | | | System Clock | 6 | 6, 80 MHz | 50 MHz | | | | Performance (Dhrystone 2.1 MIPS) | | up to 76 | up t | o 46 | | | Flash / Static RAM (SRAM) | 64/16 Kbytes | 128/16 Kbytes | 64/8 Kbytes | 128/8 Kbytes | | | Interrupt Controller (INTC) | • | • | • | • | | | Fast Analog-to-Digital Converter (ADC) | • | • | • | • | | | USB On-The-Go (USB OTG) | • | • | • | • | | | Four-channel Direct-Memory Access (DMA) | • | • | • | • | | | Software Watchdog Timer (WDT) | • | • | • | • | | | Secondary Watchdog Timer | • | • | • | • | | | Two-channel Periodic Interrupt Timer (PIT) | 2 | 2 | 2 | 2 | | | Four-Channel General Purpose Timer (GPT) | • | • | • | • | | | 32-bit DMA Timers | 4 | 4 | 4 | 4 | | | QSPI | • | • | • | • | | | UART(s) | 2 | 2 (64 LQFP/QFN and<br>81 MAPBGA)<br>3 (100 LQFP) | 2 | 2 | | | I <sup>2</sup> C | 2 | 2 | 2 | 2 | | | Eight/Four-channel 8/16-bit PWM Timer | • | • | • | • | | | General Purpose I/O Module (GPIO) | • | • | • | • | | | Chip Configuration and Reset Controller Module | • | • | • | • | | | Background Debug Mode (BDM) | • | • | • | • | | | JTAG - IEEE 1149.1 Test Access Port <sup>1</sup> | • | • | • | • | | | Package | 64 LQFP/QFN<br>81 MAPBGA | 64 LQFP/QFN<br>81 MAPBGA<br>100 LQFP | 64 LQFP | 64 LQFP | | The full debug/trace interface is available only on the 100-pin packages. A reduced debug interface is bonded on smaller packages. ### 1.2 Features ### 1.2.1 Feature Overview The MCF52211 family includes the following features: - Version 2 ColdFire variable-length RISC processor core - Static operation - 32-bit address and data paths on-chip - Up to 80 MHz processor core frequency - 40 MHz and 33 MHz off-platform bus frequency - Sixteen general-purpose, 32-bit data and address registers - Implements ColdFire ISA\_A with extensions to support the user stack pointer register and four new instructions for improved bit processing (ISA\_A+) - Multiply-Accumulate (MAC) unit with 32-bit accumulator to support $16\times16 \rightarrow 32$ or $32\times32 \rightarrow 32$ operations - System debug support - Real-time trace for determining dynamic execution path - Background debug mode (BDM) for in-circuit debugging (DEBUG\_B+) - Real-time debug support, with six hardware breakpoints (4 PC, 1 address and 1 data) configurable into a 1- or 2-level trigger - On-chip memories - Up to 16-Kbyte dual-ported SRAM on CPU internal bus, supporting core and DMA access with standby power supply support - Up to 128 Kbytes of interleaved flash memory supporting 2-1-1-1 accesses - Power management - Fully static operation with processor sleep and whole chip stop modes - Rapid response to interrupts from the low-power sleep mode (wake-up feature) - Clock enable/disable for each peripheral when not used (except backup watchdog timer) - Software controlled disable of external clock output for low-power consumption - Universal Serial Bus On-The-Go (USB OTG) dual-mode host and device controller - Full-speed / low-speed host controller - USB 1.1 and 2.0 compliant full-speed / low speed device controller - 16 bidirectional end points - DMA or FIFO data stream interfaces - Low power consumption - OTG protocol logic - Three universal asynchronous/synchronous receiver transmitters (UARTs) - 16-bit divider for clock generation - Interrupt control logic with maskable interrupts - DMA support - Data formats can be 5, 6, 7 or 8 bits with even, odd, or no parity - Up to two stop bits in 1/16 increments - Error-detection capabilities - Modem support includes request-to-send (RTS) and clear-to-send (CTS) lines for two UARTs - Transmit and receive FIFO buffers - Two I<sup>2</sup>C modules - Interchip bus interface for EEPROMs, LCD controllers, A/D converters, and keypads - Fully compatible with industry-standard I<sup>2</sup>C bus - Master and slave modes support multiple masters - Automatic interrupt generation with programmable level - Queued serial peripheral interface (QSPI) - Full-duplex, three-wire synchronous transfers - Up to four chip selects available - Master mode operation only - Programmable bit rates up to half the CPU clock frequency - Up to 16 pre-programmed transfers - Fast analog-to-digital converter (ADC) - Eight analog input channels - 12-bit resolution - Minimum 1.125 μs conversion time - Simultaneous sampling of two channels for motor control applications - Single-scan or continuous operation - Optional interrupts on conversion complete, zero crossing (sign change), or under/over low/high limit - Unused analog channels can be used as digital I/O - Four 32-bit timers with DMA support - 12.5 ns resolution at 80 MHz - Programmable sources for clock input, including an external clock option - Programmable prescaler - Input capture capability with programmable trigger edge on input pin - Output compare with programmable mode for the output pin - Free run and restart modes - Maskable interrupts on input capture or output compare - DMA trigger capability on input capture or output compare - Four-channel general purpose timer - 16-bit architecture - Programmable prescaler - Output pulse-widths variable from microseconds to seconds - Single 16-bit input pulse accumulator - Toggle-on-overflow feature for pulse-width modulator (PWM) generation - One dual-mode pulse accumulation channel - Pulse-width modulation timer - Support for PCM mode (resulting in superior signal quality compared to conventional PWM) - Operates as eight channels with 8-bit resolution or four channels with 16-bit resolution - Programmable period and duty cycle - Programmable enable/disable for each channel - Software selectable polarity for each channel - Period and duty cycle are double buffered. Change takes effect when the end of the current period is reached (PWM counter reaches zero) or when the channel is disabled. - Programmable center or left aligned outputs on individual channels - Four clock sources (A, B, SA, and SB) provide for a wide range of frequencies - Emergency shutdown - Two periodic interrupt timers (PITs) - 16-bit counter - Selectable as free running or count down - Real-Time Clock (RTC) - Maintains system time-of-day clock - Provides stopwatch and alarm interrupt functions - Software watchdog timer - 32-bit counter - Low-power mode support - Backup watchdog timer (BWT) - Independent timer that can be used to help software recover from runaway code - 16-bit counter - Low-power mode support - Clock generation features - Crystal, on-chip trimmed relaxation oscillator, or external oscillator reference options - Trimmed relaxation oscillator - Pre-divider capable of dividing the clock source frequency into the PLL reference frequency range - System can be clocked from PLL or directly from crystal oscillator or relaxation oscillator - Low power modes supported - $2^n$ ( $0 \le n \le 15$ ) low-power divider for extremely low frequency operation - Interrupt controller - Uniquely programmable vectors for all interrupt sources - Fully programmable level and priority for all peripheral interrupt sources - Seven external interrupt signals with fixed level and priority - Unique vector number for each interrupt source - Ability to mask any individual interrupt source or all interrupt sources (global mask-all) - Support for hardware and software interrupt acknowledge (IACK) cycles - Combinatorial path to provide wake-up from low-power modes - DMA controller - Four fully programmable channels - Dual-address transfer support with 8-, 16-, and 32-bit data capability, along with support for 16-byte (4×32-bit) burst transfers - Source/destination address pointers that can increment or remain constant - 24-bit byte transfer counter per channel - Auto-alignment transfers supported for efficient block movement - Bursting and cycle-steal support - Software-programmable DMA requests for the UARTs (3) and 32-bit timers (4) - Reset - Separate reset in and reset out signals - Seven sources of reset: - Power-on reset (POR) - External - Software - Watchdog - Loss of clock / loss of lock ### 1.2.13 General Purpose Timer (GPT) The general purpose timer (GPT) is a four-channel timer module consisting of a 16-bit programmable counter driven by a seven-stage programmable prescaler. Each of the four channels can be configured for input capture or output compare. Additionally, channel three, can be configured as a pulse accumulator. A timer overflow function allows software to extend the timing capability of the system beyond the 16-bit range of the counter. The input capture and output compare functions allow simultaneous input waveform measurements and output waveform generation. The input capture function can capture the time of a selected transition edge. The output compare function can generate output waveforms and timer software delays. The 16-bit pulse accumulator can operate as a simple event counter or a gated time accumulator. ### 1.2.14 Periodic Interrupt Timers (PIT0 and PIT1) The two periodic interrupt timers (PIT0 and PIT1) are 16-bit timers that provide interrupts at regular intervals with minimal processor intervention. Each timer can count down from the value written in its PIT modulus register or it can be a free-running down-counter ### 1.2.15 Real-Time Clock (RTC) The Real-Time Clock (RTC) module maintains the system (time-of-day) clock and provides stopwatch, alarm, and interrupt functions. It includes full clock features: seconds, minutes, hours, days and supports a host of time-of-day interrupt functions along with an alarm interrupt. ### 1.2.16 Pulse-Width Modulation (PWM) Timers The device has an 8-channel, 8-bit PWM timer. Each channel has a programmable period and duty cycle as well as a dedicated counter. Each of the modulators can create independent continuous waveforms with software-selectable duty rates from 0% to 100%. The timer supports PCM mode, which results in superior signal quality when compared to that of a conventional PWM. The PWM outputs have programmable polarity, and can be programmed as left aligned outputs or center aligned outputs. For higher period and duty cycle resolution, each pair of adjacent channels ([7:6], [5:4], [3:2], and [1:0]) can be concatenated to form a single 16-bit channel. The module can, therefore, be configured to support 8/0, 6/1, 4/2, 2/3, or 0/4 8-/16-bit channels. ## 1.2.17 Software Watchdog Timer The watchdog timer is a 32-bit timer that facilitates recovery from runaway code. The watchdog counter is a free-running down-counter that generates a reset on underflow. To prevent a reset, software must periodically restart the countdown. ### 1.2.18 Backup Watchdog Timer The backup watchdog timer is an independent 16-bit timer that, like the software watchdog timer, facilitates recovery from runaway code. This timer is a free-running down-counter that generates a reset on underflow. To prevent a reset, software must periodically restart the countdown. The backup watchdog timer can be clocked by either the relaxation oscillator or the system clock. ### 1.2.19 Phase-Locked Loop (PLL) The clock module contains a crystal oscillator, 8 MHz on-chip relaxation oscillator (OCO), phase-locked loop (PLL), reduced frequency divider (RFD), low-power divider status/control registers, and control logic. To improve noise immunity, the PLL, crystal oscillator, and relaxation oscillator have their own power supply inputs: VDDPLL and VSSPLL. All other circuits are powered by the normal supply pins, VDD and VSS. MCF52211 ColdFire Microcontroller, Rev. ### Table 3. Pin Functions by Primary and Alternate Purpose (continued) | Pin<br>Group | Primary<br>Function | Secondary<br>Function | Tertiary<br>Function | Quaternary<br>Function | Drive<br>Strength /<br>Control <sup>1</sup> | Slew Rate /<br>Control <sup>1</sup> | Pull-up /<br>Pull-down <sup>2</sup> | Pin on<br>100 LQFP | Pin on 81<br>MAPBGA | Pin on 64<br>LQFP/QFN | |--------------|---------------------|-----------------------|----------------------|------------------------|---------------------------------------------|-------------------------------------|-------------------------------------|-----------------------------------------|--------------------------|-----------------------| | UART 1 | UCTS1 | SYNCA | URXD2 | GPIO | PDSR[15] | PSRR[15] | _ | 98 | C3 | 61 | | | URTS1 | SYNCB | UTXD2 | GPIO | PDSR[14] | PSRR[14] | _ | 4 | B1 | 2 | | | URXD1 | _ | | GPIO | PDSR[13] | PSRR[13] | _ | 100 | B2 | 63 | | | UTXD1 | _ | _ | GPIO | PDSR[12] | PSRR[12] | _ | 99 | A2 | 62 | | UART 2 | UCTS2 | _ | | GPIO | PDSR[27] | PSRR[27] | _ | 27 | _ | | | | URTS2 | _ | _ | GPIO | PDSR[26] | PSRR[26] | _ | 30 | _ | _ | | | URXD2 | _ | _ | GPIO | PDSR[25] | PSRR[25] | _ | 28 | _ | _ | | | UTXD2 | _ | | GPIO | PDSR[24] | PSRR[24] | _ | 29 | _ | _ | | VSTBY | VSTBY | _ | _ | _ | N/A | N/A | _ | 55 | F8 | 37 | | USB | VDDUSB | _ | _ | | N/A | N/A | _ | 62 | D8 | 43 | | | VSSUSB | _ | | _ | N/A | N/A | _ | 59 | F7 | 40 | | | USB_DM | _ | _ | _ | N/A | N/A | _ | 61 | D9 | 42 | | | USB_DP | _ | _ | | N/A | N/A | _ | 60 | E9 | 41 | | VDD | VDD | _ | _ | _ | N/A | N/A | _ | 1,2,14,22,<br>23,34,41,<br>57,68,81,93 | D5,E3–E7,<br>F5 | 1,10,20,39,5<br>2 | | VSS | VSS | _ | _ | _ | N/A | N/A | _ | 3,15,24,25,3<br>5,42,56,<br>67,75,82,92 | A1,A9,D4,D<br>6,F4,F6,J1 | 11,21,38,<br>53,64 | The PDSR and PSSR registers are described in the General Purpose I/O chapter. All programmable signals default to 2 mA drive and FAST slew rate in normal (single-chip) mode. All signals have a pull-up in GPIO mode. These signals are multiplexed on other pins. For primary and GPIO functions only. Only when JTAG mode is enabled. CLKMOD0 and CLKMOD1 have internal pull-down resistors; however, the use of external resistors is very strongly recommended. When these pins are configured for USB signals, they should use the USB transceiver's internal pull-up/pull-down resistors (see the description of the OTG\_CTRL register). If these pins are not configured for USB signals, each pin should be pulled down externally using a 10 kΩ resistor. For secondary and GPIO functions only. RSTI has an internal pull-up resistor; however, the use of an external resistor is very strongly recommended. For GPIO function. Primary Function has pull-up control within the GPT module. **Table 16. Debug Support Signals (continued)** | Signal Name | Abbreviation | Function | I/O | |---------------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | Test Data Output | TDO | Serial output for test instructions and data. TDO is tri-stateable and is actively driven in the shift-IR and shift-DR controller states. TDO changes on the falling edge of TCLK. | 0 | | Development Serial<br>Clock | DSCLK | Development Serial Clock - Internally synchronized input. (The logic level on DSCLK is validated if it has the same value on two consecutive rising bus clock edges.) Clocks the serial communication port to the debug module during packet transfers. Maximum frequency is PSTCLK/5. At the synchronized rising edge of DSCLK, the data input on DSI is sampled and DSO changes state. | 1 | | Breakpoint | ВКРТ | Breakpoint - Input used to request a manual breakpoint. Assertion of BKPT puts the processor into a halted state after the current instruction completes. Halt status is reflected on processor status/debug data signals (PST[3:0] and PSTDDATA[7:0]) as the value 0xF. If CSR[BKD] is set (disabling normal BKPT functionality), asserting BKPT generates a debug interrupt exception in the processor. | - | | Development Serial<br>Input | DSI | Development Serial Input - Internally synchronized input that provides data input for the serial communication port to the debug module, after the DSCLK has been seen as high (logic 1). | 1 | | Development Serial<br>Output | DSO | Development Serial Output - Provides serial output communication for debug module responses. DSO is registered internally. The output is delayed from the validation of DSCLK high. | 0 | | Debug Data | DDATA[3:0] | Display captured processor data and breakpoint status. The CLKOUT signal can be used by the development system to know when to sample DDATA[3:0]. | 0 | | Processor Status Clock | PSTCLK | Processor Status Clock - Delayed version of the processor clock. Its rising edge appears in the center of valid PST and DDATA output. PSTCLK indicates when the development system should sample PST and DDATA values. If real-time trace is not used, setting CSR[PCD] keeps PSTCLK, and PST and DDATA outputs from toggling without disabling triggers. Non-quiescent operation can be reenabled by clearing CSR[PCD], although the external development systems must resynchronize with the PST and DDATA outputs. PSTCLK starts clocking only when the first non-zero PST value (0xC, 0xD, or 0xF) occurs during system reset exception processing. | 0 | | Processor Status<br>Outputs | PST[3:0] | Indicate core status. Debug mode timing is synchronous with the processor clock; status is unrelated to the current bus transfer. The CLKOUT signal can be used by the development system to know when to sample PST[3:0]. | 0 | | All Processor Status<br>Outputs | ALLPST | Logical AND of PST[3:0]. The CLKOUT signal can be used by the development system to know when to sample ALLPST. | 0 | # 1.16 EzPort Signal Descriptions Table 17 contains a list of EzPort external signals. ### 2.2 Current Consumption Table 20. Current Consumption in Low-Power Mode 1,2 | Mode | Flash memory | | | SRAM | | | | Unite | | |--------------------------------------|--------------|--------|--------|----------|-------|--------|--------|--------|-------| | Mode | 8 MHz | 16 MHz | 64 MHz | 80 MHz | 8 MHz | 16 MHz | 64 MHz | 80 MHz | Units | | Stop mode 3 (Stop 11) <sup>3</sup> | | 0.0 | 057 | <u> </u> | 0.002 | | | | mA | | Stop mode 2 (Stop 10) <sup>3</sup> | | 2.5 | | | | 2.3 | | | | | Stop mode 1 (Stop 01) <sup>3,4</sup> | 3.03 | 3.3 | 4.9 | 5.6 | 2.9 | 3.1 | 4.8 | 5.4 | | | Stop mode 0 (Stop 00) <sup>3</sup> | 3.03 | 3.3 | 4.9 | 5.6 | 2.9 | 3.1 | 4.8 | 5.4 | | | Wait / Doze | 12.3 | 22.7 | 40.3 | 45 | 5.3 | 7.9 | 24 | 30 | | | Run | TBD | TBD | TBD | TBD | 6.7 | 10.8 | 35 | 43 | | All values are measured with a 3.30V power supply. **Table 21. Typical Active Current Consumption Specifications** | Characteristic | Symbol | Typical <sup>1</sup><br>Active<br>(SRAM) | Typical <sup>1</sup><br>Active<br>(Flash) | Peak <sup>2</sup><br>(Flash) | Unit | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------------------------------|-------------------------------------------|------------------------------|----------------------------------------| | PLL @ 8 MHz | I <sub>DD</sub> | 8 | 11 | 21 | mA | | PLL @ 16 MHz | | 12 | 19 | 38 | | | PLL @ 64 MHz | | 38 | 45 | 102 | | | PLL @ 80 MHz | | 45 | 54 | 118 | | | <ul> <li>RAM standby supply current</li> <li>Normal operation: V<sub>DD</sub> &gt; V<sub>STBY</sub> - 0.3 V</li> <li>Transient condition: V<sub>STBY</sub> - 0.3 V &gt; V<sub>DD</sub> &gt; V<sub>SS</sub> + 0.5 V</li> <li>Standby operation: V<sub>DD</sub> &lt; V<sub>SS</sub> + 0.5 V</li> </ul> | I <sub>STBY</sub> | | | 0<br>65<br>16 | μ <b>Α</b><br>μ <b>Α</b><br>μ <b>Α</b> | | Analog supply current Normal operation Standby Powered down | I <sub>DDA</sub> | _<br>_<br>_ | _<br>_<br>_ | 14<br>0.8<br>0 | mA | | USB supply current | I <sub>DDUSB</sub> | _ | _ | TBD | mA | | PLL supply current | I <sub>DDPLL</sub> | _ | _ | 6 <sup>(see note 3)</sup> | mA | Tested at room temperature with CPU polling a status register. All clocks were off except the UART and CFM (when running from flash memory). <sup>&</sup>lt;sup>2</sup> Refer to the Power Management chapter in the MCF52211 Reference Manual for more information on low-power modes. See the description of the Low-Power Control Register (LPCR) in the MCF52211 Reference Manual for more information on stop modes 0–3. Results are identical to STOP 00 for typical values because they only differ by CLKOUT power consumption. CLKOUT is already disabled in this instance prior to entering low power mode. Peak current measured with all modules active, CPU polling a status register, and default drive strength with matching load. <sup>&</sup>lt;sup>3</sup> Tested with the PLL MFD set to 7 (max value). Setting the MFD to a lower value results in lower current consumption. #### **Electrical Characteristics** ### **Table 24. SGFM Flash Module Life Characteristics** $(V_{DD} = 3.0 \text{ to } 3.6 \text{ V})$ | Parameter | Symbol | Value | Unit | |-------------------------------------------------------------------------------|-----------|---------------------|--------| | Maximum number of guaranteed program/erase cycles <sup>1</sup> before failure | P/E | 10,000 <sup>2</sup> | Cycles | | Data retention at average operating temperature of 85°C | Retention | 10 | Years | <sup>&</sup>lt;sup>1</sup> A program/erase cycle is defined as switching the bits from $1 \rightarrow 0 \rightarrow 1$ . # 2.5 EzPort Electrical Specifications **Table 25. EzPort Electrical Specifications** | Name | Characteristic | Min | Max | Unit | |------|--------------------------------------------------------|--------------------|----------------------|------| | EP1 | EPCK frequency of operation (all commands except READ) | _ | f <sub>sys</sub> / 2 | MHz | | EP1a | EPCK frequency of operation (READ command) | _ | f <sub>sys</sub> / 8 | MHz | | EP2 | EPCS_b negation to next EPCS_b assertion | $2 \times T_{cyc}$ | _ | ns | | EP3 | EPCS_B input valid to EPCK high (setup) | 5 | _ | ns | | EP4 | EPCK high to EPCS_B input invalid (hold) | 5 | _ | ns | | EP5 | EPD input valid to EPCK high (setup) | 2 | _ | ns | | EP6 | EPCK high to EPD input invalid (hold) | 5 | _ | ns | | EP7 | EPCK low to EPQ output valid (out setup) | _ | 12 | ns | | EP8 | EPCK low to EPQ output invalid (out hold) | 0 | _ | ns | | EP9 | EPCS_B negation to EPQ tri-state | _ | 12 | ns | <sup>&</sup>lt;sup>2</sup> Reprogramming of a flash memory array block prior to erase is not required. ### 2.6 ESD Protection Table 26. ESD Protection Characteristics 1, 2 | Characteristics | Symbol | Value | Units | |----------------------------------------------------------------------|---------------------|--------|-------| | ESD target for Human Body Model | HBM | 2000 | V | | ESD target for Machine Model | MM | 200 | V | | HBM circuit description | R <sub>series</sub> | 1500 | Ω | | | С | 100 | pF | | MM circuit description | R <sub>series</sub> | 0 | Ω | | | С | 200 | pF | | Number of pulses per pin (HBM) • Positive pulses • Negative pulses | = | 1<br>1 | _ | | Number of pulses per pin (MM) Positive pulses Negative pulses | _ | 3<br>3 | _ | | Interval of pulses | _ | 1 | sec | All ESD testing is in conformity with CDF-AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits. ## 2.7 DC Electrical Specifications Table 27. DC Electrical Specifications <sup>1</sup> | Characteristic | Symbol | Min | Max | Unit | |---------------------------------------------------------------------------------------|---------------------|-----------------------|----------------------|------| | Supply voltage | $V_{DD}$ | 3.0 | 3.6 | V | | Standby voltage | V <sub>STBY</sub> | 1.8 | 3.5 | V | | Input high voltage | V <sub>IH</sub> | $0.7 \times V_{DD}$ | 4.0 | V | | Input low voltage | V <sub>IL</sub> | V <sub>SS</sub> – 0.3 | $0.35 \times V_{DD}$ | V | | Input hysteresis <sup>2</sup> | V <sub>HYS</sub> | $0.06 \times V_{DD}$ | _ | mV | | Low-voltage detect trip voltage (V <sub>DD</sub> falling) | V <sub>LVD</sub> | 2.15 | 2.3 | V | | Low-voltage detect hysteresis (V <sub>DD</sub> rising) | V <sub>LVDHYS</sub> | 60 | 120 | mV | | Input leakage current $V_{in} = V_{DD}$ or $V_{SS}$ , digital pins | I <sub>in</sub> | -1.0 | 1.0 | μА | | Output high voltage (all input/output and all output pins) $I_{OH} = -2.0 \text{ mA}$ | V <sub>OH</sub> | V <sub>DD</sub> – 0.5 | _ | V | | Output low voltage (all input/output and all output pins) I <sub>OL</sub> = 2.0mA | V <sub>OL</sub> | _ | 0.5 | V | A device is defined as a failure if after exposure to ESD pulses the device no longer meets the device specification requirements. Complete DC parametric and functional testing is performed per applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification. #### **Electrical Characteristics** #### **Table 30. GPIO Timing** | NUM | Characteristic | Symbol | Min | Max | Unit | |-----|------------------------------------|--------------------|-----|-----|------| | G1 | CLKOUT High to GPIO Output Valid | t <sub>CHPOV</sub> | _ | 10 | ns | | G2 | CLKOUT High to GPIO Output Invalid | t <sub>CHPOI</sub> | 1.5 | _ | ns | | G3 | GPIO Input Valid to CLKOUT High | t <sub>PVCH</sub> | 9 | _ | ns | | G4 | CLKOUT High to GPIO Input Invalid | t <sub>CHPI</sub> | 1.5 | _ | ns | Figure 5. GPIO Timing ## 2.11 Reset Timing **Table 31. Reset and Configuration Override Timing** $$(V_{DD} = 3.0 \text{ to } 3.6 \text{ V}, V_{SS} = 0 \text{ V}, T_A = T_L \text{ to } T_H)^1$$ | NUM | Characteristic | Symbol | Min | Max | Unit | |-----|------------------------------------|--------------------|-----|-----|------------------| | R1 | RSTI input valid to CLKOUT High | t <sub>RVCH</sub> | 9 | _ | ns | | R2 | CLKOUT High to RSTI Input invalid | t <sub>CHRI</sub> | 1.5 | _ | ns | | R3 | RSTI input valid time <sup>2</sup> | t <sub>RIVT</sub> | 5 | _ | t <sub>CYC</sub> | | R4 | CLKOUT High to RSTO Valid | t <sub>CHROV</sub> | _ | 10 | ns | All AC timing is shown with respect to 50% $\mathrm{V}_{\mathrm{DD}}$ levels unless otherwise noted. <sup>&</sup>lt;sup>2</sup> During low power STOP, the synchronizers for the RSTI input are bypassed and RSTI is asserted asynchronously to the system. Thus, RSTI must be held a minimum of 100 ns. Figure 6. RSTI and Configuration Override Timing ### MCF52211 ColdFire Microcontroller, Rev. 2 # 2.12 I<sup>2</sup>C Input/Output Timing Specifications Table 32 lists specifications for the I<sup>2</sup>C input timing parameters shown in Figure 7. Table 32. I<sup>2</sup>C Input Timing Specifications between I2C\_SCL and I2C\_SDA | Num | Characteristic | Min | Max | Units | |-----|---------------------------------------------------------------------------|----------------------|-----|-------| | 11 | Start condition hold time | 2 × t <sub>CYC</sub> | _ | ns | | 12 | Clock low period | 8 × t <sub>CYC</sub> | _ | ns | | 13 | SCL/SDA rise time (V <sub>IL</sub> = 0.5 V to V <sub>IH</sub> = 2.4 V) | _ | 1 | ms | | 14 | Data hold time | 0 | _ | ns | | 15 | SCL/SDA fall time ( $V_{IH} = 2.4 \text{ V to } V_{IL} = 0.5 \text{ V}$ ) | _ | 1 | ms | | 16 | Clock high time | 4 × t <sub>CYC</sub> | _ | ns | | 17 | Data setup time | 0 | _ | ns | | 18 | Start condition setup time (for repeated start condition only) | 2 × t <sub>CYC</sub> | _ | ns | | 19 | Stop condition setup time | 2 × t <sub>CYC</sub> | _ | ns | Table 33 lists specifications for the I<sup>2</sup>C output timing parameters shown in Figure 7. Table 33. I<sup>2</sup>C Output Timing Specifications between I2C\_SCL and I2C\_SDA | Num | Characteristic | Min | Max | Units | |-----------------|-----------------------------------------------------------------------------------|-----------------------|-----|-------| | 11 <sup>1</sup> | Start condition hold time | 6 × t <sub>CYC</sub> | _ | ns | | 12 <sup>1</sup> | Clock low period | 10 × t <sub>CYC</sub> | _ | ns | | 13 <sup>2</sup> | I2C_SCL/I2C_SDA rise time<br>(V <sub>IL</sub> = 0.5 V to V <sub>IH</sub> = 2.4 V) | _ | _ | μs | | 14 <sup>1</sup> | Data hold time | $7 \times t_{CYC}$ | _ | ns | | 15 <sup>3</sup> | I2C_SCL/I2C_SDA fall time<br>(V <sub>IH</sub> = 2.4 V to V <sub>IL</sub> = 0.5 V) | _ | 3 | ns | | 16 <sup>1</sup> | Clock high time | 10 × t <sub>CYC</sub> | _ | ns | | 17 <sup>1</sup> | Data setup time | $2 \times t_{CYC}$ | _ | ns | | 18 <sup>1</sup> | Start condition setup time (for repeated start condition only) | 20 × t <sub>CYC</sub> | _ | ns | | 19 <sup>1</sup> | Stop condition setup time | 10 × t <sub>CYC</sub> | _ | ns | Output numbers depend on the value programmed into the IFDR; an IFDR programmed with the maximum frequency (IFDR = 0x20) results in minimum output timings as shown in Table 33. The I<sup>2</sup>C interface is designed to scale the actual data transition time to move it to the middle of the SCL low period. The actual position is affected by the prescale and division values programmed into the IFDR; however, the numbers given in Table 33 are minimum values. Because SCL and SDA are open-collector-type outputs, which the processor can only actively drive low, the time SCL or SDA take to reach a high level depends on external signal capacitance and pull-up resistor values. <sup>&</sup>lt;sup>3</sup> Specified at a nominal 50-pF load. | Name | Characteristic | Min | Typical | Max | Unit | |-------|---------------------------------|-----|------------|-----|------| | THD | Total harmonic distortion | _ | -75 | _ | dB | | SFDR | Spurious free dynamic range | _ | 67 to 70.3 | _ | dB | | SINAD | Signal-to-noise plus distortion | _ | 61 to 63.9 | _ | dB | | ENOB | Effective number of bits | 9.1 | 10.6 | _ | Bits | Table 34. ADC Parameters<sup>1</sup> (continued) ## 2.14 Equivalent Circuit for ADC Inputs Figure 8 shows the ADC input circuit during sample and hold. S1 and S2 are always open/closed at the same time that S3 is closed/open. When S1/S2 are closed & S3 is open, one input of the sample and hold circuit moves to $(V_{REFH}-V_{REFL})/2$ , while the other charges to the analog input voltage. When the switches are flipped, the charge on C1 and C2 are averaged via S3, with the result that a single-ended analog input is switched to a differential voltage centered about $(V_{REFH}-V_{REFL})/2$ . The switches switch on every cycle of the ADC clock (open one-half ADC clock, closed one-half ADC clock). There are additional capacitances associated with the analog input pad, routing, etc., but these do not filter into the S/H output voltage, as S1 provides isolation during the charge-sharing phase. One aspect of this circuit is that there is an on-going input current, which is a function of the analog input voltage, $V_{REF}$ and the ADC clock frequency. - 1. Parasitic capacitance due to package, pin-to-pin and pin-to-package base coupling; 1.8pF - 2. Parasitic capacitance due to the chip bond pad, ESD protection devices and signal routing; 2.04pF - 3. Equivalent resistance for the channel select mux; $100 \Omega s$ - 4. Sampling capacitor at the sample and hold circuit. Capacitor C1 is normally disconnected from the input and is only connected to it at sampling time; 1.4pF - 5. Equivalent input impedance, when the input is selected = $\frac{1}{\text{(ADC Clock Rate)} \times (1.4 \times 10^{-12})}$ Figure 8. Equivalent Circuit for A/D Loading MCF52211 ColdFire Microcontroller, Rev. 2 All measurements are preliminary pending full characterization, and made at $V_{DD} = 3.3V$ , $V_{REFH} = 3.3V$ , and $V_{REFL} = ground$ <sup>&</sup>lt;sup>2</sup> INL measured from $V_{IN} = V_{REFL}$ to $V_{IN} = V_{REFH}$ <sup>3</sup> LSB = Least Significant Bit <sup>&</sup>lt;sup>4</sup> INL measured from $V_{IN} = 0.1V_{REFH}$ to $V_{IN} = 0.9V_{REFH}$ <sup>&</sup>lt;sup>5</sup> Includes power-up of ADC and V<sub>REF</sub> <sup>&</sup>lt;sup>6</sup> ADC clock cycles <sup>&</sup>lt;sup>7</sup> Current that can be injected or sourced from an unselected ADC signal input without impacting the performance of the ADC #### **Electrical Characteristics** Figure 11. Boundary Scan (JTAG) Timing **Figure 12. Test Access Port Timing** ## 2.18 Debug AC Timing Specifications Table 38 lists specifications for the debug AC timing parameters shown in Figure 14. **Table 38. Debug AC Timing Specification** | Num | Characteristic | 66/80 MHz | | Units | |-----------------|-------------------------------------------|----------------------|------|-------| | | | Min | Max | Omis | | D1 | PST, DDATA to CLKOUT setup | 4 | _ | ns | | D2 | CLKOUT to PST, DDATA hold | 1.5 | _ | ns | | D3 | DSI-to-DSCLK setup | 1 × t <sub>CYC</sub> | _ | ns | | D4 <sup>1</sup> | DSCLK-to-DSO hold | 4 × t <sub>CYC</sub> | _ | ns | | D5 | DSCLK cycle time | 5 × t <sub>CYC</sub> | _ | ns | | D6 | BKPT input data setup time to CLKOUT rise | 4 | _ | ns | | D7 | BKPT input data hold time to CLKOUT rise | 1.5 | _ | ns | | D8 | CLKOUT high to BKPT high Z | 0.0 | 10.0 | ns | DSCLK and DSI are synchronized internally. D4 is measured from the synchronized DSCLK input relative to the rising edge of CLKOUT. Figure 14 shows real-time trace timing for the values in Table 38. Figure 14. Real-Time Trace AC Timing ### **Mechanical Outline Drawings** Figure 15 shows BDM serial port AC timing for the values in Table 38. Figure 15. BDM Serial Port AC Timing # **3 Mechanical Outline Drawings** This section describes the physical properties of the device and its derivatives. ### 3.2 64 QFN Package ### **Mechanical Outline Drawings** ## 3.3 81 MAPBGA Package | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE | PRINT VERSION NO | T TO SCALE | |-----------------------------------------------------------------|-----------|----------------------------|------------------|-------------| | TITLE: PBGA, LOW PROFILE, 81 I/O, 10 X 10 PKG, 1 MM PITCH (MAP) | | DOCUMENT NO: 98ASA10670D | | REV: 0 | | | | CASE NUMBER: 1662-01 04 FE | | 04 FEB 2005 | | | | STANDARD: NO | N-JEDEC | | #### NOTES: 1. ALL DIMENSIONS IN MILLIMETERS. 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. <u>/</u>3.\ MAXIMUM SOLDER BALL DIAMETER MEASURED PARALLEL TO DATUM A. 4. DATUM A, THE SEATING PLANE, IS DETERMINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS. 5. PARALLELISM MEASUREMENT SHALL EXCLUDE ANY EFFECT OF MARK ON TOP SURFACE OF PACKAGE. | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE | CAL OUTLINE PRINT VERSION NOT TO SCALI | | |------------------------------------------------------|--------------------|----------------------------------------|-------------| | TITLE: PBGA, LOW PROFILI | E, DOCUMENT | DOCUMENT NO: 98ASA10670D | | | 81 I/O, 10 X 10 PK | · I | BER: 1662-01 | 04 FEB 2005 | | 1 MM PITCH (MAP | ) STANDARD | : NON-JEDEC | | #### How to Reach Us: **Home Page:** www.freescale.com Web Support: http://www.freescale.com/support **USA/Europe or Locations Not Listed:** Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support #### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com #### Asia/Pacific: Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com Freescale Semiconductor Literature Distribution Center 1-800-441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see <a href="http://www.freescale.com">http://www.freescale.com</a> or contact your Freescale sales representative. For information on Freescale's Environmental Products program, go to <a href="http://www.freescale.com/epp.">http://www.freescale.com/epp.</a> Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2011. All rights reserved. Document Number: MCF52211 Rev. 2 3/2011