Welcome to **E-XFL.COM** ## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|----------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 780 | | Number of Logic Elements/Cells | 15600 | | Total RAM Bits | 419328 | | Number of I/O | 342 | | Number of Gates | - | | Voltage - Supply | 1.15V ~ 1.25V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 484-BBGA | | Supplier Device Package | 484-FBGA (23x23) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep2s15f484c4n | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## **Contents** | Chapter Revision Dates | vii | |-----------------------------------------------|-------------| | About this Handbook | i | | How to Contact Altera | | | Typographic Conventions | | | 2) Pographic controllerimination | | | Section I. Stratix II Device Family Data Shee | | | Revision History | Section I–1 | | Chapter 1. Introduction | | | Introduction | 1_1 | | Features | | | Document Revision History | | | , | | | Chapter 2. Stratix II Architecture | | | Functional Description | 2–1 | | Logic Array Blocks | | | LAB Interconnects | | | LAB Control Signals | | | Adaptive Logic Modules | | | ALM Operating Modes | | | Register Chain | | | Clear & Preset Logic Control | | | MultiTrack Interconnect | | | TriMatrix Memory | 2–28 | | Memory Block Size | | | Digital Signal Processing Block | | | Modes of Operation | | | DSP Block Interface | 2–44 | | PLLs & Clock Networks | | | Global & Hierarchical Clocking | | | Enhanced & Fast PLLs | | | Enhanced PLLs | | | Fast PLLs | | | I/O Structure | 2–69 | | Double Data Rate I/O Pins | | | External RAM Interfacing | | | Programmable Drive Strength | | viii Altera Corporation # Section I. Stratix II Device Family Data Sheet This section provides the data sheet specifications for Stratix<sup>®</sup> II devices. This section contains feature definitions of the internal architecture, configuration and JTAG boundary-scan testing information, DC operating conditions, AC timing parameters, a reference to power consumption, and ordering information for Stratix II devices. This section contains the following chapters: - Chapter 1, Introduction - Chapter 2, Stratix II Architecture - Chapter 3, Configuration & Testing - Chapter 4, Hot Socketing & Power-On Reset - Chapter 5, DC & Switching Characteristics - Chapter 6, Reference & Ordering Information ### **Revision History** Refer to each chapter for its own specific revision history. For information on when each chapter was updated, refer to the Chapter Revision Dates section, which appears in the full handbook. Altera Corporation Section I–1 Figure 2–17. Shared Arithmetic Chain, Carry Chain & Register Chain Interconnects The C4 interconnects span four LABs, M512, or M4K blocks up or down from a source LAB. Every LAB has its own set of C4 interconnects to drive either up or down. Figure 2–18 shows the C4 interconnect connections from an LAB in a column. The C4 interconnects can drive and be driven by all types of architecture blocks, including DSP blocks, TriMatrix memory blocks, and column and row IOEs. For LAB interconnection, a primary LAB or its LAB neighbor can drive a given C4 interconnect. C4 interconnects can drive each other to extend their range as well as drive row interconnects for column-to-column connections. Figure 2-36. EP2S60, EP2S90, EP2S130 & EP2S180 Device I/O Clock Groups You can use the Quartus II software to control whether a clock input pin drives either a global, regional, or dual-regional clock network. The Quartus II software automatically selects the clocking resources if not specified. #### Clock Control Block Each global clock, regional clock, and PLL external clock output has its own clock control block. The control block has two functions: - Clock source selection (dynamic selection for global clocks) - Clock power-down (dynamic clock enable/disable) | Davies | TDI Input | Stratix II TDO V <sub>CC10</sub> Voltage Level in I/O Bank 4 | | | | | | |----------------|--------------|--------------------------------------------------------------|---------------------------|---------------------------|---------------------------|---------------------------|--| | Device | Buffer Power | V <sub>CC10</sub> = 3.3 V | V <sub>CC10</sub> = 2.5 V | V <sub>CCIO</sub> = 1.8 V | V <sub>CC10</sub> = 1.5 V | V <sub>CCIO</sub> = 1.2 V | | | Non-Stratix II | VCC = 3.3 V | <b>√</b> (1) | <b>√</b> (2) | <b>√</b> (3) | Level shifter required | Level shifter required | | | | VCC = 2.5 V | <b>√</b> (1), (4) | <b>√</b> (2) | <b>√</b> (3) | Level shifter required | Level shifter required | | | | VCC = 1.8 V | <b>√</b> (1), (4) | <b>✓</b> (2), (5) | ~ | Level shifter required | Level shifter required | | | | VCC = 1.5 V | <b>√</b> (1), (4) | <b>√</b> (2), (5) | <b>√</b> (6) | ✓ | ✓ | | Notes to Table 2-20: - (1) The TDO output buffer meets $V_{OH}$ (MIN) = 2.4 V. - (2) The TDO output buffer meets $V_{OH}$ (MIN) = 2.0 V. - (3) An external 250-Ω pull-up resistor is not required, but recommended if signal levels on the board are not optimal. - (4) Input buffer must be 3.3-V tolerant. - (5) Input buffer must be 2.5-V tolerant. - (6) Input buffer must be 1.8-V tolerant. ## High-Speed Differential I/O with DPA Support Stratix II devices contain dedicated circuitry for supporting differential standards at speeds up to 1 Gbps. The LVDS and HyperTransport differential I/O standards are supported in the Stratix II device. In addition, the LVPECL I/O standard is supported on input and output clock pins on the top and bottom I/O banks. The high-speed differential I/O circuitry supports the following high speed I/O interconnect standards and applications: - SPI-4 Phase 2 (POS-PHY Level 4) - SFI-4 - Parallel RapidIO - HyperTransport technology There are four dedicated high-speed PLLs in the EP2S15 to EP2S30 devices and eight dedicated high-speed PLLs in the EP2S60 to EP2S180 devices to multiply reference clocks and drive high-speed differential SERDES channels. Tables 2–21 through 2–26 show the number of channels that each fast PLL can clock in each of the Stratix II devices. In Tables 2–21 through 2–26 the first row for each transmitter or receiver provides the number of channels driven directly by the PLL. The second row below it shows the maximum channels a PLL can drive if cross bank channels are used from the adjacent center PLL. For example, in the 484-pin FineLine BGA EP2S15 ## 3. Configuration & Testing SII51003-4.2 ## IEEE Std. 1149.1 JTAG Boundary-Scan Support All Stratix<sup>®</sup> II devices provide Joint Test Action Group (JTAG) boundary-scan test (BST) circuitry that complies with the IEEE Std. 1149.1. JTAG boundary-scan testing can be performed either before or after, but not during configuration. Stratix II devices can also use the JTAG port for configuration with the Quartus<sup>®</sup> II software or hardware using either Jam Files (.jam) or Jam Byte-Code Files (.jbc). Stratix II devices support IOE I/O standard setting reconfiguration through the JTAG BST chain. The JTAG chain can update the I/O standard for all input and output pins any time before or during user mode through the CONFIG\_IO instruction. You can use this capability for JTAG testing before configuration when some of the Stratix II pins drive or receive from other devices on the board using voltage-referenced standards. Because the Stratix II device may not be configured before JTAG testing, the I/O pins may not be configured for appropriate electrical standards for chip-to-chip communication. Programming those I/O standards via JTAG allows you to fully test I/O connections to other devices. A device operating in JTAG mode uses four required pins, TDI,TDO, TMS, and TCK, and one optional pin, TRST. The TCK pin has an internal weak pull-down resistor, while the TDI,TMS and TRST pins have weak internal pull-ups. The JTAG input pins are powered by the 3.3-V VCCPD pins. The TDO output pin is powered by the $V_{\rm CCIO}$ power supply of bank 4. Stratix II devices also use the JTAG port to monitor the logic operation of the device with the SignalTap<sup>®</sup> II embedded logic analyzer. Stratix II devices support the JTAG instructions shown in Table 3–1. Stratix II, Stratix, Cyclone<sup>®</sup> II, and Cyclone devices must be within the first 17 devices in a JTAG chain. All of these devices have the same JTAG controller. If any of the Stratix II, Stratix, Cyclone II, or Cyclone devices are in the 18th of further position, they fail configuration. This does not affect SignalTap II. The Stratix II device instruction register length is 10 bits and the USERCODE register length is 32 bits. Tables 3–2 and 3–3 show the boundary-scan register length and device IDCODE information for Stratix II devices. The Quartus II software has an Auto Usercode feature where you can choose to use the checksum value of a programming file as the JTAG user code. If selected, the checksum is automatically loaded to the USERCODE register. Turn on the **Auto Usercode** option by clicking **Device & Pin Options**, then **General**, in the **Settings** dialog box (Assignments menu). | Table 3–2. Stratix II Boundary-Scan Register Length | | | | | |-----------------------------------------------------|-------------------------------|--|--|--| | Device | Boundary-Scan Register Length | | | | | EP2S15 | 1,140 | | | | | EP2S30 | 1,692 | | | | | EP2S60 | 2,196 | | | | | EP2S90 | 2,748 | | | | | EP2S130 | 3,420 | | | | | EP2S180 | 3,948 | | | | | Table 3–3. 32 | Table 3–3. 32-Bit Stratix II Device IDCODE | | | | | | | | | |---------------|--------------------------------------------|-----------------------|------------------------------------|-----------------|--|--|--|--|--| | | | IDCODE (32 Bits) (1) | | | | | | | | | Device | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer Identity (11<br>Bits) | LSB (1 Bit) (2) | | | | | | | EP2S15 | 0000 | 0010 0000 1001 0001 | 000 0110 1110 | 1 | | | | | | | EP2S30 | 0000 | 0010 0000 1001 0010 | 000 0110 1110 | 1 | | | | | | | EP2S60 | 0001 | 0010 0000 1001 0011 | 000 0110 1110 | 1 | | | | | | | EP2S90 | 0000 | 0010 0000 1001 0100 | 000 0110 1110 | 1 | | | | | | | EP2S130 | 0000 | 0010 0000 1001 0101 | 000 0110 1110 | 1 | | | | | | | EP2S180 | 0000 | 0010 0000 1001 0110 | 000 0110 1110 | 1 | | | | | | #### Notes to Table 3-3: - (1) The most significant bit (MSB) is on the left. - (2) The IDCODE's least significant bit (LSB) is always 1. Stratix, Stratix II, Cyclone, and Cyclone II devices must be within the first 17 devices in a JTAG chain. All of these devices have the same JTAG controller. If any of the Stratix, Stratix II, Cyclone, and Cyclone II devices are in the 18th or after they fail configuration. This does not affect SignalTap II. # Document Revision History Table 4–1 shows the revision history for this chapter. | Table 4–1. Document Revision History | | | | | | |--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--|--|--| | Date and<br>Document<br>Version | Changes Made | Summary of Changes | | | | | May 2007, v3.2 | Moved the Document Revision History section to the end of the chapter. | _ | | | | | April 2006,<br>v3.1 | Updated "Signal Pins Do Not Drive the VCCIO,<br>VCCINT or VCCPD Power Supplies" section. | <ul> <li>Updated hot socketing AC specification.</li> </ul> | | | | | May 2005, v3.0 | <ul> <li>Updated "Signal Pins Do Not Drive the VCCIO,<br/>VCCINT or VCCPD Power Supplies" section.</li> <li>Removed information on ESD protection.</li> </ul> | _ | | | | | January 2005,<br>v2.1 | Updated input rise and fall time. | _ | | | | | January 2005,<br>v2.0 | Updated the "Hot Socketing Feature Implementation in Stratix II Devices", "ESD Protection", and "Power-On Reset Circuitry" sections. | _ | | | | | July 2004, v1.1 | <ul><li>Updated all tables.</li><li>Added tables.</li></ul> | _ | | | | | February 2004,<br>v1.0 | Added document to the Stratix II Device Handbook. | _ | | | | Figure 5–5. Measurement Setup for t<sub>xz</sub> Note (1) #### t<sub>XZ</sub>, Driving High to Tristate ### $t_{\chi\chi}$ , Driving Low to Tristate *Note to Figure 5–5:* (1) $V_{CCINT}$ is 1.12 V for this measurement. | Table 5–42. M-RAM Block Internal Timing Microparameters (Part 2 of 2) Note (1) | | | | | | | | | | | |--------------------------------------------------------------------------------|---------------------------|---------|-----|---------|------------------------|----------------|---------------|-------------------|------|------| | Ohal | Davamatav | • | | | 3 Speed -4 Speed Grade | | | -5 Speed<br>Grade | | 1111 | | Symbol | Parameter | Min (4) | Max | Min (4) | Max | Min (5) | Max Min (4) M | Max | Unit | | | t <sub>MEGACLKH</sub> | Minimum clock high time | 1,250 | | 1,312 | | 1,437<br>1,437 | | 1,675 | | ps | | t <sub>MEGACLR</sub> | Minimum clear pulse width | 144 | | 151 | | 165<br>165 | | 192 | | ps | #### Notes to Table 5-42: - (1) F<sub>MAX</sub> of M-RAM Block obtained using the Quartus II software does not necessarily equal to 1/TMEGARC. - (2) These numbers apply to -3 speed grade EP2S15, EP2S30, EP2S60, and EP2S90 devices. - (3) These numbers apply to -3 speed grade EP2S130 and EP2S180 devices. - (4) For the -3 and -5 speed grades, the minimum timing is for the commercial temperature grade. Only -4 speed grade devices offer the industrial temperature grade. - (5) For the -4 speed grade, the first number is the minimum timing parameter for industrial devices. The second number is the minimum timing parameter for commercial devices. ### **Stratix II Clock Timing Parameters** See Tables 5–43 through 5–67 for Stratix II clock timing parameters. | Table 5–43. Stratix II Clock Timing Parameters | | | | | |------------------------------------------------|-------------------------------------------------|--|--|--| | Symbol | Parameter | | | | | t <sub>CIN</sub> | Delay from clock pad to I/O input register | | | | | t <sub>COUT</sub> | Delay from clock pad to I/O output register | | | | | t <sub>PLLCIN</sub> | Delay from PLL inclk pad to I/O input register | | | | | t <sub>PLLCOUT</sub> | Delay from PLL inclk pad to I/O output register | | | | | Table 5–74. Stratix II I/O Input Delay for Row Pins (Part 2 of 2) | | | | | | | | | |-------------------------------------------------------------------|--------------------|------------|------------|------------------|------------------|----------|----------|------| | I/O Standard | | | | -3 Speed | -3 Speed | -4 Speed | -5 Speed | | | | Parameter | Industrial | Commercial | <b>Grade</b> (1) | <b>Grade</b> (2) | Grade | Grade | Unit | | 1.5-V HSTL | t <sub>P1</sub> | 602 | 631 | 1056 | 1107 | 1212 | 1413 | ps | | Class II | t <sub>PCOUT</sub> | 278 | 292 | 529 | 555 | 608 | 708 | ps | | 1.8-V HSTL | t <sub>P1</sub> | 577 | 605 | 960 | 1006 | 1101 | 1285 | ps | | Class I | t <sub>PCOUT</sub> | 253 | 266 | 433 | 454 | 497 | 580 | ps | | 1.8-V HSTL | t <sub>P1</sub> | 577 | 605 | 960 | 1006 | 1101 | 1285 | ps | | Class II | t <sub>PCOUT</sub> | 253 | 266 | 433 | 454 | 497 | 580 | ps | | LVDS | t <sub>P1</sub> | 515 | 540 | 948 | 994 | 1088 | 1269 | ps | | | t <sub>PCOUT</sub> | 191 | 201 | 421 | 442 | 484 | 564 | ps | | HyperTransport | t <sub>Pl</sub> | 515 | 540 | 948 | 994 | 1088 | 1269 | ps | | | t <sub>PCOUT</sub> | 191 | 201 | 421 | 442 | 484 | 564 | ps | #### *Notes for Table 5–74:* - These numbers apply to -3 speed grade EP2S15, EP2S30, EP2S60, and EP2S90 devices. These numbers apply to -3 speed grade EP2S130 and EP2S180 devices. | Table 5-75. St | Table 5–75. Stratix II I/O Output Delay for Column Pins (Part 1 of 8) | | | | | | | | | | |----------------|-----------------------------------------------------------------------|------------------|------------|----------------|-----------------------|-----------------------|----------------|----------------|------|--| | I/O Standard | Drive<br>Strength | | Minimu | Minimum Timing | | -3 | -4 | -5 | | | | | | Parameter | Industrial | Commercial | Speed<br>Grade<br>(3) | Speed<br>Grade<br>(4) | Speed<br>Grade | Speed<br>Grade | Unit | | | LVTTL | 4 mA | t <sub>OP</sub> | 1178 | 1236 | 2351 | 2467 | 2702 | 2820 | ps | | | | | t <sub>DIP</sub> | 1198 | 1258 | 2417 | 2537 | 2778 | 2910 | ps | | | | 8 mA | t <sub>OP</sub> | 1041 | 1091 | 2036 | 2136 | 2340 | 2448 | ps | | | | | t <sub>DIP</sub> | 1061 | 1113 | 2102 | 2206 | 2416 | 2538 | ps | | | | 12 mA | t <sub>OP</sub> | 976 | 1024 | 2036 | 2136 | 2340 | 2448 | ps | | | | | t <sub>DIP</sub> | 996 | 1046 | 2102 | 2206 | 2416 | 2538 | ps | | | | 16 mA | t <sub>OP</sub> | 951 | 998 | 1893 | 1986 | 2176 | 2279 | ps | | | | | t <sub>DIP</sub> | 971 | 1020 | 1959 | 2056 | 2252 | 2369 | ps | | | | 20 mA | t <sub>OP</sub> | 931 | 976 | 1787 | 1875 | 2054 | 2154 | ps | | | | | t <sub>DIP</sub> | 951 | 998 | 1853 | 1945 | 2130 | 2244 | ps | | | | 24 mA | t <sub>OP</sub> | 924 | 969 | 1788 | 1876 | 2055 | 2156 | ps | | | | (1) | t <sub>DIP</sub> | 944 | 991 | 1854 | 1946 | 2131 | 2246 | ps | | | <b>Table 5–80. Maximu</b> of 2) Note (1) | um DCD for Non-DD | 10 Output on Row I/C | 9 Pins (Part 2 | | | | | |------------------------------------------|---------------------------------|----------------------|----------------|--|--|--|--| | Row I/O Output | Maximum DCD for Non-DDIO Output | | | | | | | | Standard | -3 Devices | -4 & -5 Devices | Unit | | | | | | 1.8 V | 180 | 180 | ps | | | | | | 1.5-V LVCMOS | 165 | 195 | ps | | | | | | SSTL-2 Class I | 115 | 145 | ps | | | | | | SSTL-2 Class II | 95 | 125 | ps | | | | | | SSTL-18 Class I | 55 | 85 | ps | | | | | | 1.8-V HSTL Class I | 80 | 100 | ps | | | | | | 1.5-V HSTL Class I | 85 | 115 | ps | | | | | | LVDS/<br>HyperTransport<br>technology | 55 | 80 | ps | | | | | Note to Table 5-80: (1) The DCD specification is based on a no logic array noise condition. Here is an example for calculating the DCD as a percentage for a non-DDIO output on a row I/O on a -3 device: If the non-DDIO output I/O standard is SSTL-2 Class II, the maximum DCD is 95 ps (see Table 5–80). If the clock frequency is 267 MHz, the clock period T is: $$T = 1/f = 1/267 \text{ MHz} = 3.745 \text{ ns} = 3745 \text{ ps}$$ To calculate the DCD as a percentage: $$(T/2 - DCD) / T = (3745ps/2 - 95ps) / 3745ps = 47.5\%$$ (for low boundary) $$(T/2 + DCD) / T = (3745ps/2 + 95ps) / 3745ps = 52.5\%$$ (for high boundary) Table 5–85. Maximum DCD for DDIO Output on Column I/O Pins Without PLL in the Clock Path for -4 & -5 Devices (Part 2 of 2) Notes (1), (2) | DDIO Column Output I/O<br>Standard | Maximum DCD Based on I/O Standard of Input Feeding the DDIO<br>Clock Port (No PLL in the Clock Path) | | | | | | |------------------------------------|------------------------------------------------------------------------------------------------------|-----------|--------|-----------|------|--| | | TTL/0 | CMOS | SSTL-2 | SSTL/HSTL | Unit | | | | 3.3/2.5 V | 1.8/1.5 V | 2.5 V | 1.8/1.5 V | | | | SSTL-18 Class I | 335 | 390 | 65 | 65 | ps | | | SSTL-18 Class II | 320 | 375 | 70 | 80 | ps | | | 1.8-V HSTL Class I | 330 | 385 | 60 | 70 | ps | | | 1.8-V HSTL Class II | 330 | 385 | 60 | 70 | ps | | | 1.5-V HSTL Class I | 330 | 390 | 60 | 70 | ps | | | 1.5-V HSTL Class II | 330 | 360 | 90 | 100 | ps | | | 1.2-V HSTL | 420 | 470 | 155 | 165 | ps | | | LVPECL | 180 | 180 | 180 | 180 | ps | | #### Notes to Table 5-85: - (1) Table 5–85 assumes the input clock has zero DCD. - (2) The DCD specification is based on a no logic array noise condition. Table 5–86. Maximum DCD for DDIO Output on Row I/O Pins with PLL in the Clock Path (Part 1 of 2) Note (1) | Row DDIO Output I/O | Maximum DCD (PLL Output Clock Feeding DDIO Clock Port) | | | | |---------------------|--------------------------------------------------------|----------------|----|--| | Stanuaru | -3 Device | -4 & -5 Device | | | | 3.3-V LVTTL | 110 | 105 | ps | | | 3.3-V LVCMOS | 65 | 75 | ps | | | 2.5V | 75 | 90 | ps | | | 1.8V | 85 | 100 | ps | | | 1.5-V LVCMOS | 105 | 100 | ps | | | SSTL-2 Class I | 65 | 75 | ps | | | SSTL-2 Class II | 60 | 70 | ps | | | SSTL-18 Class I | 50 | 65 | ps | | | 1.8-V HSTL Class I | 50 | 70 | ps | | | 1.5-V HSTL Class I | 55 | 70 | ps | | # High-Speed I/O Specifications Table 5–88 provides high-speed timing specifications definitions. | Table 5–88. High-Speed Timing Specifications & Definitions | | | | | | | |------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | High-Speed Timing Specifications | Definitions | | | | | | | t <sub>C</sub> | High-speed receiver/transmitter input and output clock period. | | | | | | | f <sub>HSCLK</sub> | High-speed receiver/transmitter input and output clock frequency. | | | | | | | J | Deserialization factor (width of parallel data bus). | | | | | | | W | PLL multiplication factor. | | | | | | | t <sub>RISE</sub> | Low-to-high transmission time. | | | | | | | t <sub>FALL</sub> | High-to-low transmission time. | | | | | | | Timing unit interval (TUI) | The timing budget allowed for skew, propagation delays, and data sampling window. (TUI = $1/(\text{Receiver Input Clock Frequency} \times \text{Multiplication Factor}) = t_{\text{C}}/w$ ). | | | | | | | f <sub>HSDR</sub> | Maximum/minimum LVDS data transfer rate (f <sub>HSDR</sub> = 1/TUI), non-DPA. | | | | | | | f <sub>HSDRDPA</sub> | Maximum/minimum LVDS data transfer rate (f <sub>HSDRDPA</sub> = 1/TUI), DPA. | | | | | | | Channel-to-channel skew (TCCS) | The timing difference between the fastest and slowest output edges, including $t_{\text{CO}}$ variation and clock skew. The clock is included in the TCCS measurement. | | | | | | | Sampling window (SW) | The period of time during which the data must be valid in order to capture it correctly. The setup and hold times determine the ideal strobe position within the sampling window. | | | | | | | Input jitter | Peak-to-peak input jitter on high-speed PLLs. | | | | | | | Output jitter | Peak-to-peak output jitter on high-speed PLLs. | | | | | | | t <sub>DUTY</sub> | Duty cycle on high-speed transmitter output clock. | | | | | | | t <sub>LOCK</sub> | Lock time for high-speed transmitter and receiver PLLs. | | | | | | Table 5–89 shows the high-speed I/O timing specifications for -3 speed grade Stratix II devices. | Table 5–89. High-Speed I/O Specifications for -3 Speed Grade (Part 1 of 2) Notes (1), (2) | | | | | | | | |-------------------------------------------------------------------------------------------------|---------------------------------------------------|--------|------|------|------|--|--| | Symbol | Conditions | peed G | rade | Unit | | | | | Symbol | Conditions | | Тур | Max | UIII | | | | $f_{HSCLK}$ (clock frequency)<br>$f_{HSCLK} = f_{HSDR} / W$ | W = 2 to 32 (LVDS, HyperTransport technology) (3) | 16 | | 520 | MHz | | | | | W = 1 (SERDES bypass, LVDS only) | 16 | | 500 | MHz | | | | | W = 1 (SERDES used, LVDS only) | 150 | | 717 | MHz | | | Table 5–90 shows the high-speed I/O timing specifications for -4 speed grade Stratix II devices. | Table 5–90. High-Speed I/O Specifications for -4 Speed Grade Notes (1), (2) | | | | | | | | | |------------------------------------------------------------------------------------|---------------------------------------------------|-------------------------|-----------------------|----------------|-----|-------|-----------------------|--| | Cumbal | Conditions | | | -4 Speed Grade | | | | | | Symbol | Conditions | | | | Тур | Max | Unit | | | f <sub>HSCLK</sub> (clock frequency)<br>f <sub>HSCLK</sub> = f <sub>HSDR</sub> / W | W = 2 to 32 (LVDS, HyperTransport technology) (3) | | | | | 520 | MHz | | | | W = 1 (SERDES by | pass, LVDS only | y) | 16 | | 500 | MHz | | | | W = 1 (SERDES us | ed, LVDS only) | | 150 | | 717 | MHz | | | f <sub>HSDR</sub> (data rate) | J = 4 to 10 (LVDS, F | lyperTransport t | technology) | 150 | | 1,040 | Mbps | | | | J = 2 (LVDS, Hyper | Transport techno | ology) | (4) | | 760 | Mbps | | | | J = 1 (LVDS only) | | | (4) | | 500 | Mbps | | | f <sub>HSDRDPA</sub> (DPA data rate) | J = 4 to 10 (LVDS, HyperTransport technology) | | | | | 1,040 | Mbps | | | TCCS | All differential standards | | | | | 200 | ps | | | SW | All differential standards | | | | | - | ps | | | Output jitter | | | | | | 190 | ps | | | Output t <sub>RISE</sub> | All differential I/O standards | | | | | 160 | ps | | | Output t <sub>FALL</sub> | All differential I/O sta | andards | | | | 180 | ps | | | t <sub>DUTY</sub> | | | | 45 | 50 | 55 | % | | | DPA run length | | | | | | 6,400 | UI | | | DPA jitter tolerance | Data channel peak- | to-peak jitter | | 0.44 | | | UI | | | DPA lock time | Standard | Training<br>Pattern | Transition<br>Density | | | | Number of repetitions | | | | SPI-4 | 000000000<br>1111111111 | 10% | 256 | | | | | | | Parallel Rapid I/O | 00001111 | 25% | 256 | | | ] | | | | | 10010000 | 50% | 256 | | | | | | | Miscellaneous | 10101010 | 100% | 256 | | | | | | | | 01010101 | | 256 | | | | | #### Notes to Table 5-90: - (1) When J = 4 to 10, the SERDES block is used. - (2) When J = 1 or 2, the SERDES block is bypassed. - (3) The input clock frequency and the W factor must satisfy the following fast PLL VCO specification: 150 ≤ input clock frequency × W ≤ 1,040. - (4) The minimum specification is dependent on the clock source (fast PLL, enhanced PLL, clock pin, and so on) and the clock routing resource (global, regional, or local) utilized. The I/O differential buffer and input register do not have a minimum toggle rate. Table 5–91 shows the high-speed I/O timing specifications for -5 speed grade Stratix II devices. | Table 5–91. High-Speed I/O Specifications for -5 Speed Grade Notes (1), (2) | | | | | | | | | |------------------------------------------------------------------------------------|---------------------------------------------------|--------------------------|-----------------------|----------------|-----|-------|-----------------------|--| | Cumbal | Conditions | | | -5 Speed Grade | | | | | | Symbol | Conditions | | | | Тур | Max | Unit | | | f <sub>HSCLK</sub> (clock frequency)<br>f <sub>HSCLK</sub> = f <sub>HSDR</sub> / W | W = 2 to 32 (LVDS, HyperTransport technology) (3) | | | | | 420 | MHz | | | | W = 1 (SERDES by | pass, LVDS only | y) | 16 | | 500 | MHz | | | | W = 1 (SERDES us | ed, LVDS only) | | 150 | | 640 | MHz | | | f <sub>HSDR</sub> (data rate) | J = 4 to 10 (LVDS, F | lyperTransport t | technology) | 150 | | 840 | Mbps | | | | J = 2 (LVDS, Hyper | Transport techno | ology) | (4) | | 700 | Mbps | | | | J = 1 (LVDS only) | | | (4) | | 500 | Mbps | | | f <sub>HSDRDPA</sub> (DPA data rate) | J = 4 to 10 (LVDS, HyperTransport technology) | | | | | 840 | Mbps | | | TCCS | All differential I/O sta | andards | | - | | 200 | ps | | | SW | All differential I/O standards | | | | | - | ps | | | Output jitter | | | | | | 190 | ps | | | Output t <sub>RISE</sub> | All differential I/O standards | | | | | 290 | ps | | | Output t <sub>FALL</sub> | All differential I/O sta | andards | | | | 290 | ps | | | t <sub>DUTY</sub> | | | | 45 | 50 | 55 | % | | | DPA run length | | | | | | 6,400 | UI | | | DPA jitter tolerance | Data channel peak- | to-peak jitter | | 0.44 | | | UI | | | DPA lock time | Standard | Training<br>Pattern | Transition<br>Density | | | | Number of repetitions | | | | SPI-4 | 0000000000<br>1111111111 | 10% | 256 | | | | | | | Parallel Rapid I/O | 00001111 | 25% | 256 | | | 1 | | | | | 10010000 | 50% | 256 | | | 1 | | | | Miscellaneous | 10101010 | 100% | 256 | | | 1 | | | | | 01010101 | | 256 | | | 1 | | #### Notes to Table 5-91: - (1) When J = 4 to 10, the SERDES block is used. - (2) When J = 1 or 2, the SERDES block is bypassed. - (3) The input clock frequency and the W factor must satisfy the following fast PLL VCO specification: 150 ≤ input clock frequency × W ≤ 1,040. - (4) The minimum specification is dependent on the clock source (fast PLL, enhanced PLL, clock pin, and so on) and the clock routing resource (global, regional, or local) utilized. The I/O differential buffer and input register do not have a minimum toggle rate. # PLL Timing Specifications Tables 5–92 and 5–93 describe the Stratix II PLL specifications when operating in both the commercial junction temperature range (0 to 85 $^{\circ}$ C) and the industrial junction temperature range (–40 to 100 $^{\circ}$ C). | Name | Description | Min | Тур | Max | Unit | |------------------------|---------------------------------------------------------------------------------------------------------|------------|--------------------------|------------------------------------------------------------|--------------------| | f <sub>IN</sub> | Input clock frequency | 2 | | 500 | MHz | | f <sub>INPFD</sub> | Input frequency to the PFD | 2 | | 420 | MHz | | f <sub>INDUTY</sub> | Input clock duty cycle | 40 | | 60 | % | | f <sub>EINDUTY</sub> | External feedback input clock duty cycle | 40 | | 60 | % | | t <sub>injitter</sub> | Input or external feedback clock input jitter tolerance in terms of period jitter. Bandwidth ≤ 0.85 MHz | | 0.5 | | ns (p-p) | | | Input or external feedback clock input jitter tolerance in terms of period jitter. Bandwidth > 0.85 MHz | | 1.0 | | ns (p-p) | | toutjitter | Dedicated clock output period jitter | | | 250 ps for ≥ 100 MHz outclk<br>25 mUl for < 100 MHz outclk | ps or mUI<br>(p-p) | | t <sub>FCOMP</sub> | External feedback compensation time | | | 10 | ns | | f <sub>OUT</sub> | Output frequency for internal global or regional clock | 1.5<br>(2) | | 550.0 | MHz | | toutduty | Duty cycle for external clock output (when set to 50%). | 45 | 50 | 55 | % | | f <sub>SCANCLK</sub> | Scanclk frequency | | | 100 | MHz | | t <sub>CONFIGPLL</sub> | Time required to reconfigure scan chains for enhanced PLLs | | 174/f <sub>SCANCLK</sub> | | ns | | f <sub>OUT_EXT</sub> | PLL external clock output frequency | 1.5<br>(2) | | 550.0 (1) | MHz | | Name | Description | Min | Тур | Max | Unit | |------------------------|------------------------------------------------------------------------------------------------------------------|--------|-------------------------|-------|----------| | $f_{IN}$ | Input clock frequency (for -3 and -4 speed grade devices) | 16.08 | | 717 | MHz | | | Input clock frequency (for -5 speed grade devices) | 16.08 | | 640 | MHz | | f <sub>INPFD</sub> | Input frequency to the PFD | 16.08 | | 500 | MHz | | f <sub>INDUTY</sub> | Input clock duty cycle | 40 | | 60 | % | | t <sub>INJITTER</sub> | Input clock jitter tolerance in terms of period jitter. Bandwidth ≤ 2 MHz | | 0.5 | | ns (p-p) | | | Input clock jitter tolerance in terms of period jitter. Bandwidth > 2 MHz | | 1.0 | | ns (p-p) | | f <sub>vco</sub> | Upper VCO frequency range for –3 and –4 speed grades | 300 | | 1,040 | MHz | | | Upper VCO frequency range for –5 speed grades | 300 | | 840 | MHz | | | Lower VCO frequency range for -3 and -4 speed grades | 150 | | 520 | MHz | | | Lower VCO frequency range for –5 speed grades | 150 | | 420 | MHz | | f <sub>OUT</sub> | PLL output frequency to GCLK or RCLK | 4.6875 | | 550 | MHz | | | PLL output frequency to LVDS or DPA clock | 150 | | 1,040 | MHz | | $f_{OUT\_IO}$ | PLL clock output frequency to regular I/O pin | 4.6875 | | (1) | MHz | | f <sub>SCANCLK</sub> | Scanclk frequency | | | 100 | MHz | | t <sub>CONFIGPLL</sub> | Time required to reconfigure scan chains for fast PLLs | | 75/f <sub>SCANCLK</sub> | | ns | | f <sub>CLBW</sub> | PLL closed-loop bandwidth | 1.16 | 5.00 | 28.00 | MHz | | t <sub>LOCK</sub> | Time required for the PLL to lock from the time it is enabled or the end of the device configuration | | 0.03 | 1.00 | ms | | t <sub>PLL_PSERR</sub> | Accuracy of PLL phase shift | | | ±15 | ps | | t <sub>ARESET</sub> | Minimum pulse width on areset signal. | 10 | | | ns | | tareset_reconfig | Minimum pulse width on the areset signal when using PLL reconfiguration. Reset the PLL after scandone goes high. | 500 | | | ns | Note to Table 5–93: (1) Limited by I/O $f_{MAX}$ . See Table 5–77 on page 5–67 for the maximum. | Table 5-103. Do | ocument Revision History (Part 2 of 3) | | |---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Date and<br>Document<br>Version | Changes Made | Summary of Changes | | August, 2006,<br>v4.2 | Updated Table 5–73, Table 5–75, Table 5–77, Table 5–78, Table 5–79, Table 5–81, Table 5–85, and Table 5–87. | _ | | April 2006, v4.1 | <ul> <li>Updated Table 5–3.</li> <li>Updated Table 5–11.</li> <li>Updated Figures 5–8 and 5–9.</li> <li>Added parallel on-chip termination information to "On-Chip Termination Specifications" section.</li> <li>Updated Tables 5–28, 5–30,5–31, and 5–34.</li> <li>Updated Table 5–78, Tables 5–81 through 5–90, and Tables 5–92, 5–93, and 5–98.</li> <li>Updated "PLL Timing Specifications" section.</li> <li>Updated "External Memory Interface Specifications" section.</li> <li>Added Tables 5–95 and 5–101.</li> <li>Updated "JTAG Timing Specifications" section, including Figure 5–10 and Table 5–102.</li> </ul> | <ul> <li>Changed 0.2 MHz to 2 MHz in Table 5–93.</li> <li>Added new spec for half period jitter (Table 5–101).</li> <li>Added support for PLL clock switchover for industrial temperature range.</li> <li>Changed f<sub>INPFD</sub> (min) spec from 4 MHz to 2 MHz in Table 5–92.</li> <li>Fixed typo in t<sub>OUTJITTER</sub> specification in Table 5–92.</li> <li>Updated V<sub>DIF</sub> AC &amp; DC max specifications in Table 5–28.</li> <li>Updated minimum values for t<sub>JCH</sub>, t<sub>JCL</sub>, and t<sub>JPSU</sub> in Table 5–102.</li> <li>Update maximum values for t<sub>JPCO</sub>, t<sub>JPZX</sub>, and t<sub>JPXZ</sub> in Table 5–102.</li> </ul> | | December 2005,<br>v4.0 | <ul> <li>Updated "External Memory Interface<br/>Specifications" section.</li> <li>Updated timing numbers throughout chapter.</li> </ul> | _ | | July 2005, v3.1 | <ul> <li>Updated HyperTransport technology information in Table 5–13.</li> <li>Updated "Timing Model" section.</li> <li>Updated "PLL Timing Specifications" section.</li> <li>Updated "External Memory Interface Specifications" section.</li> </ul> | _ | | May 2005, v3.0 | <ul> <li>Updated tables throughout chapter.</li> <li>Updated "Power Consumption" section.</li> <li>Added various tables.</li> <li>Replaced "Maximum Input &amp; Output Clock Rate" section with "Maximum Input &amp; Output Clock Toggle Rate" section.</li> <li>Added "Duty Cycle Distortion" section.</li> <li>Added "External Memory Interface Specifications" section.</li> </ul> | _ | | March 2005,<br>v2.2 | Updated tables in "Internal Timing Parameters" section. | _ | | January 2005,<br>v2.1 | Updated input rise and fall time. | _ |