Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. # **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | 8970 | | Number of Logic Elements/Cells | 179400 | | Total RAM Bits | 9383040 | | Number of I/O | 742 | | Number of Gates | - | | Voltage - Supply | 1.15V ~ 1.25V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 1020-BBGA, FCBGA | | Supplier Device Package | 1020-FBGA (33x33) | | Purchase URL | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=ep2s180f1020c5 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | Timing Model | 5–20 | |-------------------------------------------------------|------| | Preliminary & Final Timing | 5–20 | | I/O Timing Measurement Methodology | | | Performance | | | Internal Timing Parameters | 5–34 | | Stratix II Clock Timing Parameters | 5–41 | | Clock Network Skew Adders | 5–50 | | IOE Programmable Delay | 5–51 | | Default Capacitive Loading of Different I/O Standards | 5–52 | | I/O Delays | | | Maximum Input & Output Clock Toggle Rate | 5–66 | | Duty Cycle Distortion | 5–77 | | DCD Measurement Techniques | 5–78 | | High-Speed I/O Specifications | 5–87 | | PLL Timing Specifications | 5–91 | | External Memory Interface Specifications | 5–94 | | JTAG Timing Specifications | 5–96 | | Document Revision History | 5–97 | | Chapter 6. Reference & Ordering Information | | | Software | | | Device Pin-Outs | | | Ordering Information | | | Document Revision History | 6–2 | Section I–2 Altera Corporation Each Stratix II device I/O pin is fed by an I/O element (IOE) located at the end of LAB rows and columns around the periphery of the device. I/O pins support numerous single-ended and differential I/O standards. Each IOE contains a bidirectional I/O buffer and six registers for registering input, output, and output-enable signals. When used with dedicated clocks, these registers provide exceptional performance and interface support with external memory devices such as DDR and DDR2 SDRAM, RLDRAM II, and QDR II SRAM devices. High-speed serial interface channels with dynamic phase alignment (DPA) support data transfer at up to 1 Gbps using LVDS or HyperTransport™ technology I/O standards. Figure 2–1 shows an overview of the Stratix II device. Figure 2-1. Stratix II Block Diagram Figure 2–10. Template for Supported Seven-Input Functions in Extended LUT Mode Note to Figure 2-10: If the seven-input function is unregistered, the unused eighth input is available for register packing. The second register, reg1, is not available. #### Arithmetic Mode The arithmetic mode is ideal for implementing adders, counters, accumulators, wide parity functions, and comparators. An ALM in arithmetic mode uses two sets of two four-input LUTs along with two dedicated full adders. The dedicated adders allow the LUTs to be available to perform pre-adder logic; therefore, each adder can add the output of two four-input functions. The four LUTs share the dataa and datab inputs. As shown in Figure 2–11, the carry-in signal feeds to adder0, and the carry-out from adder0 feeds to carry-in of adder1. The carry-out from adder1 drives to adder0 of the next ALM in the LAB. ALMs in arithmetic mode can drive out registered and/or unregistered versions of the adder outputs. The LAB row source for control signals, data inputs, and outputs is shown in Table 2–7. | Table 2-7. I | Table 2–7. DSP Block Signal Sources & Destinations | | | | | | | |-------------------------|-----------------------------------------------------------------------------------------------|--------------------|--------------------|--|--|--|--| | LAB Row at<br>Interface | Control Signals Generated | Data Inputs | Data Outputs | | | | | | 0 | clock0 aclr0 ena0 mult01_saturate addnsub1_round/ accum_round addnsub1 signa sourcea sourceb | A1[170]<br>B1[170] | OA[170]<br>OB[170] | | | | | | 1 | clock1 aclr1 ena1 accum_saturate mult01_round accum_sload sourcea sourceb mode0 | A2[170]<br>B2[170] | OC[170]<br>OD[170] | | | | | | 2 | clock2 aclr2 ena2 mult23_saturate addnsub3_round/ accum_round addnsub3 sign_b sourcea sourceb | A3[170]<br>B3[170] | OE[170]<br>OF[170] | | | | | | 3 | clock3 aclr3 ena3 accum_saturate mult23_round accum_sload sourcea sourceb mode1 | A4[170]<br>B4[170] | OG[170]<br>OH[170] | | | | | See the *DSP Blocks in Stratix II & Stratix II GX Devices* chapter in volume 2 of the *Stratix II Device Handbook* or the *Stratix II GX Device Handbook*, for more information on DSP blocks. Figure 2-46. Stratix II IOE Structure The IOEs are located in I/O blocks around the periphery of the Stratix II device. There are up to four IOEs per row I/O block and four IOEs per column I/O block. The row I/O blocks drive row, column, or direct link interconnects. The column I/O blocks drive column interconnects. Figure 2–47 shows how a row I/O block connects to the logic array. Figure 2–48 shows how a column I/O block connects to the logic array. Figure 2–48. Column I/O Block Connection to the Interconnect Note (1) #### Note to Figure 2-48: (1) The 32 data and control signals consist of eight data out lines: four lines each for DDR applications io\_dataouta[3..0] and io\_dataoutb[3..0], four output enables io\_oe[3..0], four input clock enables io\_ce\_in[3..0], four output clock enables io\_ce\_out[3..0], four clocks io\_clk[3..0], four asynchronous clear and preset signals io\_aclr/apreset[3..0], and four synchronous clear and preset signals io sclr/spreset[3..0]. There are 32 control and data signals that feed each row or column I/O block. These control and data signals are driven from the logic array. The row or column IOE clocks, io\_clk [7..0], provide a dedicated routing resource for low-skew, high-speed clocks. I/O clocks are generated from global or regional clocks (see the "PLLs & Clock Networks" section). Figure 2–49 illustrates the signal paths through the I/O block. Figure 2-49. Signal Path through the I/O Block Each IOE contains its own control signal selection for the following control signals: oe, ce\_in, ce\_out, aclr/apreset, sclr/spreset, clk\_in, and clk\_out. Figure 2–50 illustrates the control signal selection. When using the IOE for DDR inputs, the two input registers clock double rate input data on alternating edges. An input latch is also used in the IOE for DDR input acquisition. The latch holds the data that is present during the clock high times. This allows both bits of data to be synchronous with the same clock edge (either rising or falling). Figure 2–52 shows an IOE configured for DDR input. Figure 2–53 shows the DDR input timing diagram. Figure 2–52. Stratix II IOE in DDR Input I/O Configuration Notes (1), (2), (3) *Notes to Figure 2–52:* - (1) All input signals to the IOE can be inverted at the IOE. - (2) This signal connection is only allowed on dedicated DQ function pins. - (3) This signal is for dedicated DQS function pins only. - (4) The optional PCI clamp is only available on column I/O pins. Table 2–15 shows the possible settings for the I/O standards with drive strength control. | Table 2–15. Programmable Drive Strength Note (1) | | | | | | | |----------------------------------------------------------|-------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|--|--|--|--| | I/O Standard | I <sub>OH</sub> / I <sub>OL</sub> Current Strength<br>Setting (mA) for Column<br>I/O Pins | I <sub>OH</sub> / I <sub>OL</sub> Current Strength<br>Setting (mA) for Row I/O<br>Pins | | | | | | 3.3-V LVTTL | 24, 20, 16, 12, 8, 4 | 12, 8, 4 | | | | | | 3.3-V LVCMOS | 24, 20, 16, 12, 8, 4 | 8, 4 | | | | | | 2.5-V LVTTL/LVCMOS | 16, 12, 8, 4 | 12, 8, 4 | | | | | | 1.8-V LVTTL/LVCMOS | 12, 10, 8, 6, 4, 2 | 8, 6, 4, 2 | | | | | | 1.5-V LVCMOS | 8, 6, 4, 2 | 4, 2 | | | | | | SSTL-2 Class I | 12, 8 | 12, 8 | | | | | | SSTL-2 Class II | 24, 20, 16 | 16 | | | | | | SSTL-18 Class I | 12, 10, 8, 6, 4 | 10, 8, 6, 4 | | | | | | SSTL-18 Class II | 20, 18, 16, 8 | - | | | | | | HSTL-18 Class I | 12, 10, 8, 6, 4 | 12, 10, 8, 6, 4 | | | | | | HSTL-18 Class II | 20, 18, 16 | - | | | | | | HSTL-15 Class I | 12, 10, 8, 6, 4 | 8, 6, 4 | | | | | | HSTL-15 Class II | 20, 18, 16 | - | | | | | *Note to Table 2–15:* # **Open-Drain Output** Stratix II devices provide an optional open-drain (equivalent to an open-collector) output for each I/O pin. This open-drain output enables the device to provide system-level control signals (e.g., interrupt and write-enable signals) that can be asserted by any of several devices. #### **Bus Hold** Each Stratix II device I/O pin provides an optional bus-hold feature. The bus-hold circuitry can weakly hold the signal on an I/O pin at its last-driven state. Since the bus-hold feature holds the last-driven state of the pin until the next input signal is present, you do not need an external pull-up or pull-down resistor to hold a signal level when the bus is tri-stated. The Quartus II software default current setting is the maximum setting for each I/O standard. #### Differential On-Chip Termination Stratix II devices support internal differential termination with a nominal resistance value of $100~\Omega$ for LVDS or HyperTransport technology input receiver buffers. LVPECL input signals (supported on clock pins only) require an external termination resistor. Differential on-chip termination is supported across the full range of supported differential data rates as shown in the DC & Switching Characteristics chapter in volume 1 of the Stratix II Device Handbook. For more information on differential on-chip termination, refer to the *High-Speed Differential I/O Interfaces with DPA in Stratix II & Stratix II GX Devices* chapter in volume 2 of the *Stratix II Device Handbook* or the *Stratix II GX Device Handbook*. For more information on tolerance specifications for differential on-chip termination, refer to the *DC & Switching Characteristics* chapter in volume 1 of the *Stratix II Device Handbook*. #### On-Chip Series Termination Without Calibration Stratix II devices support driver impedance matching to provide the I/O driver with controlled output impedance that closely matches the impedance of the transmission line. As a result, reflections can be significantly reduced. Stratix II devices support on-chip series termination for single-ended I/O standards with typical $R_{\rm S}$ values of 25 and 50 $\Omega$ Once matching impedance is selected, current drive strength is no longer selectable. Table 2–17 shows the list of output standards that support on-chip series termination without calibration. ### On-Chip Series Termination with Calibration Stratix II devices support on-chip series termination with calibration in column I/O pins in top and bottom banks. There is one calibration circuit for the top I/O banks and one circuit for the bottom I/O banks. Each on-chip series termination calibration circuit compares the total impedance of each I/O buffer to the external 25- or $50-\Omega$ resistors connected to the RUP and RDN pins, and dynamically enables or disables the transistors until they match. Calibration occurs at the end of device configuration. Once the calibration circuit finds the correct impedance, it powers down and stops changing the characteristics of the drivers. For more information on series on-chip termination supported by Stratix II devices, refer to the *Selectable I/O Standards in Stratix II & Stratix II GX Devices* chapter in volume 2 of the *Stratix II Device Handbook* or the *Stratix II GX Device Handbook*. Figure 2-61. Fast PLL & Channel Layout in the EP2S60 to EP2S180 Devices Note (1) *Note to Figure 2–61:* (1) See Tables 2–22 through 2–26 for the number of channels each device supports. ## **Operating Modes** The Stratix II architecture uses SRAM configuration elements that require configuration data to be loaded each time the circuit powers up. The process of physically loading the SRAM data into the device is called configuration. During initialization, which occurs immediately after configuration, the device resets registers, enables I/O pins, and begins to operate as a logic device. The I/O pins are tri-stated during power-up, and before and during configuration. Together, the configuration and initialization processes are called command mode. Normal device operation is called user mode. SRAM configuration elements allow Stratix II devices to be reconfigured in-circuit by loading new configuration data into the device. With real-time reconfiguration, the device is forced into command mode with a device pin. The configuration process loads different configuration data, reinitializes the device, and resumes user-mode operation. You can perform in-field upgrades by distributing new configuration files either within the system or remotely. PORSEL is a dedicated input pin used to select POR delay times of 12 ms or 100 ms during power-up. When the PORSEL pin is connected to ground, the POR time is 100 ms; when the PORSEL pin is connected to $V_{\rm CC}$ , the POR time is 12 ms. The nio pullup pin is a dedicated input that chooses whether the internal pull-ups on the user I/O pins and dual-purpose configuration I/O pins (ncso, Asdo, data [7..0], nws, nrs, rdynbsy, ncs, cs, runlu, pgm [2..0], clkusr, init\_done, dev\_oe, dev\_clr) are on or off before and during configuration. A logic high (1.5, 1.8, 2.5, 3.3 V) turns off the weak internal pull-ups, while a logic low turns them on. Stratix II devices also offer a new power supply, $V_{CCPD}$ , which must be connected to 3.3 V in order to power the 3.3-V/2.5-V buffer available on the configuration input pins and JTAG pins. $V_{CCPD}$ applies to all the JTAG input pins (TCK, TMS, TDI, and TRST) and the configuration input pins when VCCSEL is connected to ground. See Table 3–4 for more information on the pins affected by VCCSEL. The VCCSEL pin allows the $V_{CCIO}$ setting (of the banks where the configuration inputs reside) to be independent of the voltage required by the configuration inputs. Therefore, when selecting the $V_{CCIO}$ , the $V_{IL}$ and $V_{IH}$ levels driven to the configuration inputs do not have to be a concern. you need to support configuration input voltages of 1.8 V/1.5 V, you should set the VCCSEL to a logic high and the $V_{CCIO}$ of the bank that contains the configuration inputs to 1.8 V/1.5 V. For more information on multi-volt support, including information on using TDO and nCEO in multi-volt systems, refer to the *Stratix II Architecture* chapter in volume 1 of the *Stratix II Device Handbook*. # **Configuration Schemes** You can load the configuration data for a Stratix II device with one of five configuration schemes (see Table 3–5), chosen on the basis of the target application. You can use a configuration device, intelligent controller, or the JTAG port to configure a Stratix II device. A configuration device can automatically configure a Stratix II device at system power-up. You can configure multiple Stratix II devices in any of the five configuration schemes by connecting the configuration enable (nCE) and configuration enable output (nCEO) pins on each device. Stratix II FPGAs offer the following: - Configuration data decompression to reduce configuration file storage - Design security using configuration data encryption to protect your designs - Remote system upgrades for remotely updating your Stratix II designs Table 3–5 summarizes which configuration features can be used in each configuration scheme. | Configuration Scheme | Configuration Method | Design Security | Decompression | Remote System<br>Upgrade | |----------------------|--------------------------------------------------|-----------------|---------------|--------------------------| | FPP | MAX II device or microprocessor and flash device | <b>√</b> (1) | <b>√</b> (1) | <b>✓</b> | | | Enhanced configuration device | | <b>√</b> (2) | ~ | | AS | Serial configuration device | ✓ | ✓ | <b>√</b> (3) | | PS | MAX II device or microprocessor and flash device | <b>✓</b> | ~ | <b>✓</b> | | | Enhanced configuration device | ✓ | ✓ | <b>✓</b> | | | Download cable (4) | <b>✓</b> | <b>✓</b> | | # 5. DC & Switching Characteristics SII51005-4.5 # Operating Conditions Stratix<sup>®</sup> II devices are offered in both commercial and industrial grades. Industrial devices are offered in -4 speed grades and commercial devices are offered in -3 (fastest), -4, -5 speed grades. Tables 5–1 through 5–32 provide information about absolute maximum ratings, recommended operating conditions, DC electrical characteristics, and other specifications for Stratix II devices. # **Absolute Maximum Ratings** Table 5–1 contains the absolute maximum ratings for the Stratix II device family. | Table 5–1. Stratix II Device Absolute Maximum Ratings Notes (1), (2), (3) | | | | | | | | | |-----------------------------------------------------------------------------|-------------------------------|-------------------------|-----------------|---------|------|--|--|--| | Symbol | Parameter | Conditions | Minimum | Maximum | Unit | | | | | $V_{CCINT}$ | Supply voltage | With respect to ground | -0.5 | 1.8 | V | | | | | V <sub>CCIO</sub> | Supply voltage | With respect to ground | -0.5 | 4.6 | V | | | | | V <sub>CCPD</sub> | Supply voltage | With respect to ground | -0.5 | 4.6 | V | | | | | V <sub>CCA</sub> | Analog power supply for PLLs | With respect to ground | -0.5 | 1.8 | V | | | | | V <sub>CCD</sub> | Digital power supply for PLLs | With respect to ground | -0.5 | 1.8 | V | | | | | VI | DC input voltage (4) | | -0.5 | 4.6 | V | | | | | I <sub>OUT</sub> | DC output current, per pin | | -25 | 40 | mA | | | | | T <sub>STG</sub> | Storage temperature | No bias | -65 | 150 | °C | | | | | T <sub>J</sub> | Junction temperature | BGA packages under bias | <del>-</del> 55 | 125 | °C | | | | #### Notes to Tables 5-1 - (1) See the Operating Requirements for Altera Devices Data Sheet. - (2) Conditions beyond those listed in Table 5–1 may cause permanent damage to a device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse affects on the device. - (3) Supply voltage specifications apply to voltage readings taken at the device pins, not at the power supply. - (4) During transitions, the inputs may overshoot to the voltage shown in Table 5–2 based upon the input duty cycle. The DC case is equivalent to 100% duty cycle. During transitions, the inputs may undershoot to −2.0 V for input currents less than 100 mA and periods shorter than 20 ns. | Table 5–65. EP2S180 Column Pins Global Clock Timing Parameters | | | | | | | | | |----------------------------------------------------------------|----------------|------------|----------|----------|----------|------|--|--| | Parameter | Minimum Timing | | -3 Speed | -4 Speed | -5 Speed | Unit | | | | | Industrial | Commercial | Grade | Grade | Grade | Unit | | | | t <sub>CIN</sub> | 2.003 | 2.100 | 3.652 | 3.993 | 4.648 | ns | | | | t <sub>COUT</sub> | 1.846 | 1.935 | 3.398 | 3.715 | 4.324 | ns | | | | t <sub>PLLCIN</sub> | -0.3 | -0.29 | 0.053 | 0.054 | 0.058 | ns | | | | t <sub>PLLCOUT</sub> | -0.457 | -0.455 | -0.201 | -0.224 | -0.266 | ns | | | | Table 5–66. EP2S180 Row Pins Regional Clock Timing Parameters | | | | | | | | | |---------------------------------------------------------------|----------------|------------|----------|----------|----------|------|--|--| | Parameter | Minimum Timing | | -3 Speed | -4 Speed | -5 Speed | Unit | | | | | Industrial | Commercial | Grade | Grade | Grade | Unit | | | | t <sub>CIN</sub> | 1.759 | 1.844 | 3.273 | 3.577 | 4.162 | ns | | | | t <sub>COUT</sub> | 1.764 | 1.849 | 3.269 | 3.573 | 4.157 | ns | | | | t <sub>PLLCIN</sub> | -0.542 | -0.541 | -0.317 | -0.353 | -0.414 | ns | | | | t <sub>PLLCOUT</sub> | -0.537 | -0.536 | -0.321 | -0.357 | -0.419 | ns | | | | Table 5–67. EP2S180 Row Pins Global Clock Timing Parameters | | | | | | | | | |-------------------------------------------------------------|----------------|------------|----------|----------|----------|-------|--|--| | Parameter | Minimum Timing | | -3 Speed | -4 Speed | -5 Speed | Unit | | | | | Industrial | Commercial | Grade | Grade | Grade | Ullit | | | | t <sub>CIN</sub> | 1.763 | 1.850 | 3.285 | 3.588 | 4.176 | ns | | | | t <sub>COUT</sub> | 1.768 | 1.855 | 3.281 | 3.584 | 4.171 | ns | | | | t <sub>PLLCIN</sub> | -0.542 | -0.542 | -0.319 | -0.355 | -0.42 | ns | | | | t <sub>PLLCOUT</sub> | -0.537 | -0.537 | -0.323 | -0.359 | -0.425 | ns | | | # **Clock Network Skew Adders** The Quartus II software models skew within dedicated clock networks such as global and regional clocks. Therefore, intra-clock network skew adder is not specified. Table 5–68 specifies the clock skew between any two clock networks driving registers in the IOE. | Table 5–68. Clock Network Specifications | | | | | | | | |------------------------------------------|----------------------------------|-----|-----|------|------|--|--| | Name | Description | Min | Тур | Max | Unit | | | | Clock skew adder | Inter-clock network, same side | | | ±50 | ps | | | | EP2S15, EP2S30,<br>EP2S60 (1) | Inter-clock network, entire chip | | | ±100 | ps | | | | Clock skew adder | Inter-clock network, same side | | | ±55 | ps | | | | EP2S90 (1) | Inter-clock network, entire chip | | | ±110 | ps | | | | Clock skew adder | Inter-clock network, same side | | | ±63 | ps | | | | EP2S130 (1) | Inter-clock network, entire chip | | | ±125 | ps | | | | Clock skew adder | Inter-clock network, same side | | | ±75 | ps | | | | EP2S180 (1) | Inter-clock network, entire chip | | | ±150 | ps | | | Note to Table 5-68: <sup>(1)</sup> This is in addition to intra-clock network skew, which is modeled in the Quartus II software. | Table 5–73. Stratix II I/O Input Delay for Column Pins (Part 3 of 3) | | | | | | | | | |----------------------------------------------------------------------|--------------------|----------------|------------|------------------|------------------|----------|----------|------| | | Parameter | Minimum Timing | | -3 Speed | -3 Speed | -4 Speed | -5 Speed | 11!4 | | I/O Standard | | Industrial | Commercial | <b>Grade</b> (2) | <b>Grade</b> (3) | Grade | Grade | Unit | | 1.2-V HSTL | t <sub>P1</sub> | 645 | 677 | 1194 | 1252 | - | - | ps | | | t <sub>PCOUT</sub> | 379 | 398 | 758 | 795 | - | - | ps | ### Notes for Table 5-73: - (1) These I/O standards are only supported on DQS pins. - (2) These numbers apply to -3 speed grade EP2S15, EP2S30, EP2S60, and EP2S90 devices. - (3) These numbers apply to -3 speed grade EP2S130 and EP2S180 devices. | Table 5–74. Stratix II I/O Input Delay for Row Pins (Part 1 of 2) | | | | | | | | | |-------------------------------------------------------------------|--------------------|------------|------------|-------------------|-------------------|----------|----------|-------| | I/O Standard | Parameter | Minimu | m Timing | -3 Speed<br>Grade | -3 Speed<br>Grade | -4 Speed | -5 Speed | Unit | | i/O Stanuaru | i arameter | Industrial | Commercial | (1) | <i>(2)</i> | Grade | Grade | Ullit | | LVTTL | t <sub>Pl</sub> | 715 | 749 | 1287 | 1350 | 1477 | 1723 | ps | | | t <sub>PCOUT</sub> | 391 | 410 | 760 | 798 | 873 | 1018 | ps | | 2.5 V | t <sub>Pl</sub> | 726 | 761 | 1273 | 1335 | 1461 | 1704 | ps | | | t <sub>PCOUT</sub> | 402 | 422 | 746 | 783 | 857 | 999 | ps | | 1.8 V | t <sub>PI</sub> | 788 | 827 | 1427 | 1497 | 1639 | 1911 | ps | | | t <sub>PCOUT</sub> | 464 | 488 | 900 | 945 | 1035 | 1206 | ps | | 1.5 V | t <sub>Pl</sub> | 792 | 830 | 1498 | 1571 | 1720 | 2006 | ps | | | t <sub>PCOUT</sub> | 468 | 491 | 971 | 1019 | 1116 | 1301 | ps | | LVCMOS | t <sub>Pl</sub> | 715 | 749 | 1287 | 1350 | 1477 | 1723 | ps | | | t <sub>PCOUT</sub> | 391 | 410 | 760 | 798 | 873 | 1018 | ps | | SSTL-2 Class I | t <sub>Pl</sub> | 547 | 573 | 879 | 921 | 1008 | 1176 | ps | | | t <sub>PCOUT</sub> | 223 | 234 | 352 | 369 | 404 | 471 | ps | | SSTL-2 Class II | t <sub>Pl</sub> | 547 | 573 | 879 | 921 | 1008 | 1176 | ps | | | t <sub>PCOUT</sub> | 223 | 234 | 352 | 369 | 404 | 471 | ps | | SSTL-18 Class I | t <sub>Pl</sub> | 577 | 605 | 960 | 1006 | 1101 | 1285 | ps | | | t <sub>PCOUT</sub> | 253 | 266 | 433 | 454 | 497 | 580 | ps | | SSTL-18 Class II | t <sub>Pl</sub> | 577 | 605 | 960 | 1006 | 1101 | 1285 | ps | | | t <sub>PCOUT</sub> | 253 | 266 | 433 | 454 | 497 | 580 | ps | | 1.5-V HSTL | t <sub>Pl</sub> | 602 | 631 | 1056 | 1107 | 1212 | 1413 | ps | | Class I | t <sub>PCOUT</sub> | 278 | 292 | 529 | 555 | 608 | 708 | ps | | | Drive<br>Strength | Parameter | Minimu | -3 | -3 | -4 | _ | | | |-------------------------------------|-------------------|------------------|------------|------------|-----------------------|-----------------------|----------------|----------------------|------| | I/O Standard | | | Industrial | Commercial | Speed<br>Grade<br>(3) | Speed<br>Grade<br>(4) | Speed<br>Grade | -5<br>Speed<br>Grade | Unit | | Differential<br>SSTL-2 Class I | 8 mA | t <sub>OP</sub> | 913 | 957 | 1715 | 1799 | 1971 | 2041 | ps | | | | t <sub>DIP</sub> | 933 | 979 | 1781 | 1869 | 2047 | 2131 | ps | | | 12 mA | t <sub>OP</sub> | 896 | 940 | 1672 | 1754 | 1921 | 1991 | ps | | | | t <sub>DIP</sub> | 916 | 962 | 1738 | 1824 | 1997 | 2081 | ps | | Differential<br>SSTL-2 Class II | 16 mA | t <sub>OP</sub> | 876 | 918 | 1609 | 1688 | 1849 | 1918 | ps | | | | t <sub>DIP</sub> | 896 | 940 | 1675 | 1758 | 1925 | 2008 | ps | | | 20 mA | t <sub>OP</sub> | 877 | 919 | 1598 | 1676 | 1836 | 1905 | ps | | | | t <sub>DIP</sub> | 897 | 941 | 1664 | 1746 | 1912 | 1995 | ps | | | 24 mA | t <sub>OP</sub> | 872 | 915 | 1596 | 1674 | 1834 | 1903 | ps | | | | t <sub>DIP</sub> | 892 | 937 | 1662 | 1744 | 1910 | 1993 | ps | | Differential<br>SSTL-18<br>Class I | 4 mA | t <sub>OP</sub> | 909 | 953 | 1690 | 1773 | 1942 | 2012 | ps | | | | t <sub>DIP</sub> | 929 | 975 | 1756 | 1843 | 2018 | 2102 | ps | | | 6 mA | t <sub>OP</sub> | 914 | 958 | 1656 | 1737 | 1903 | 1973 | ps | | | | t <sub>DIP</sub> | 934 | 980 | 1722 | 1807 | 1979 | 2063 | ps | | | 8 mA | t <sub>OP</sub> | 894 | 937 | 1640 | 1721 | 1885 | 1954 | ps | | | | t <sub>DIP</sub> | 914 | 959 | 1706 | 1791 | 1961 | 2044 | ps | | | 10 mA | t <sub>OP</sub> | 898 | 942 | 1638 | 1718 | 1882 | 1952 | ps | | | | t <sub>DIP</sub> | 918 | 964 | 1704 | 1788 | 1958 | 2042 | ps | | | 12 mA | t <sub>OP</sub> | 891 | 936 | 1626 | 1706 | 1869 | 1938 | ps | | | | t <sub>DIP</sub> | 911 | 958 | 1692 | 1776 | 1945 | 2028 | ps | | Differential<br>SSTL-18<br>Class II | 8 mA | t <sub>OP</sub> | 883 | 925 | 1597 | 1675 | 1835 | 1904 | ps | | | | t <sub>DIP</sub> | 903 | 947 | 1663 | 1745 | 1911 | 1994 | ps | | | 16 mA | t <sub>OP</sub> | 894 | 937 | 1578 | 1655 | 1813 | 1882 | ps | | | | t <sub>DIP</sub> | 914 | 959 | 1644 | 1725 | 1889 | 1972 | ps | | | 18 mA | t <sub>OP</sub> | 890 | 933 | 1585 | 1663 | 1821 | 1890 | ps | | | | t <sub>DIP</sub> | 910 | 955 | 1651 | 1733 | 1897 | 1980 | ps | | | 20 mA | t <sub>OP</sub> | 890 | 933 | 1583 | 1661 | 1819 | 1888 | ps | | | | t <sub>DIP</sub> | 910 | 955 | 1649 | 1731 | 1895 | 1978 | ps | The maximum clock toggle rate is different from the maximum data bit rate. If the maximum clock toggle rate on a regular I/O pin is 300 MHz, the maximum data bit rate for dual data rate (DDR) could be potentially as high as 600 Mbps on the same I/O pin. Table 5–77 specifies the maximum input clock toggle rates. Table 5–78 specifies the maximum output clock toggle rates at 0pF load. Table 5–79 specifies the derating factors for the output clock toggle rate for a non 0pF load. To calculate the output toggle rate for a non 0pF load, use this formula: The toggle rate for a non 0pF load = 1000 / (1000 / toggle rate at 0pF load + derating factor\* load value in pF /1000) For example, the output toggle rate at 0pF load for SSTL-18 Class II 20mA I/O standard is 550 MHz on a -3 device clock output pin. The derating factor is 94ps/pF. For a 10pF load the toggle rate is calculated as: $$1000 / (1000/550 + 94 \times 10 / 1000) = 363 (MHz)$$ Tables 5–77 through 5–79 show the I/O toggle rates for Stratix II devices. | Table 5–77. Maximum Input Toggle Rate on Stratix II Devices (Part 1 of 2) | | | | | | | | | | | | |---------------------------------------------------------------------------|-----------------------|-----|-----|--------------------|-----|-----|---------------------------------|-----|-----|--|--| | Input I/O Standard | Column I/O Pins (MHz) | | | Row I/O Pins (MHz) | | | Dedicated Clock Inputs<br>(MHz) | | | | | | | -3 | -4 | -5 | -3 | -4 | -5 | -3 | -4 | -5 | | | | LVTTL | 500 | 500 | 450 | 500 | 500 | 450 | 500 | 500 | 400 | | | | 2.5-V LVTTL/CMOS | 500 | 500 | 450 | 500 | 500 | 450 | 500 | 500 | 400 | | | | 1.8-V LVTTL/CMOS | 500 | 500 | 450 | 500 | 500 | 450 | 500 | 500 | 400 | | | | 1.5-V LVTTL/CMOS | 500 | 500 | 450 | 500 | 500 | 450 | 500 | 500 | 400 | | | | LVCMOS | 500 | 500 | 450 | 500 | 500 | 450 | 500 | 500 | 400 | | | | SSTL-2 Class I | 500 | 500 | 500 | 500 | 500 | 500 | 500 | 500 | 500 | | | | SSTL-2 Class II | 500 | 500 | 500 | 500 | 500 | 500 | 500 | 500 | 500 | | | | SSTL-18 Class I | 500 | 500 | 500 | 500 | 500 | 500 | 500 | 500 | 500 | | | | SSTL-18 Class II | 500 | 500 | 500 | 500 | 500 | 500 | 500 | 500 | 500 | | | | 1.5-V HSTL Class I | 500 | 500 | 500 | 500 | 500 | 500 | 500 | 500 | 500 | | | | 1.5-V HSTL Class II | 500 | 500 | 500 | 500 | 500 | 500 | 500 | 500 | 500 | | | | 1.8-V HSTL Class I | 500 | 500 | 500 | 500 | 500 | 500 | 500 | 500 | 500 | | |