Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. # **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 8970 | | Number of Logic Elements/Cells | 179400 | | Total RAM Bits | 9383040 | | Number of I/O | 742 | | Number of Gates | - | | Voltage - Supply | 1.15V ~ 1.25V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 1020-BBGA | | Supplier Device Package | 1020-FBGA (33x33) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep2s180f1020i4n | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong completely backward-compatible with four-input LUT architectures. One ALM can also implement any function of up to six inputs and certain seven-input functions. In addition to the adaptive LUT-based resources, each ALM contains two programmable registers, two dedicated full adders, a carry chain, a shared arithmetic chain, and a register chain. Through these dedicated resources, the ALM can efficiently implement various arithmetic functions and shift registers. Each ALM drives all types of interconnects: local, row, column, carry chain, shared arithmetic chain, register chain, and direct link interconnects. Figure 2–5 shows a high-level block diagram of the Stratix II ALM while Figure 2–6 shows a detailed view of all the connections in the ALM. Figure 2-5. High-Level Block Diagram of the Stratix II ALM Figure 2-13. ALM in Shared Arithmetic Mode Note to Figure 2-13: (1) Inputs dataf0 and dataf1 are available for register packing in shared arithmetic mode. Adder trees can be found in many different applications. For example, the summation of the partial products in a logic-based multiplier can be implemented in a tree structure. Another example is a correlator function that can use a large adder tree to sum filtered data samples in a given time frame to recover or to de-spread data which was transmitted utilizing spread spectrum technology. An example of a three-bit add operation utilizing the shared arithmetic mode is shown in Figure 2–14. The partial sum (S[2..0]) and the partial carry (C[2..0]) is obtained using the LUTs, while the result (R[2..0]) is computed using the dedicated adders. Figure 2-36. EP2S60, EP2S90, EP2S130 & EP2S180 Device I/O Clock Groups You can use the Quartus II software to control whether a clock input pin drives either a global, regional, or dual-regional clock network. The Quartus II software automatically selects the clocking resources if not specified. #### Clock Control Block Each global clock, regional clock, and PLL external clock output has its own clock control block. The control block has two functions: - Clock source selection (dynamic selection for global clocks) - Clock power-down (dynamic clock enable/disable) Figure 2-39. External PLL Output Clock Control Blocks Notes to Figure 2–39: - These clock select signals can only be set through a configuration file (.sof or .pof) and cannot be dynamically controlled during user mode operation. - (2) The clock control block feeds to a multiplexer within the PLL\_OUT pin's IOE. The PLL\_OUT pin is a dual-purpose pin. Therefore, this multiplexer selects either an internal signal or the output of the clock control block. For the global clock control block, the clock source selection can be controlled either statically or dynamically. The user has the option of statically selecting the clock source by using the Quartus II software to set specific configuration bits in the configuration file (.sof or .pof) or the user can control the selection dynamically by using internal logic to drive the multiplexor select inputs. When selecting statically, the clock source can be set to any of the inputs to the select multiplexor. When selecting the clock source dynamically, you can either select between two PLL outputs (such as the C0 or C1 outputs from one PLL), between two PLLs (such as the C0/C1 clock output of one PLL or the C0/C1 clock output of the other PLL), between two clock pins (such as CLK0 or CLK1), or between a combination of clock pins or PLL outputs. The clock outputs from corner PLLs cannot be dynamically selected through the global control block. For the regional and PLL\_OUT clock control block, the clock source selection can only be controlled statically using configuration bits. Any of the inputs to the clock select multiplexor can be set as the clock source. The Stratix II clock networks can be disabled (powered down) by both static and dynamic approaches. When a clock net is powered down, all the logic fed by the clock net is in an off-state thereby reducing the overall power consumption of the device. The global and regional clock networks can be powered down statically through a setting in the configuration (.sof or .pof) file. Clock networks that are not used are automatically powered down through configuration bit settings in the configuration file generated by the Quartus II software. The dynamic clock enable/disable feature allows the internal logic to control power up/down synchronously on GCLK and RCLK nets and PLL\_OUT pins. This function is independent of the PLL and is applied directly on the clock network or PLL\_OUT pin, as shown in Figures 2–37 through 2–39. The following restrictions for the input clock pins apply: - CLK0 pin -> inclk[0] of CLKCTRL - CLK1 pin -> inclk[1] of CLKCTRL - CLK2 pin -> inclk[0] of CLKCTRL - CLK3 pin -> inclk[1] of CLKCTRL In general, even CLK numbers connect to the inclk [0] port of CLKCTRL, and odd CLK numbers connect to the inclk [1] port of CLKCTRL. Failure to comply with these restrictions will result in a no-fit error. ## **Enhanced & Fast PLLs** Stratix II devices provide robust clock management and synthesis using up to four enhanced PLLs and eight fast PLLs. These PLLs increase performance and provide advanced clock interfacing and clock-frequency synthesis. With features such as clock switchover, spread-spectrum clocking, reconfigurable bandwidth, phase control, and reconfigurable phase shifting, the Stratix II device's enhanced PLLs provide you with complete control of clocks and system timing. The fast PLLs provide general purpose clocking with multiplication and phase shifting as well as high-speed outputs for high-speed differential I/O support. Enhanced and fast PLLs work together with the Stratix II high-speed I/O and advanced clock architecture to provide significant improvements in system performance and bandwidth. Figure 2–40 shows a top-level diagram of the Stratix II device and PLL floorplan. Figures 2–41 and 2–42 shows the global and regional clocking from the fast PLL outputs and the side clock pins. | Table 2- | Table 2–14. DQS & DQ Bus Mode Support (Part 2 of 2) Note (1) | | | | | | | | | |----------|--------------------------------------------------------------|------------------------|------------------------|--------------------------|-----------------------------|--|--|--|--| | Device | Package | Number of<br>×4 Groups | Number of ×8/×9 Groups | Number of ×16/×18 Groups | Number of<br>×32/×36 Groups | | | | | | EP2S90 | 484-pin Hybrid FineLine BGA | 8 | 4 | 0 | 0 | | | | | | | 780-pin FineLine BGA | 18 | 8 | 4 | 0 | | | | | | | 1,020-pin FineLine BGA | 36 | 18 | 8 | 4 | | | | | | | 1,508-pin FineLine BGA | 36 | 18 | 8 | 4 | | | | | | EP2S130 | 780-pin FineLine BGA | 18 | 8 | 4 | 0 | | | | | | | 1,020-pin FineLine BGA | 36 | 18 | 8 | 4 | | | | | | | 1,508-pin FineLine BGA | 36 | 18 | 8 | 4 | | | | | | EP2S180 | 1,020-pin FineLine BGA | 36 | 18 | 8 | 4 | | | | | | | 1,508-pin FineLine BGA | 36 | 18 | 8 | 4 | | | | | Notes to Table 2-14: A compensated delay element on each DQS pin automatically aligns input DQS synchronization signals with the data window of their corresponding DQ data signals. The DQS signals drive a local DQS bus in the top and bottom I/O banks. This DQS bus is an additional resource to the I/O clocks and is used to clock DQ input registers with the DQS signal. The Stratix II device has two phase-shifting reference circuits, one on the top and one on the bottom of the device. The circuit on the top controls the compensated delay elements for all DQS pins on the top. The circuit on the bottom controls the compensated delay elements for all DQS pins on the bottom. Each phase-shifting reference circuit is driven by a system reference clock, which must have the same frequency as the DQS signal. Clock pins CLK[15..12]p feed the phase circuitry on the top of the device and clock pins CLK[7..4]p feed the phase circuitry on the bottom of the device. In addition, PLL clock outputs can also feed the phase-shifting reference circuits. Figure 2–56 illustrates the phase-shift reference circuit control of each DQS delay shift on the top of the device. This same circuit is duplicated on the bottom of the device. <sup>(1)</sup> Check the pin table for each DQS/DQ group in the different modes. | Table 2–16. Stratix II Supported I/O Standards (Part 2 of 2) | | | | | | | |--------------------------------------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------|-----|------|--|--| | I/O Standard | Туре | Type Input Reference Voltage (V <sub>REF</sub> ) (V) Voltage (V <sub>CCIO</sub> ) (V) Voltage (V <sub>TT</sub> ) (V) | | | | | | SSTL-2 Class I and II | Voltage-referenced | 1.25 | 2.5 | 1.25 | | | #### *Notes to Table 2–16:* - (1) This I/O standard is only available on input and output column clock pins. - (2) This I/O standard is only available on input clock pins and DQS pins in I/O banks 3, 4, 7, and 8, and output clock pins in I/O banks 9,10, 11, and 12. - (3) $V_{CCIO}$ is 3.3 V when using this I/O standard in input and output column clock pins (in I/O banks 9, 10, 11, and 12). The clock input pins supporting LVDS on banks 3, 4, 7, and 8 use $V_{CCINT}$ for LVDS input operations and have no dependency on the $V_{CCIO}$ level of the bank. - (4) 1.2-V HSTL is only supported in I/O banks 4,7, and 8. For more information on I/O standards supported by Stratix II I/O banks, refer to the *Selectable I/O Standards in Stratix II & Stratix II GX Devices* chapter in volume 2 of the *Stratix II Device Handbook* or the *Stratix II GX Device Handbook*. Stratix II devices contain eight I/O banks and four enhanced PLL external clock output banks, as shown in Figure 2–57. The four I/O banks on the right and left of the device contain circuitry to support high-speed differential I/O for LVDS and HyperTransport inputs and outputs. These banks support all Stratix II I/O standards except PCI or PCI-X I/O pins, and SSTL-18 Class II and HSTL outputs. The top and bottom I/O banks support all single-ended I/O standards. Additionally, enhanced PLL external clock output banks allow clock output capabilities such as differential support for SSTL and HSTL. device, PLL 1 can drive a maximum of 10 transmitter channels in I/O bank 1 or a maximum of 19 transmitter channels in I/O banks 1 and 2. The Quartus II software may also merge receiver and transmitter PLLs when a receiver is driving a transmitter. In this case, one fast PLL can drive both the maximum numbers of receiver and transmitter channels. | Table 2–21. EP2S15 Device Differential Channels Note (1) | | | | | | | | | | |----------------------------------------------------------|--------------------|----------|-------|------------------|-------|-------|--|--|--| | Paskana | Transmitter/ Total | | | Center Fast PLLs | | | | | | | Package | Receiver | Channels | PLL 1 | PLL 2 | PLL 3 | PLL 4 | | | | | 484-pin FineLine BGA | Transmitter | 38 (2) | 10 | 9 | 9 | 10 | | | | | | | (3) | 19 | 19 | 19 | 19 | | | | | | Receiver | 42 (2) | 11 | 10 | 10 | 11 | | | | | | | (3) | 21 | 21 | 21 | 21 | | | | | 672-pin FineLine BGA | Transmitter | 38 (2) | 10 | 9 | 9 | 10 | | | | | | | (3) | 19 | 19 | 19 | 19 | | | | | | Receiver | 42 (2) | 11 | 10 | 10 | 11 | | | | | | | (3) | 21 | 21 | 21 | 21 | | | | | Table 2–22. EP2S30 Device Differential Channels Note (1) | | | | | | | | | | |------------------------------------------------------------|--------------|----------|------------------|-------|-------|-------|--|--|--| | Dookono | Transmitter/ | Total | Center Fast PLLs | | | | | | | | Package | Receiver | Channels | PLL 1 | PLL 2 | PLL 3 | PLL 4 | | | | | 484-pin FineLine BGA | Transmitter | 38 (2) | 10 | 9 | 9 | 10 | | | | | | | (3) | 19 | 19 | 19 | 19 | | | | | | Receiver | 42 (2) | 11 | 10 | 10 | 11 | | | | | | | (3) | 21 | 21 | 21 | 21 | | | | | 672-pin FineLine BGA | Transmitter | 58 (2) | 16 | 13 | 13 | 16 | | | | | | | (3) | 29 | 29 | 29 | 29 | | | | | | Receiver | 62 (2) | 17 | 14 | 14 | 17 | | | | | | | (3) | 31 | 31 | 31 | 31 | | | | you need to support configuration input voltages of 1.8 V/1.5 V, you should set the VCCSEL to a logic high and the $V_{CCIO}$ of the bank that contains the configuration inputs to 1.8 V/1.5 V. For more information on multi-volt support, including information on using TDO and nCEO in multi-volt systems, refer to the *Stratix II Architecture* chapter in volume 1 of the *Stratix II Device Handbook*. # **Configuration Schemes** You can load the configuration data for a Stratix II device with one of five configuration schemes (see Table 3–5), chosen on the basis of the target application. You can use a configuration device, intelligent controller, or the JTAG port to configure a Stratix II device. A configuration device can automatically configure a Stratix II device at system power-up. You can configure multiple Stratix II devices in any of the five configuration schemes by connecting the configuration enable (nCE) and configuration enable output (nCEO) pins on each device. Stratix II FPGAs offer the following: - Configuration data decompression to reduce configuration file storage - Design security using configuration data encryption to protect your designs - Remote system upgrades for remotely updating your Stratix II designs Table 3–5 summarizes which configuration features can be used in each configuration scheme. | Configuration Scheme | Configuration Method | Design Security | Decompression | Remote System<br>Upgrade | |----------------------|--------------------------------------------------|-----------------|---------------|--------------------------| | FPP | MAX II device or microprocessor and flash device | <b>√</b> (1) | <b>√</b> (1) | <b>✓</b> | | | Enhanced configuration device | | <b>√</b> (2) | ~ | | AS | Serial configuration device | ✓ | ✓ | <b>√</b> (3) | | PS | MAX II device or microprocessor and flash device | <b>✓</b> | ~ | <b>✓</b> | | | Enhanced configuration device | ✓ | ✓ | <b>✓</b> | | | Download cable (4) | <b>✓</b> | <b>✓</b> | | Figure 5-1. Receiver Input Waveforms for Differential I/O Standards #### Single-Ended Waveform #### **Differential Waveform** Figure 5–2. Transmitter Output Waveforms for Differential I/O Standards ## Single-Ended Waveform #### **Differential Waveform** | Table 5-1 | Table 5–12. LVPECL Specifications | | | | | | | | | | | |-----------------------|-------------------------------------------------|------------------------|---------|---------|---------|------|--|--|--|--|--| | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Unit | | | | | | | V <sub>CCIO</sub> (1) | I/O supply voltage | | 3.135 | 3.300 | 3.465 | V | | | | | | | V <sub>ID</sub> | Input differential voltage swing (single-ended) | | 300 | 600 | 1,000 | mV | | | | | | | V <sub>ICM</sub> | Input common mode voltage | | 1.0 | | 2.5 | ٧ | | | | | | | V <sub>OD</sub> | Output differential voltage (single-ended) | R <sub>L</sub> = 100 Ω | 525 | | 970 | mV | | | | | | | V <sub>OCM</sub> | Output common mode voltage | R <sub>L</sub> = 100 Ω | 1,650 | | 2,250 | mV | | | | | | | R <sub>L</sub> | Receiver differential input resistor | | 90 | 100 | 110 | Ω | | | | | | #### Note to Table 5-12: (1) The top and bottom clock input differential buffers in I/O banks 3, 4, 7, and 8 are powered by $V_{CCINT}$ , not $V_{CCIO}$ . The PLL clock output/feedback differential buffers are powered by VCC\_PLL\_OUT. For differential clock output/feedback operation, VCC\_PLL\_OUT should be connected to 3.3 V. | Table 5–1 | Table 5–13. HyperTransport Technology Specifications | | | | | | | | | | |--------------------|------------------------------------------------------------------|--------------------|---------|---------|---------|------|--|--|--|--| | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Unit | | | | | | V <sub>CCIO</sub> | I/O supply voltage for left and right I/O banks (1, 2, 5, and 6) | | 2.375 | 2.500 | 2.625 | V | | | | | | V <sub>ID</sub> | Input differential voltage swing (single-ended) | $R_L = 100 \Omega$ | 300 | 600 | 900 | mV | | | | | | V <sub>ICM</sub> | Input common mode voltage | $R_L = 100 \Omega$ | 385 | 600 | 845 | mV | | | | | | V <sub>OD</sub> | Output differential voltage (single-ended) | $R_L = 100 \Omega$ | 400 | 600 | 820 | mV | | | | | | ΔV <sub>OD</sub> | Change in V <sub>OD</sub> between high and low | $R_L = 100 \Omega$ | | | 75 | mV | | | | | | V <sub>OCM</sub> | Output common mode voltage | $R_L = 100 \Omega$ | 440 | 600 | 780 | mV | | | | | | Δ V <sub>OCM</sub> | Change in V <sub>OCM</sub> between high and low | $R_L = 100 \Omega$ | | | 50 | mV | | | | | | R <sub>L</sub> | Receiver differential input resistor | | 90 | 100 | 110 | Ω | | | | | | Table 5–1 | Table 5–14. 3.3-V PCI Specifications (Part 1 of 2) | | | | | | | | | |-------------------|----------------------------------------------------|------------|-----------------------|---------|-------------------------|------|--|--|--| | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Unit | | | | | V <sub>CCIO</sub> | Output supply voltage | | 3.0 | 3.3 | 3.6 | V | | | | | V <sub>IH</sub> | High-level input voltage | | $0.5 \times V_{CCIO}$ | | V <sub>CCIO</sub> + 0.5 | V | | | | | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Unit | |----------------------|-----------------------------|-------------------------------|-------------------------|---------|------------------------|------| | V <sub>CCIO</sub> | Output supply voltage | | 1.425 | 1.500 | 1.575 | V | | V <sub>REF</sub> | Input reference voltage | | 0.713 | 0.750 | 0.788 | V | | V <sub>TT</sub> | Termination voltage | | 0.713 | 0.750 | 0.788 | V | | V <sub>IH</sub> (DC) | DC high-level input voltage | | V <sub>REF</sub> + 0.1 | | | V | | V <sub>IL</sub> (DC) | DC low-level input voltage | | -0.3 | | V <sub>REF</sub> - 0.1 | V | | V <sub>IH</sub> (AC) | AC high-level input voltage | | V <sub>REF</sub> + 0.2 | | | V | | V <sub>IL</sub> (AC) | AC low-level input voltage | | | | V <sub>REF</sub> - 0.2 | V | | V <sub>OH</sub> | High-level output voltage | I <sub>OH</sub> = 8 mA (1) | V <sub>CCIO</sub> - 0.4 | | | V | | V <sub>OL</sub> | Low-level output voltage | $I_{OH} = -8 \text{ mA } (1)$ | | | 0.4 | V | #### Note to Table 5-23: <sup>(1)</sup> This specification is supported across all the programmable drive settings available for this I/O standard as shown in the *Stratix II Architecture* chapter in volume 1 of the *Stratix II Device Handbook*. | Table 5-2 | Table 5–24. 1.5-V HSTL Class II Specifications | | | | | | | | | | |----------------------|------------------------------------------------|--------------------------------|-------------------------|---------|------------------------|------|--|--|--|--| | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Unit | | | | | | V <sub>CCIO</sub> | Output supply voltage | | 1.425 | 1.500 | 1.575 | V | | | | | | $V_{REF}$ | Input reference voltage | | 0.713 | 0.750 | 0.788 | ٧ | | | | | | V <sub>TT</sub> | Termination voltage | | 0.713 | 0.750 | 0.788 | ٧ | | | | | | V <sub>IH</sub> (DC) | DC high-level input voltage | | V <sub>REF</sub> + 0.1 | | | ٧ | | | | | | V <sub>IL</sub> (DC) | DC low-level input voltage | | -0.3 | | V <sub>REF</sub> - 0.1 | ٧ | | | | | | V <sub>IH</sub> (AC) | AC high-level input voltage | | V <sub>REF</sub> + 0.2 | | | ٧ | | | | | | V <sub>IL</sub> (AC) | AC low-level input voltage | | | | V <sub>REF</sub> – 0.2 | ٧ | | | | | | V <sub>OH</sub> | High-level output voltage | I <sub>OH</sub> = 16 mA (1) | V <sub>CCIO</sub> - 0.4 | | | V | | | | | | V <sub>OL</sub> | Low-level output voltage | $I_{OH} = -16 \text{ mA } (1)$ | | | 0.4 | V | | | | | ## Note to Table 5-24: <sup>(1)</sup> This specification is supported across all the programmable drive settings available for this I/O standard as shown in the *Stratix II Architecture* chapter in volume 1 of the *Stratix II Device Handbook*. Figure 5–5. Measurement Setup for t<sub>xz</sub> Note (1) ## t<sub>XZ</sub>, Driving High to Tristate # $t_{\chi\chi}$ , Driving Low to Tristate *Note to Figure 5–5:* (1) $V_{CCINT}$ is 1.12 V for this measurement. Figure 5-6. Measurement Setup for tzx Table 5–35 specifies the input timing measurement setup. | Table 5–35. Timing Measurement Methodology for Input Pins (Part 1 of 2) Notes (1)–(4) | | | | | | | | | |---------------------------------------------------------------------------------------|-----------------------|----------------------|----------------|-----------------------|--|--|--|--| | 1/0 0111 | Mea | surement Con | ditions | Measurement Point | | | | | | I/O Standard | V <sub>CCIO</sub> (V) | V <sub>REF</sub> (V) | Edge Rate (ns) | V <sub>MEAS</sub> (V) | | | | | | LVTTL (5) | 3.135 | | 3.135 | 1.5675 | | | | | | LVCMOS (5) | 3.135 | | 3.135 | 1.5675 | | | | | | 2.5 V (5) | 2.375 | | 2.375 | 1.1875 | | | | | | 1.8 V (5) | 1.710 | | 1.710 | 0.855 | | | | | | 1.5 V (5) | 1.425 | | 1.425 | 0.7125 | | | | | | PCI (6) | 2.970 | | 2.970 | 1.485 | | | | | | PCI-X (6) | 2.970 | | 2.970 | 1.485 | | | | | | SSTL-2 Class I | 2.325 | 1.163 | 2.325 | 1.1625 | | | | | | SSTL-2 Class II | 2.325 | 1.163 | 2.325 | 1.1625 | | | | | | SSTL-18 Class I | 1.660 | 0.830 | 1.660 | 0.83 | | | | | | SSTL-18 Class II | 1.660 | 0.830 | 1.660 | 0.83 | | | | | | 1.8-V HSTL Class I | 1.660 | 0.830 | 1.660 | 0.83 | | | | | | Table 5- | 36. Stratix II Performan | ce Notes | (Part 6 of 6) | Note | e (1) | | | | | |-------------------|--------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-------------------------------|---------------|-----------------------------|----------------------|----------------------|----------------------|------| | | | Resources Used Performance | | | | | | | | | | Applications | ALUTs | TriMatrix<br>Memory<br>Blocks | DSP<br>Blocks | -3<br>Speed<br>Grade<br>(2) | -3<br>Speed<br>Grade | -4<br>Speed<br>Grade | -5<br>Speed<br>Grade | Unit | | Larger<br>designs | 8-bit, 1024-point,<br>quadrant output, four<br>parallel FFT engines,<br>buffered burst, three<br>multipliers five adders<br>FFT function | 7385 | 60 | 36 | 359.58 | 352.98 | 312.01 | 278.00 | MHz | | | 8-bit, 1024-point,<br>quadrant output, four<br>parallel FFT engines,<br>buffered burst, four<br>multipliers and two<br>adders FFT function | 6601 | 60 | 48 | 371.88 | 355.74 | 327.86 | 277.62 | MHz | #### Notes for Table 5-36: - (1) These design performance numbers were obtained using the Quartus II software version 5.0 SP1. - (2) These numbers apply to -3 speed grade EP2S15, EP2S30, EP2S60, and EP2S90 devices. - (3) These numbers apply to -3 speed grade EP2S130 and EP2S180 devices. - (4) This application uses registered inputs and outputs. - (5) This application uses registered multiplier input and output stages within the DSP block. - (6) This application uses registered multiplier input, pipeline, and output stages within the DSP block. - (7) This application uses registered multiplier input with output of the multiplier stage feeding the accumulator or subtractor within the DSP block. - (8) This application uses the same clock source that is globally routed and connected to ports A and B. - (9) This application uses locally routed clocks or differently sourced clocks for ports A and B. | 0 | Parameter | -3 Speed<br>Grade (2) | | -3 Speed<br>Grade (3) | | -4 Speed<br>Grade | | -5 Speed<br>Grade | | - Unit | |--------------------------|---------------------------------------------------|-----------------------|-------|-----------------------|-------|-------------------|-------|-------------------|-------|--------| | Symbol | Parameter | Min (4) | Max | Min (4) | Max | Min (5) | Max | Min (4) | Max | UIIII | | t <sub>M512DATACO1</sub> | Clock-to-output delay when using output registers | 298 | 478 | 298 | 501 | 284<br>298 | 548 | 298 | 640 | ps | | t <sub>M512DATACO2</sub> | Clock-to-output delay without output registers | 2,102 | 2,345 | 2,102 | 2,461 | 2,003<br>2,102 | 2,695 | 2,102 | 3,141 | ps | | t <sub>M512CLKL</sub> | Minimum clock low time | 1,315 | | 1,380 | | 1,512<br>1,512 | | 1,762 | | ps | | t <sub>M512CLKH</sub> | Minimum clock high time | 1,315 | | 1,380 | | 1,512<br>1,512 | | 1,762 | | ps | | t <sub>M512CLR</sub> | Minimum clear pulse width | 144 | | 151 | | 165<br>165 | | 192 | | ps | #### Notes to Table 5-40: - (1) F<sub>MAX</sub> of M512 block obtained using the Quartus II software does not necessarily equal to 1/TM512RC. - $(2) \quad \text{These numbers apply to -3 speed grade EP2S15, EP2S30, EP2S60, and EP2S90 devices.}$ - (3) These numbers apply to -3 speed grade EP2S130 and EP2S180 devices. - (4) For the -3 and -5 speed grades, the minimum timing is for the commercial temperature grade. Only -4 speed grade devices offer the industrial temperature grade. - (5) For the -4 speed grade, the first number is the minimum timing parameter for industrial devices. The second number is the minimum timing parameter for commercial devices. | | Dovomotov | -3 Speed<br>Grade <i>(2)</i> | | -3 Speed<br>Grade (3) | | -4 Speed<br>Grade | | -5 Speed<br>Grade | | IIi4 | |------------------------|----------------------------------------------|------------------------------|-------|-----------------------|-------|-------------------|-------|-------------------|-------|------| | Symbol | Parameter | Min (4) | Max | Min (4) | Max | Min<br>(5) | Max | Min (4) | Max | Unit | | t <sub>M4KRC</sub> | Synchronous read cycle time | 1,462 | 2,240 | 1,462 | 2,351 | 1,393<br>1,462 | 2,575 | 1,462 | 3,000 | ps | | t <sub>M4KWERESU</sub> | Write or read enable setup time before clock | 22 | | 23 | | 25<br>25 | | 29 | | ps | | t <sub>M4KWEREH</sub> | Write or read enable hold time after clock | 203 | | 213 | | 233<br>233 | | 272 | | ps | | t <sub>M4KBESU</sub> | Byte enable setup time before clock | 22 | | 23 | | 25<br>25 | | 29 | | ps | | t <sub>M4KBEH</sub> | Byte enable hold time after clock | 203 | | 213 | | 233<br>233 | | 272 | | ps | | Table 5-53. EP28 | Table 5–53. EP2S60 Column Pins Global Clock Timing Parameters | | | | | | | | | | | | |----------------------|---------------------------------------------------------------|------------|----------|----------|----------|-------|--|--|--|--|--|--| | Davamatav | Minimu | m Timing | -3 Speed | -4 Speed | -5 Speed | Unit | | | | | | | | Parameter | Industrial | Commercial | Grade | Grade | Grade | Ullit | | | | | | | | t <sub>CIN</sub> | 1.658 | 1.739 | 2.920 | 3.350 | 3.899 | ns | | | | | | | | t <sub>COUT</sub> | 1.501 | 1.574 | 2.678 | 3.072 | 3.575 | ns | | | | | | | | t <sub>PLLCIN</sub> | 0.06 | 0.057 | 0.278 | 0.304 | 0.355 | ns | | | | | | | | t <sub>PLLCOUT</sub> | -0.097 | -0.108 | 0.036 | 0.026 | 0.031 | ns | | | | | | | | Table 5–54. EP2S60 Row Pins Regional Clock Timing Parameters | | | | | | | | | | | | |--------------------------------------------------------------|------------|------------|----------|----------|----------|-------|--|--|--|--|--| | Donomoton | Minimu | m Timing | -3 Speed | -4 Speed | -5 Speed | Unit | | | | | | | Parameter | Industrial | Commercial | Grade | Grade | Grade | Uiiii | | | | | | | t <sub>CIN</sub> | 1.463 | 1.532 | 2.591 | 2.972 | 3.453 | ns | | | | | | | t <sub>COUT</sub> | 1.468 | 1.537 | 2.587 | 2.968 | 3.448 | ns | | | | | | | t <sub>PLLCIN</sub> | -0.153 | -0.167 | -0.079 | -0.099 | -0.128 | ns | | | | | | | t <sub>PLLCOUT</sub> | -0.148 | -0.162 | -0.083 | -0.103 | -0.133 | ns | | | | | | | Table 5-55. EP25 | Table 5–55. EP2S60 Row Pins Global Clock Timing Parameters | | | | | | | | | | | | |----------------------|------------------------------------------------------------|------------|----------|----------|----------------|-------|--|--|--|--|--|--| | Parameter | Minimu | m Timing | -3 Speed | -4 Speed | -5 Speed | Unit | | | | | | | | ratameter | Industrial | Commercial | Grade | Grade | 3.421<br>3.416 | Ullit | | | | | | | | t <sub>CIN</sub> | 1.439 | 1.508 | 2.562 | 2.940 | 3.421 | ns | | | | | | | | t <sub>COUT</sub> | 1.444 | 1.513 | 2.558 | 2.936 | 3.416 | ns | | | | | | | | t <sub>PLLCIN</sub> | -0.161 | -0.174 | -0.083 | -0.107 | -0.126 | ns | | | | | | | | t <sub>PLLCOUT</sub> | -0.156 | -0.169 | -0.087 | -0.111 | -0.131 | ns | | | | | | | | Table 5-75. St | tratix II I/O | Output Delay i | for Column Pi | ns (Part 2 of 8 | 3) | | | | | |----------------|-------------------|------------------|---------------|-----------------|-----------------------|-----------------------|----------------|---------------------------------------------------------------------------------------------------------------------------|------| | | Drive<br>Strength | | Minimu | m Timing | -3 | -3 | -4 | -5 | | | I/O Standard | | Parameter | Industrial | Commercial | Speed<br>Grade<br>(3) | Speed<br>Grade<br>(4) | Speed<br>Grade | Speed<br>Grade | Unit | | LVCMOS | 4 mA | t <sub>OP</sub> | 1041 | 1091 | 2036 | 2136 | 2340 | 2448 | ps | | | | t <sub>DIP</sub> | 1061 | 1113 | 2102 | 2206 | 2416 | 2538 | ps | | | 8 mA | t <sub>OP</sub> | 952 | 999 | 1786 | 1874 | 2053 | 2153 | ps | | | | t <sub>DIP</sub> | 972 | 1021 | 1852 | 1944 | 2129 | 1e Grade 0 2448 6 2538 3 2153 9 2243 7 2075 3 2165 6 2043 2 2133 7 2025 3 2115 6 2003 2 2093 1 2480 7 2570 6 2218 2 2308 | ps | | | 12 mA | t <sub>OP</sub> | 926 | 971 | 1720 | 1805 | 1977 | 2075 | ps | | | | t <sub>DIP</sub> | 946 | 993 | 1786 | 1875 | 2053 | 2165 | ps | | | 16 mA | t <sub>OP</sub> | 933 | 978 | 1693 | 1776 | 1946 | 2043 | ps | | | | t <sub>DIP</sub> | 953 | 1000 | 1759 | 1846 | 2022 | 2 2133 | ps | | | 20 mA | t <sub>OP</sub> | 921 | 965 | 1677 | 1759 | 1927 | 2025 | ps | | | | t <sub>DIP</sub> | 941 | 987 | 1743 | 1829 | 2003 | 2115 | ps | | | 24 mA | t <sub>OP</sub> | 909 | 954 | 1659 | 1741 | 1906 | 2003 | ps | | | (1) | t <sub>DIP</sub> | 929 | 976 | 1725 | 1811 | 1982 | 2093 | ps | | 2.5 V | 4 mA | t <sub>OP</sub> | 1004 | 1053 | 2063 | 2165 | 2371 | 2480 | ps | | | | t <sub>DIP</sub> | 1024 | 1075 | 2129 | 2235 | 2447 | 2570 | ps | | | 8 mA | t <sub>OP</sub> | 955 | 1001 | 1841 | 1932 | 2116 | 2218 | ps | | | | t <sub>DIP</sub> | 975 | 1023 | 1907 | 2002 | 2192 | 2308 | ps | | | 12 mA | t <sub>OP</sub> | 934 | 980 | 1742 | 1828 | 2002 | 2101 | ps | | | | t <sub>DIP</sub> | 954 | 1002 | 1808 | 1898 | 2078 | 2191 | ps | | | 16 mA | t <sub>OP</sub> | 918 | 962 | 1679 | 1762 | 1929 | 2027 | ps | | | (1) | t <sub>DIP</sub> | 938 | 984 | 1745 | 1832 | 2005 | 2117 | ps | | 1/0 04 | Drive | Colum | n I/O Pins | (MHz) | Row I | /O Pins (I | Clock Outputs (MHz) | | | | |--------------------|----------|-------|------------|-------|-------|------------|---------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----| | I/O Standard | Strength | -3 | -4 | -5 | -3 | -4 | -5 | -3 | -4 150 250 300 400 550 200 350 400 500 600 650 700 500 500 600 600 600 600 600 650 300 400 350 350 | -5 | | SSTL-18 Class I | 4 mA | 200 | 150 | 150 | 200 | 150 | 150 | 200 | 150 | 150 | | | 6 mA | 350 | 250 | 200 | 350 | 250 | 200 | 350 | 250 | 200 | | | 8 mA | 450 | 300 | 300 | 450 | 300 | 300 | 450 | 300 | 300 | | | 10 mA | 500 | 400 | 400 | 500 | 400 | 400 | 500 | 400 | 400 | | | 12 mA | 700 | 550 | 400 | - | - | - | 650 | 550 | 400 | | SSTL-18 Class II | 8 mA | 200 | 200 | 150 | - | - | - | 200 | 200 | 150 | | | 16 mA | 400 | 350 | 350 | - | - | - | 400 | 350 | 350 | | | 18 mA | 450 | 400 | 400 | - | - | - | 450 | 400 | 400 | | | 20 mA | 550 | 500 | 450 | - | - | - | 550 | 500 | 450 | | 1.8-V HSTL | 4 mA | 300 | 300 | 300 | 300 | 300 | 300 | 300 | 300 | 300 | | Class I | 6 mA | 500 | 450 | 450 | 500 | 450 | 450 | 500 | 450 | 450 | | | 8 mA | 650 | 600 | 600 | 650 | 600 | 600 | 650 | 300<br>400<br>550<br>200<br>350<br>400<br>500<br>300<br>450<br>600<br>500<br>500<br>500<br>500<br>500<br>650<br>700<br>600<br>600<br>600<br>650 | 600 | | | 10 mA | 700 | 650 | 600 | 700 | 650 | 600 | 700 | | 600 | | | 12 mA | 700 | 700 | 650 | 700 | 700 | 650 | 700 | 700 | 650 | | 1.8-V HSTL | 16 mA | 500 | 500 | 450 | - | - | - | 500 500 | 450 | | | Class II | 18 mA | 550 | 500 | 500 | - | - | - | 550 | 500 | 500 | | | 20 mA | 650 | 550 | 550 | - | - | - | 550 | 550 | 550 | | 1.5-V HSTL | 4 mA | 350 | 300 | 300 | 350 | 300 | 300 | 350 | 300 | 300 | | Class I | 6 mA | 500 | 500 | 450 | 500 | 500 | 450 | 500 | 500 | 450 | | | 8 mA | 700 | 650 | 600 | 700 | 650 | 600 | 700 | 650 | 600 | | | 10 mA | 700 | 700 | 650 | - | - | - | 700 | 700 | 650 | | | 12 mA | 700 | 700 | 700 | - | - | - | 700 | 700 | 700 | | 1.5-V HSTL | 16 mA | 600 | 600 | 550 | - | - | - | 600 | 600 | 550 | | Class II | 18 mA | 650 | 600 | 600 | - | - | - | 650 | 600 | 600 | | | 20 mA | 700 | 650 | 600 | - | - | - | 700 | 650 | 600 | | Differential | 8 mA | 400 | 300 | 300 | 400 | 300 | 300 | 400 | 300 | 300 | | SSTL-2 Class I (3) | 12 mA | 400 | 400 | 350 | 400 | 400 | 350 | 400 | 400 | 350 | | Differential | 16 mA | 350 | 350 | 300 | 350 | 350 | 300 | 350 | 350 | 300 | | SSTL-2 Class II | 20 mA | 400 | 350 | 350 | 350 | 350 | 297 | 400 | 350 | 350 | | (3) | 24 mA | 400 | 400 | 350 | - | _ | - | 400 | 350<br>400<br>500<br>300<br>450<br>600<br>650<br>700<br>500<br>550<br>300<br>650<br>700<br>600<br>600<br>650<br>300<br>400<br>350<br>350 | 350 |