### Intel - EP2S90F1508C4 Datasheet





Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                 |
|--------------------------------|----------------------------------------------------------|
| Number of LABs/CLBs            | 4548                                                     |
| Number of Logic Elements/Cells | 90960                                                    |
| Total RAM Bits                 | 4520488                                                  |
| Number of I/O                  | 902                                                      |
| Number of Gates                | -                                                        |
| Voltage - Supply               | 1.15V ~ 1.25V                                            |
| Mounting Type                  | Surface Mount                                            |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                          |
| Package / Case                 | 1508-BBGA, FCBGA                                         |
| Supplier Device Package        | 1508-FBGA, FC (40x40)                                    |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep2s90f1508c4 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# About this Handbook

This handbook provides comprehensive information about the Altera® Stratix<sup>®</sup> II family of devices.

### How to Contact Altera

For the most up-to-date information about Altera products, refer to the following table.

| Contact (1)                     | Contact<br>Method | Address                   |
|---------------------------------|-------------------|---------------------------|
| Technical support               | Website           | www.altera.com/support    |
| Technical training              | Website           | www.altera.com/training   |
|                                 | Email             | custrain@altera.com       |
| Product literature              | Email             | www.altera.com/literature |
| Altera literature services      | Website           | literature@altera.com     |
| Non-technical support (General) | Email             | nacomp@altera.com         |
| (Software Licensing)            | Email             | authorization@altera.com  |

Note to table:

(1) You can also contact your local Altera sales office or sales representative.

### Typographic Conventions

This document uses the typographic conventions shown below.

| Visual Cue                                  | Meaning                                                                                                                                                                                                                                                                     |
|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bold Type with Initial<br>Capital Letters   | Command names, dialog box titles, checkbox options, and dialog box options are shown in bold, initial capital letters. Example: <b>Save As</b> dialog box.                                                                                                                  |
| bold type                                   | External timing parameters, directory names, project names, disk drive names, filenames, filename extensions, and software utility names are shown in bold type. Examples: <b>f</b> <sub>MAX</sub> , <b>\qdesigns</b> directory, <b>d:</b> drive, <b>chiptrip.gdf</b> file. |
| Italic Type with Initial Capital<br>Letters | Document titles are shown in italic type with initial capital letters. Example: <i>AN 75: High-Speed Board Design.</i>                                                                                                                                                      |

- Support for numerous single-ended and differential I/O standards
- High-speed differential I/O support with DPA circuitry for 1-Gbps performance
- Support for high-speed networking and communications bus standards including Parallel RapidIO, SPI-4 Phase 2 (POS-PHY Level 4), HyperTransport<sup>™</sup> technology, and SFI-4
- Support for high-speed external memory, including DDR and DDR2 SDRAM, RLDRAM II, QDR II SRAM, and SDR SDRAM
- Support for multiple intellectual property megafunctions from Altera MegaCore<sup>®</sup> functions and Altera Megafunction Partners Program (AMPP<sup>SM</sup>) megafunctions
- Support for design security using configuration bitstream encryption
  - Support for remote configuration updates

| Table 1–1. Stratix II FPGA Family Features |         |           |           |           |           |           |  |  |  |  |  |
|--------------------------------------------|---------|-----------|-----------|-----------|-----------|-----------|--|--|--|--|--|
| Feature                                    | EP2\$15 | EP2S30    | EP2S60    | EP2S90    | EP2S130   | EP2S180   |  |  |  |  |  |
| ALMs                                       | 6,240   | 13,552    | 24,176    | 36,384    | 53,016    | 71,760    |  |  |  |  |  |
| Adaptive look-up tables (ALUTs) (1)        | 12,480  | 27,104    | 48,352    | 72,768    | 106,032   | 143,520   |  |  |  |  |  |
| Equivalent LEs (2)                         | 15,600  | 33,880    | 60,440    | 90,960    | 132,540   | 179,400   |  |  |  |  |  |
| M512 RAM blocks                            | 104     | 202       | 329       | 488       | 699       | 930       |  |  |  |  |  |
| M4K RAM blocks                             | 78      | 144       | 255       | 408       | 609       | 768       |  |  |  |  |  |
| M-RAM blocks                               | 0       | 1         | 2         | 4         | 6         | 9         |  |  |  |  |  |
| Total RAM bits                             | 419,328 | 1,369,728 | 2,544,192 | 4,520,488 | 6,747,840 | 9,383,040 |  |  |  |  |  |
| DSP blocks                                 | 12      | 16        | 36        | 48        | 63        | 96        |  |  |  |  |  |
| 18-bit × 18-bit multipliers (3)            | 48      | 64        | 144       | 192       | 252       | 384       |  |  |  |  |  |
| Enhanced PLLs                              | 2       | 2         | 4         | 4         | 4         | 4         |  |  |  |  |  |
| Fast PLLs                                  | 4       | 4         | 8         | 8         | 8         | 8         |  |  |  |  |  |
| Maximum user I/O pins                      | 366     | 500       | 718       | 902       | 1,126     | 1,170     |  |  |  |  |  |

Notes to Table 1–1:

(1) One ALM contains two ALUTs. The ALUT is the cell used in the Quartus® II software for logic synthesis.

(2) This is the equivalent number of LEs in a Stratix device (four-input LUT-based architecture).

(3) These multipliers are implemented using the DSP blocks.



Figure 2–14. Example of a 3-bit Add Utilizing Shared Arithmetic Mode

#### Shared Arithmetic Chain

In addition to the dedicated carry chain routing, the shared arithmetic chain available in shared arithmetic mode allows the ALM to implement a three-input add. This significantly reduces the resources necessary to implement large adder trees or correlator functions.

The shared arithmetic chains can begin in either the first or fifth ALM in an LAB. The Quartus II Compiler creates shared arithmetic chains longer than 16 (8 ALMs in arithmetic or shared arithmetic mode) by linking LABs together automatically. For enhanced fitting, a long shared



#### Figure 2–33. Dual-Regional Clocks

#### Combined Resources

Within each quadrant, there are 24 distinct dedicated clocking resources consisting of 16 global clock lines and eight regional clock lines. Multiplexers are used with these clocks to form busses to drive LAB row clocks, column IOE clocks, or row IOE clocks. Another multiplexer is used at the LAB level to select three of the six row clocks to feed the ALM registers in the LAB (see Figure 2–34).

Figure 2–34. Hierarchical Clock Networks Per Quadrant



IOE clocks have row and column block regions that are clocked by eight I/O clock signals chosen from the 24 quadrant clock resources. Figures 2–35 and 2–36 show the quadrant relationship to the I/O clock regions.



The Quartus II software enables the PLLs and their features without requiring any external devices. Table 2–9 shows the PLLs available for each Stratix II device and their type.

| Table 2–9. Stratix II Device PLL Availability |              |              |              |              |              |              |              |              |              |               |              |              |  |
|-----------------------------------------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|---------------|--------------|--------------|--|
| Device                                        |              |              |              | Fast         | PLLs         |              |              |              |              | Enhanced PLLs |              |              |  |
|                                               | 1            | 2            | 3            | 4            | 7            | 8            | 9            | 10           | 5            | 6             | 11           | 12           |  |
| EP2S15                                        | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |              |              |              |              | $\checkmark$ | $\checkmark$  |              |              |  |
| EP2S30                                        | ~            | $\checkmark$ | ~            | $\checkmark$ |              |              |              |              | $\checkmark$ | $\checkmark$  |              |              |  |
| EP2S60 (1)                                    | ~            | $\checkmark$ | ~            | $\checkmark$ | $\checkmark$ | ~            | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$  | $\checkmark$ | $\checkmark$ |  |
| EP2S90 (2)                                    | ~            | $\checkmark$ | ~            | $\checkmark$ | $\checkmark$ | ~            | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$  | $\checkmark$ | $\checkmark$ |  |
| EP2S130 (3)                                   | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | ~            | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$  | $\checkmark$ | $\checkmark$ |  |
| EP2S180                                       | $\checkmark$  | $\checkmark$ | $\checkmark$ |  |

#### Notes to Table 2–9:

(1) EP2S60 devices in the 1020-pin package contain 12 PLLs. EP2S60 devices in the 484-pin and 672-pin packages contain fast PLLs 1–4 and enhanced PLLs 5 and 6.

(2) EP2S90 devices in the 1020-pin and 1508-pin packages contain 12 PLLs. EP2S90 devices in the 484-pin and 780-pin packages contain fast PLLS 1–4 and enhanced PLLs 5 and 6.

(3) EP2S130 devices in the 1020-pin and 1508-pin packages contain 12PLLs. The EP2S130 device in the 780-pin package contains fast PLLs 1–4 and enhanced PLLs 5 and 6.



Figure 2–41. Global & Regional Clock Connections from Center Clock Pins & Fast PLL Outputs Note (1)

#### Notes to Figure 2–41:

- (1) EP2S15 and EP2S30 devices only have four fast PLLs (1, 2, 3, and 4), but the connectivity from these four PLLs to the global and regional clock networks remains the same as shown.
- (2) The global or regional clocks in a fast PLL's quadrant can drive the fast PLL input. The global or regional clock input can be driven by an output from another PLL, a pin-driven dedicated global or regional clock, or through a clock control block, provided the clock control block is fed by an output from another PLL or a pin-driven dedicated global or regional clock. An internally generated global signal cannot drive the PLL.



Figure 2–47. Row I/O Block Connection to the Interconnect Note (1)

#### Note to Figure 2–47:

(1) The 32 data and control signals consist of eight data out lines: four lines each for DDR applications io\_dataouta[3..0] and io\_dataoutb[3..0], four output enables io\_oe[3..0], four input clock enables io\_ce\_in[3..0], four output clock enables io\_ce\_out[3..0], four clocks io\_clk[3..0], four asynchronous clear and preset signals io\_aclr/apreset[3..0], and four synchronous clear and preset signals io\_sclr/spreset[3..0]. There are 32 control and data signals that feed each row or column I/O block. These control and data signals are driven from the logic array. The row or column IOE clocks, io\_clk[7..0], provide a dedicated routing resource for low-skew, high-speed clocks. I/O clocks are generated from global or regional clocks (see the "PLLs & Clock Networks" section). Figure 2–49 illustrates the signal paths through the I/O block.



Each IOE contains its own control signal selection for the following control signals: oe, ce\_in, ce\_out, aclr/apreset, sclr/spreset, clk\_in, and clk\_out. Figure 2–50 illustrates the control signal selection.

When using the IOE for DDR inputs, the two input registers clock double rate input data on alternating edges. An input latch is also used in the IOE for DDR input acquisition. The latch holds the data that is present during the clock high times. This allows both bits of data to be synchronous with the same clock edge (either rising or falling). Figure 2–52 shows an IOE configured for DDR input. Figure 2-53 shows the DDR input timing diagram.



#### Figure 2–52. Stratix II IOE in DDR Input I/O Configuration Notes (1), (2), (3)

#### Notes to Figure 2–52:

- All input signals to the IOE can be inverted at the IOE. (1)
- This signal connection is only allowed on dedicated DQ function pins. (2)
- (3) This signal is for dedicated DQS function pins only.
- (4) The optional PCI clamp is only available on column I/O pins.



Figure 2–53. Input Timing Diagram in DDR Mode

When using the IOE for DDR outputs, the two output registers are configured to clock two data paths from ALMs on rising clock edges. These output registers are multiplexed by the clock to drive the output pin at a ×2 rate. One output register clocks the first bit out on the clock high time, while the other output register clocks the second bit out on the clock low time. Figure 2–54 shows the IOE configured for DDR output. Figure 2–55 shows the DDR output timing diagram.

| Table 2–16. Stratix II Supported I/O Standards (Part 2 of 2) |                    |                                                    |                                                   |                                                     |  |  |
|--------------------------------------------------------------|--------------------|----------------------------------------------------|---------------------------------------------------|-----------------------------------------------------|--|--|
| I/O Standard                                                 | Туре               | Input Reference<br>Voltage (V <sub>REF</sub> ) (V) | Output Supply<br>Voltage (V <sub>CCIO</sub> ) (V) | Board Termination<br>Voltage (V <sub>TT</sub> ) (V) |  |  |
| SSTL-2 Class I and II                                        | Voltage-referenced | 1.25                                               | 2.5                                               | 1.25                                                |  |  |

#### Notes to Table 2–16:

(1) This I/O standard is only available on input and output column clock pins.

- (2) This I/O standard is only available on input clock pins and DQS pins in I/O banks 3, 4, 7, and 8, and output clock pins in I/O banks 9,10, 11, and 12.
- (3) V<sub>CCIO</sub> is 3.3 V when using this I/O standard in input and output column clock pins (in I/O banks 9, 10, 11, and 12). The clock input pins supporting LVDS on banks 3, 4, 7, and 8 use V<sub>CCINT</sub> for LVDS input operations and have no dependency on the V<sub>CCIO</sub> level of the bank.
- (4) 1.2-V HSTL is only supported in I/O banks 4,7, and 8.



For more information on I/O standards supported by Stratix II I/O banks, refer to the *Selectable I/O Standards in Stratix II & Stratix II GX Devices* chapter in volume 2 of the *Stratix II Device Handbook* or the *Stratix II GX Device Handbook*.

Stratix II devices contain eight I/O banks and four enhanced PLL external clock output banks, as shown in Figure 2–57. The four I/O banks on the right and left of the device contain circuitry to support high-speed differential I/O for LVDS and HyperTransport inputs and outputs. These banks support all Stratix II I/O standards except PCI or PCI-X I/O pins, and SSTL-18 Class II and HSTL outputs. The top and bottom I/O banks support all single-ended I/O standards. Additionally, enhanced PLL external clock output banks allow clock output capabilities such as differential support for SSTL and HSTL.

#### Differential On-Chip Termination

Stratix II devices support internal differential termination with a nominal resistance value of 100  $\Omega$  for LVDS or HyperTransport technology input receiver buffers. LVPECL input signals (supported on clock pins only) require an external termination resistor. Differential on-chip termination is supported across the full range of supported differential data rates as shown in the *DC & Switching Characteristics* chapter in volume 1 of the *Stratix II Device Handbook*.



For more information on differential on-chip termination, refer to the *High-Speed Differential I/O Interfaces with DPA in Stratix II & Stratix II GX Devices* chapter in volume 2 of the *Stratix II Device Handbook* or the *Stratix II GX Device Handbook*.



For more information on tolerance specifications for differential on-chip termination, refer to the *DC & Switching Characteristics* chapter in volume 1 of the *Stratix II Device Handbook*.

### **On-Chip Series Termination Without Calibration**

Stratix II devices support driver impedance matching to provide the I/O driver with controlled output impedance that closely matches the impedance of the transmission line. As a result, reflections can be significantly reduced. Stratix II devices support on-chip series termination for single-ended I/O standards with typical R<sub>S</sub> values of 25 and 50  $\Omega$  Once matching impedance is selected, current drive strength is no longer selectable. Table 2–17 shows the list of output standards that support on-chip series termination.

### **On-Chip Series Termination with Calibration**

Stratix II devices support on-chip series termination with calibration in column I/O pins in top and bottom banks. There is one calibration circuit for the top I/O banks and one circuit for the bottom I/O banks. Each on-chip series termination calibration circuit compares the total impedance of each I/O buffer to the external 25- or  $50-\Omega$  resistors connected to the RUP and RDN pins, and dynamically enables or disables the transistors until they match. Calibration occurs at the end of device configuration. Once the calibration circuit finds the correct impedance, it powers down and stops changing the characteristics of the drivers.

•••

For more information on series on-chip termination supported by Stratix II devices, refer to the *Selectable I/O Standards in Stratix II & Stratix II GX Devices* chapter in volume 2 of the *Stratix II Device Handbook* or the *Stratix II GX Device Handbook*.

### **Dedicated Circuitry with DPA Support**

Stratix II devices support source-synchronous interfacing with LVDS or HyperTransport signaling at up to 1 Gbps. Stratix II devices can transmit or receive serial channels along with a low-speed or high-speed clock. The receiving device PLL multiplies the clock by an integer factor W = 1 through 32. For example, a HyperTransport technology application where the data rate is 1,000 Mbps and the clock rate is 500 MHz would require that W be set to 2. The SERDES factor *J* determines the parallel data width to deserialize from receivers or to serialize for transmitters. The SERDES factor *J* can be set to 4, 5, 6, 7, 8, 9, or 10 and does not have to equal the PLL clock-multiplication W value. A design using the dynamic phase aligner also supports all of these *J* factor values. For a *J* factor of 1, the Stratix II device bypasses the SERDES block. For a *J* factor of 2, the Stratix II device bypasses the SERDES block, and the DDR input and output registers are used in the IOE. Figure 2–58 shows the block diagram of the Stratix II transmitter channel.

Figure 2–58. Stratix II Transmitter Channel



Each Stratix II receiver channel features a DPA block for phase detection and selection, a SERDES, a synchronizer, and a data realigner circuit. You can bypass the dynamic phase aligner without affecting the basic sourcesynchronous operation of the channel. In addition, you can dynamically switch between using the DPA block or bypassing the block via a control signal from the logic array. Figure 2–59 shows the block diagram of the Stratix II receiver channel.

| Table 5–2. Maximum Duty Cycles in Voltage Transitions |                                            |                        |                        |      |  |  |  |  |  |  |
|-------------------------------------------------------|--------------------------------------------|------------------------|------------------------|------|--|--|--|--|--|--|
| Symbol                                                | Parameter                                  | Condition              | Maximum<br>Duty Cycles | Unit |  |  |  |  |  |  |
| VI                                                    | Maximum duty cycles in voltage transitions | V <sub>I</sub> = 4.0 V | 100                    | %    |  |  |  |  |  |  |
|                                                       |                                            | V <sub>I</sub> = 4.1 V | 90                     | %    |  |  |  |  |  |  |
|                                                       |                                            | V <sub>I</sub> = 4.2 V | 50                     | %    |  |  |  |  |  |  |
|                                                       |                                            | V <sub>I</sub> = 4.3 V | 30                     | %    |  |  |  |  |  |  |
|                                                       |                                            | V <sub>I</sub> = 4.4 V | 17                     | %    |  |  |  |  |  |  |
|                                                       |                                            | V <sub>I</sub> = 4.5 V | 10                     | %    |  |  |  |  |  |  |

### **Recommended Operating Conditions**

Table 5–3 contains the Stratix II device family recommended operating conditions.

| Table 5-           | Table 5–3. Stratix II Device Recommended Operating Conditions (Part 1 of 2)       Note (1) |                                                      |                 |                   |      |  |  |  |  |  |
|--------------------|--------------------------------------------------------------------------------------------|------------------------------------------------------|-----------------|-------------------|------|--|--|--|--|--|
| Symbol             | Parameter                                                                                  | Conditions                                           | Minimum         | Maximum           | Unit |  |  |  |  |  |
| V <sub>CCINT</sub> | Supply voltage for internal logic                                                          | 100 $\mu$ s $\leq$ risetime $\leq$ 100 ms <i>(3)</i> | 1.15            | 1.25              | V    |  |  |  |  |  |
| V <sub>CCIO</sub>  | Supply voltage for input and output buffers, 3.3-V operation                               | 100 $\mu$ s $\leq$ risetime $\leq$ 100 ms (3), (6)   | 3.135<br>(3.00) | 3.465<br>(3.60)   | V    |  |  |  |  |  |
|                    | Supply voltage for input and output buffers, 2.5-V operation                               | 100 $\mu$ s $\leq$ risetime $\leq$ 100 ms <i>(3)</i> | 2.375           | 2.625             | V    |  |  |  |  |  |
|                    | Supply voltage for input and output buffers, 1.8-V operation                               | 100 $\mu$ s $\leq$ risetime $\leq$ 100 ms <i>(3)</i> | 1.71            | 1.89              | V    |  |  |  |  |  |
|                    | Supply voltage for output buffers, 1.5-V operation                                         | 100 $\mu$ s $\leq$ risetime $\leq$ 100 ms <i>(3)</i> | 1.425           | 1.575             | V    |  |  |  |  |  |
|                    | Supply voltage for input and output buffers, 1.2-V operation                               | 100 $\mu$ s $\leq$ risetime $\leq$ 100 ms <i>(3)</i> | 1.14            | 1.26              | V    |  |  |  |  |  |
| V <sub>CCPD</sub>  | Supply voltage for pre-drivers as well as configuration and JTAG I/O buffers.              | 100 $\mu$ s $\leq$ risetime $\leq$ 100 ms (4)        | 3.135           | 3.465             | V    |  |  |  |  |  |
| V <sub>CCA</sub>   | Analog power supply for PLLs                                                               | 100 $\mu$ s $\leq$ risetime $\leq$ 100 ms <i>(3)</i> | 1.15            | 1.25              | V    |  |  |  |  |  |
| V <sub>CCD</sub>   | Digital power supply for PLLs                                                              | 100 $\mu$ s $\leq$ risetime $\leq$ 100 ms <i>(3)</i> | 1.15            | 1.25              | V    |  |  |  |  |  |
| VI                 | Input voltage (see Table 5-2)                                                              | (2), (5)                                             | -0.5            | 4.0               | V    |  |  |  |  |  |
| Vo                 | Output voltage                                                                             |                                                      | 0               | V <sub>CCIO</sub> | V    |  |  |  |  |  |

| Table 5- | Table 5–3. Stratix II Device Recommended Operating Conditions (Part 2 of 2)       Note (1) |                      |         |      |    |  |  |  |  |  |
|----------|--------------------------------------------------------------------------------------------|----------------------|---------|------|----|--|--|--|--|--|
| Symbol   | Parameter                                                                                  | Minimum              | Maximum | Unit |    |  |  |  |  |  |
| TJ       | Operating junction temperature                                                             | For commercial use   | 0       | 85   | °C |  |  |  |  |  |
|          |                                                                                            | For industrial use   | -40     | 100  | °C |  |  |  |  |  |
|          |                                                                                            | For military use (7) | -55     | 125  | °C |  |  |  |  |  |

#### Notes to Table 5–3:

- (1) Supply voltage specifications apply to voltage readings taken at the device pins, not at the power supply.
- (2) During transitions, the inputs may overshoot to the voltage shown in Table 5–2 based upon the input duty cycle. The DC case is equivalent to 100% duty cycle. During transitions, the inputs may undershoot to –2.0 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) Maximum  $V_{CC}$  rise time is 100 ms, and  $V_{CC}$  must rise monotonically from ground to  $V_{CC}$ .
- (4) V<sub>CCPD</sub> must ramp-up from 0 V to 3.3 V within 100 µs to 100 ms. If V<sub>CCPD</sub> is not ramped up within this specified time, your Stratix II device does not configure successfully. If your system does not allow for a V<sub>CCPD</sub> ramp-up time of 100 ms or less, you must hold nCONFIG low until all power supplies are reliable.
- (5) All pins, including dedicated inputs, clock, I/O, and JTAG pins, may be driven before V<sub>CCINT</sub>, V<sub>CCPD</sub>, and V<sub>CCIO</sub> are powered.
- (6)  $V_{CCIO}$  maximum and minimum conditions for PCI and PCI-X are shown in parentheses.
- (7) For more information, refer to the *Stratix II Military Temperature Range Support* technical brief.

### **DC Electrical Characteristics**

Table 5-4 shows the Stratix II device family DC electrical characteristics.

| Table 5–                                                           | Table 5–4. Stratix II Device DC Operating Conditions (Part 1 of 2)       Note (1) |                              |                                  |         |         |         |      |  |  |  |
|--------------------------------------------------------------------|-----------------------------------------------------------------------------------|------------------------------|----------------------------------|---------|---------|---------|------|--|--|--|
| Symbol                                                             | Parameter                                                                         | Conditio                     | ons                              | Minimum | Typical | Maximum | Unit |  |  |  |
| I <sub>I</sub>                                                     | Input pin leakage current                                                         | $V_{I} = V_{CCIOmax}$ to 0 V | 1 (2)                            | -10     |         | 10      | μA   |  |  |  |
| I <sub>OZ</sub>                                                    | Tri-stated I/O pin<br>leakage current                                             | $V_{O} = V_{CCIOmax}$ to 0   | $V_{O} = V_{CCIOmax}$ to 0 V (2) |         |         | 10      | μA   |  |  |  |
| I <sub>CCINT0</sub> V <sub>CCINT</sub> supply current<br>(standby) | V <sub>CCINT</sub> supply current                                                 | $V_I = ground, no$           | EP2S15                           |         | 0.25    | (3)     | А    |  |  |  |
|                                                                    | (standby)                                                                         | load, no toggling            | EP2S30                           |         | 0.30    | (3)     | Α    |  |  |  |
|                                                                    |                                                                                   | $T_1 = 25^{\circ} C$         | EP2S60                           |         | 0.50    | (3)     | Α    |  |  |  |
|                                                                    |                                                                                   |                              | EP2S90                           |         | 0.62    | (3)     | Α    |  |  |  |
|                                                                    |                                                                                   |                              | EP2S130                          |         | 0.82    | (3)     | Α    |  |  |  |
|                                                                    |                                                                                   |                              | EP2S180                          |         | 1.12    | (3)     | Α    |  |  |  |
| I <sub>CCPD0</sub>                                                 | V <sub>CCPD</sub> supply current                                                  | $V_I = ground, no$           | EP2S15                           |         | 2.2     | (3)     | mA   |  |  |  |
|                                                                    | (standby)                                                                         | load, no toggling            | EP2S30                           |         | 2.7     | (3)     | mA   |  |  |  |
|                                                                    |                                                                                   | $T_{J} = 25^{\circ} C,$      | EP2S60                           |         | 3.6     | (3)     | mA   |  |  |  |
|                                                                    |                                                                                   | $V_{CCPD} = 3.3V$            | EP2S90                           |         | 4.3     | (3)     | mA   |  |  |  |
|                                                                    |                                                                                   |                              | EP2S130                          |         | 5.4     | (3)     | mA   |  |  |  |
|                                                                    |                                                                                   |                              | EP2S180                          |         | 6.8     | (3)     | mA   |  |  |  |



Figure 5–6. Measurement Setup for t<sub>zx</sub>

Table 5–35 specifies the input timing measurement setup.

| Table 5–35. Timing Measurement Methodology for Input Pins (Part 1 of 2)       Notes (1)–(4) |                       |                      |                |                       |  |  |  |  |  |
|---------------------------------------------------------------------------------------------|-----------------------|----------------------|----------------|-----------------------|--|--|--|--|--|
| 1/0 Stondard                                                                                | Mea                   | Measurement Point    |                |                       |  |  |  |  |  |
| i/O Stanuaru                                                                                | V <sub>ccio</sub> (V) | V <sub>REF</sub> (V) | Edge Rate (ns) | V <sub>MEAS</sub> (V) |  |  |  |  |  |
| LVTTL (5)                                                                                   | 3.135                 |                      | 3.135          | 1.5675                |  |  |  |  |  |
| LVCMOS (5)                                                                                  | 3.135                 |                      | 3.135          | 1.5675                |  |  |  |  |  |
| 2.5 V (5)                                                                                   | 2.375                 |                      | 2.375          | 1.1875                |  |  |  |  |  |
| 1.8 V (5)                                                                                   | 1.710                 |                      | 1.710          | 0.855                 |  |  |  |  |  |
| 1.5 V (5)                                                                                   | 1.425                 |                      | 1.425          | 0.7125                |  |  |  |  |  |
| PCI (6)                                                                                     | 2.970                 |                      | 2.970          | 1.485                 |  |  |  |  |  |
| PCI-X (6)                                                                                   | 2.970                 |                      | 2.970          | 1.485                 |  |  |  |  |  |
| SSTL-2 Class I                                                                              | 2.325                 | 1.163                | 2.325          | 1.1625                |  |  |  |  |  |
| SSTL-2 Class II                                                                             | 2.325                 | 1.163                | 2.325          | 1.1625                |  |  |  |  |  |
| SSTL-18 Class I                                                                             | 1.660                 | 0.830                | 1.660          | 0.83                  |  |  |  |  |  |
| SSTL-18 Class II                                                                            | 1.660                 | 0.830                | 1.660          | 0.83                  |  |  |  |  |  |
| 1.8-V HSTL Class I                                                                          | 1.660                 | 0.830                | 1.660          | 0.83                  |  |  |  |  |  |

### **Internal Timing Parameters**

See Tables 5–37 through 5–42 for internal timing parameters.

| Table 5            | Table 5–37. LE_FF Internal Timing Microparameters |                       |     |                       |     |                   |     |                   |     |       |  |  |
|--------------------|---------------------------------------------------|-----------------------|-----|-----------------------|-----|-------------------|-----|-------------------|-----|-------|--|--|
| Symbol             |                                                   | -3 Speed<br>Grade (1) |     | -3 Speed<br>Grade (2) |     | -4 Speed<br>Grade |     | -5 Speed<br>Grade |     | 11-14 |  |  |
|                    | Farameter                                         | Min<br><i>(3)</i>     | Max | Min<br>(3)            | Max | Min<br>(4)        | Max | Min<br>(3)        | Max | UIII  |  |  |
| t <sub>SU</sub>    | LE register setup time before<br>clock            | 90                    |     | 95                    |     | 104<br>104        |     | 121               |     | ps    |  |  |
| t <sub>H</sub>     | LE register hold time after clock                 | 149                   |     | 157                   |     | 172<br>172        |     | 200               |     | ps    |  |  |
| t <sub>co</sub>    | LE register clock-to-output<br>delay              | 62                    | 94  | 62                    | 99  | 59<br>62          | 109 | 62                | 127 | ps    |  |  |
| t <sub>CLR</sub>   | Minimum clear pulse width                         | 204                   |     | 214                   |     | 234<br>234        |     | 273               |     | ps    |  |  |
| t <sub>PRE</sub>   | Minimum preset pulse width                        | 204                   |     | 214                   |     | 234<br>234        |     | 273               |     | ps    |  |  |
| t <sub>CLKL</sub>  | Minimum clock low time                            | 612                   |     | 642                   |     | 703<br>703        |     | 820               |     | ps    |  |  |
| t <sub>CLKH</sub>  | Minimum clock high time                           | 612                   |     | 642                   |     | 703<br>703        |     | 820               |     | ps    |  |  |
| t <sub>LUT</sub>   |                                                   | 162                   | 378 | 162                   | 397 | 162<br>170        | 435 | 162               | 507 | ps    |  |  |
| t <sub>ADDER</sub> |                                                   | 354                   | 619 | 354                   | 650 | 354<br>372        | 712 | 354               | 829 | ps    |  |  |

#### Notes to Table 5–37:

- (1) These numbers apply to -3 speed grade EP2S15, EP2S30, EP2S60, and EP2S90 devices.
- (2) These numbers apply to -3 speed grade EP2S130 and EP2S180 devices.
- (3) For the -3 and -5 speed grades, the minimum timing is for the commercial temperature grade. Only -4 speed grade devices offer the industrial temperature grade.
- (4) For the -4 speed grade, the first number is the minimum timing parameter for industrial devices. The second number is the minimum timing parameter for commercial devices.

Table 5-88 provides high-speed timing specifications definitions.

## High-Speed I/O Specifications

| Table 5–88. High-Speed Timing Specifications & Definitions |                                                                                                                                                                                     |  |  |  |
|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| High-Speed Timing Specifications                           | Definitions                                                                                                                                                                         |  |  |  |
| t <sub>C</sub>                                             | High-speed receiver/transmitter input and output clock period.                                                                                                                      |  |  |  |
| f <sub>HSCLK</sub>                                         | High-speed receiver/transmitter input and output clock frequency.                                                                                                                   |  |  |  |
| J                                                          | Deserialization factor (width of parallel data bus).                                                                                                                                |  |  |  |
| W                                                          | PLL multiplication factor.                                                                                                                                                          |  |  |  |
| t <sub>RISE</sub>                                          | Low-to-high transmission time.                                                                                                                                                      |  |  |  |
| t <sub>FALL</sub>                                          | High-to-low transmission time.                                                                                                                                                      |  |  |  |
| Timing unit interval (TUI)                                 | The timing budget allowed for skew, propagation delays, and data sampling window. (TUI = $1/(\text{Receiver Input Clock Frequency} \times \text{Multiplication Factor}) = t_C/w)$ . |  |  |  |
| f <sub>hsdr</sub>                                          | Maximum/minimum LVDS data transfer rate ( $f_{HSDR} = 1/TUI$ ), non-DPA.                                                                                                            |  |  |  |
| fhsdrdpa                                                   | Maximum/minimum LVDS data transfer rate ( $f_{HSDRDPA} = 1/TUI$ ), DPA.                                                                                                             |  |  |  |
| Channel-to-channel skew (TCCS)                             | The timing difference between the fastest and slowest output edges, including $t_{CO}$ variation and clock skew. The clock is included in the TCCS measurement.                     |  |  |  |
| Sampling window (SW)                                       | The period of time during which the data must be valid in order to capture it correctly. The setup and hold times determine the ideal strobe position within the sampling window.   |  |  |  |
| Input jitter                                               | Peak-to-peak input jitter on high-speed PLLs.                                                                                                                                       |  |  |  |
| Output jitter                                              | Peak-to-peak output jitter on high-speed PLLs.                                                                                                                                      |  |  |  |
| t <sub>DUTY</sub>                                          | Duty cycle on high-speed transmitter output clock.                                                                                                                                  |  |  |  |
| t <sub>LOCK</sub>                                          | Lock time for high-speed transmitter and receiver PLLs.                                                                                                                             |  |  |  |

Table 5–89 shows the high-speed I/O timing specifications for -3 speed grade Stratix II devices.

| Table 5–89. High-Speed I/O Specifications for -3 Speed Grade (Part 1 of 2)       Notes (1), (2) |                                                   |                |     |     |      |  |
|-------------------------------------------------------------------------------------------------|---------------------------------------------------|----------------|-----|-----|------|--|
| Symbol                                                                                          | Conditions                                        | -3 Speed Grade |     |     | Unit |  |
| Symbol                                                                                          |                                                   | Min            | Тур | Max | Unit |  |
| $f_{HSCLK}$ (clock frequency)<br>$f_{HSCLK} = f_{HSDR} / W$                                     | W = 2 to 32 (LVDS, HyperTransport technology) (3) | 16             |     | 520 | MHz  |  |
|                                                                                                 | W = 1 (SERDES bypass, LVDS only)                  | 16             |     | 500 | MHz  |  |
|                                                                                                 | W = 1 (SERDES used, LVDS only)                    | 150            |     | 717 | MHz  |  |

| Table 5–103. Document Revision History (Part 3 of 3) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                    |  |  |  |  |
|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--|--|--|--|
| Date and<br>Document<br>Version                      | Changes Made                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Summary of Changes |  |  |  |  |
| January 2005,<br>v2.0                                | <ul> <li>Updated the "Power Consumption" section.</li> <li>Added the "High-Speed I/O Specifications" and<br/>"On-Chip Termination Specifications" sections.</li> <li>Removed the ESD Protection Specifications<br/>section.</li> <li>Updated Tables 5–3 through 5–13, 5–16 through<br/>5–18, 5–21, 5–35, 5–39, and 5–40.</li> <li>Updated tables in "Timing Model" section.</li> <li>Added Tables 5–30 and 5–31.</li> </ul>                                                            | _                  |  |  |  |  |
| October 2004,<br>v1.2                                | <ul> <li>Updated Table 5–3.</li> <li>Updated introduction text in the "PLL Timing Specifications" section.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                  | _                  |  |  |  |  |
| July 2004, v1.1                                      | <ul> <li>Re-organized chapter.</li> <li>Added typical values and C<sub>OUTFB</sub> to Table 5–32.</li> <li>Added undershoot specification to Note (4) for<br/>Tables 5–1 through 5–9.</li> <li>Added Note (1) to Tables 5–5 and 5–6.</li> <li>Added V<sub>ID</sub> and V<sub>ICM</sub> to Table 5–10.</li> <li>Added "I/O Timing Measurement Methodology"<br/>section.</li> <li>Added Table 5–72.</li> <li>Updated Tables 5–1 through 5–2 and Tables 5–24<br/>through 5–29.</li> </ul> |                    |  |  |  |  |
| February 2004,<br>v1.0                               | Added document to the Stratix II Device Handbook.                                                                                                                                                                                                                                                                                                                                                                                                                                      | _                  |  |  |  |  |