



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                           |
|----------------------------|---------------------------------------------------------------------------|
| Product Status             | Discontinued at Digi-Key                                                  |
| Core Processor             | ARM® Cortex®-M3                                                           |
| Core Size                  | 32-Bit Single-Core                                                        |
| Speed                      | 40MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, SmartCard, SPI, UART/USART                |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT              |
| Number of I/O              | 20                                                                        |
| Program Memory Size        | 128KB (128K x 8)                                                          |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 32K x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 1.85V ~ 3.8V                                                              |
| Data Converters            | A/D 24x12b                                                                |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 32-VFQFN Exposed Pad                                                      |
| Supplier Device Package    | 32-QFN (5x5)                                                              |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/efm32jg1b100f128gm32-b0 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 3.5 Counters/Timers and PWM

#### 3.5.1 Timer/Counter (TIMER)

TIMER peripherals keep track of timing, count events, generate PWM outputs and trigger timed actions in other peripherals through the PRS system. The core of each TIMER is a 16-bit counter with up to 4 compare/capture channels. Each channel is configurable in one of three modes. In capture mode, the counter state is stored in a buffer at a selected input event. In compare mode, the channel output reflects the comparison of the counter to a programmed threshold value. In PWM mode, the TIMER supports generation of pulse-width modulation (PWM) outputs of arbitrary waveforms defined by the sequence of values written to the compare registers, with optional dead-time insertion available in timer unit TIMER\_0 only.

#### 3.5.2 Real Time Counter and Calendar (RTCC)

The Real Time Counter and Calendar (RTCC) is a 32-bit counter providing timekeeping in all energy modes. The RTCC includes a Binary Coded Decimal (BCD) calendar mode for easy time and date keeping. The RTCC can be clocked by any of the on-board oscillators with the exception of the AUXHFRCO, and it is capable of providing system wake-up at user defined instances. The RTCC includes 128 bytes of general purpose data retention, allowing easy and convenient data storage in all energy modes.

#### 3.5.3 Low Energy Timer (LETIMER)

The unique LETIMER is a 16-bit timer that is available in energy mode EM2 Deep Sleep in addition to EM1 Sleep and EM0 Active. This allows it to be used for timing and output generation when most of the device is powered down, allowing simple tasks to be performed while the power consumption of the system is kept at an absolute minimum. The LETIMER can be used to output a variety of waveforms with minimal software intervention. The LETIMER is connected to the Real Time Counter and Calendar (RTCC), and can be configured to start counting on compare matches from the RTCC.

### 3.5.4 Ultra Low Power Wake-up Timer (CRYOTIMER)

The CRYOTIMER is a 32-bit counter that is capable of running in all energy modes. It can be clocked by either the 32.768 kHz crystal oscillator (LFXO), the 32.768 kHz RC oscillator (LFRCO), or the 1 kHz RC oscillator (ULFRCO). It can provide periodic Wakeup events and PRS signals which can be used to wake up peripherals from any energy mode. The CRYOTIMER provides a wide range of interrupt periods, facilitating flexible ultra-low energy operation.

## 3.5.5 Pulse Counter (PCNT)

The Pulse Counter (PCNT) peripheral can be used for counting pulses on a single input or to decode quadrature encoded inputs. The clock for PCNT is selectable from either an external source on pin PCTNn\_S0IN or from an internal timing reference, selectable from among any of the internal oscillators, except the AUXHFRCO. The module may operate in energy mode EM0 Active, EM1 Sleep, EM2 Deep Sleep, and EM3 Stop.

### 3.5.6 Watchdog Timer (WDOG)

The watchdog timer can act both as an independent watchdog or as a watchdog synchronous with the CPU clock. It has windowed monitoring capabilities, and can generate a reset or different interrupts depending on the failure mode of the system. The watchdog can also monitor autonomous systems driven by PRS.

# 3.6 Communications and Other Digital Peripherals

#### 3.6.1 Universal Synchronous/Asynchronous Receiver/Transmitter (USART)

The Universal Synchronous/Asynchronous Receiver/Transmitter is a flexible serial I/O module. It supports full duplex asynchronous UART communication with hardware flow control as well as RS-485, SPI, MicroWire and 3-wire. It can also interface with devices supporting:

- ISO7816 SmartCards
- IrDA
- I<sup>2</sup>S



Figure 3.3. EFM32JG1 Memory Map — Peripherals

### 3.12 Configuration Summary

The features of the EFM32JG1 are a subset of the feature set described in the device reference manual. The table below describes device specific implementation of the features. Remaining modules support full configuration.

**Table 3.1. Configuration Summary** 

| Module | Configuration                   | Pin Connections                 |
|--------|---------------------------------|---------------------------------|
| USART0 | IrDA SmartCard                  | US0_TX, US0_RX, US0_CLK, US0_CS |
| USART1 | IrDA I <sup>2</sup> S SmartCard | US1_TX, US1_RX, US1_CLK, US1_CS |
| TIMER0 | with DTI                        | TIM0_CC[2:0], TIM0_CDTI[2:0]    |
| TIMER1 |                                 | TIM1_CC[3:0]                    |

| Parameter                                | Symbol            | Test Condition            | Min | Тур  | Max | Unit |
|------------------------------------------|-------------------|---------------------------|-----|------|-----|------|
| Current consumption in EM4S Shutoff mode | I <sub>EM4S</sub> | no RAM retention, no RTCC | _   | 0.04 |     | μA   |

- 1. DCDC Low Noise DCM Mode = Light Drive (PFETCNT=NFETCNT=3), F=3.0 MHz (RCOBAND=0), ANASW=DVDD
- 2. CMU\_HFXOCTRL\_LOWPOWER=1
- 3. DCDC Low Noise CCM Mode = Light Drive (PFETCNT=NFETCNT=3), F=6.4 MHz (RCOBAND=4), ANASW=DVDD
- 4. DCDC Low Power Mode = Medium Drive (PFETCNT=NFETCNT=7), LPOSCDIV=1, LPBIAS=3, LPCILIMSEL=1, ANASW=DVDD

# 4.1.8 Oscillators

### 4.1.8.1 LFXO

Table 4.10. LFXO

| Parameter                                                | Symbol               | Test Condition                                                                           | Min | Тур    | Max | Unit |
|----------------------------------------------------------|----------------------|------------------------------------------------------------------------------------------|-----|--------|-----|------|
| Crystal frequency                                        | f <sub>LFXO</sub>    |                                                                                          | _   | 32.768 | _   | kHz  |
| Supported crystal equivalent series resistance (ESR)     | ESR <sub>LFXO</sub>  |                                                                                          | _   | _      | 70  | kΩ   |
| Supported range of crystal load capacitance <sup>1</sup> | C <sub>LFXO_CL</sub> |                                                                                          | 6   | _      | 18  | pF   |
| On-chip tuning cap range <sup>2</sup>                    | C <sub>LFXO_T</sub>  | On each of LFXTAL_N and LFXTAL_P pins                                                    | 8   | _      | 40  | pF   |
| On-chip tuning cap step size                             | SS <sub>LFXO</sub>   |                                                                                          | _   | 0.25   | _   | pF   |
| Current consumption after startup <sup>3</sup>           | I <sub>LFXO</sub>    | ESR = 70 k $\Omega$ , C <sub>L</sub> = 7 pF, GAIN <sup>4</sup> = 3, AGC <sup>4</sup> = 1 | _   | 273    | _   | nA   |
| Start- up time                                           | t <sub>LFXO</sub>    | ESR=70 k $\Omega$ , C <sub>L</sub> = 7 pF, GAIN <sup>4</sup> = 2                         | _   | 308    | _   | ms   |

- 1. Total load capacitance as seen by the crystal
- 2. The effective load capacitance seen by the crystal will be  $C_{LFXO\_T}$  /2. This is because each XTAL pin has a tuning cap and the two caps will be seen in series by the crystal.
- 3. Block is supplied by AVDD if ANASW = 0, or DVDD if ANASW=1 in EMU\_PWRCTRL register
- 4. In CMU\_LFXOCTRL register

# 4.1.9 Flash Memory Characteristics

Table 4.15. Flash Memory Characteristics<sup>1</sup>

| Parameter                                 | Symbol               | Test Condition            | Min   | Тур | Max | Unit   |
|-------------------------------------------|----------------------|---------------------------|-------|-----|-----|--------|
| Flash erase cycles before failure         | EC <sub>FLASH</sub>  |                           | 10000 | _   | _   | cycles |
| Flash data retention                      | RET <sub>FLASH</sub> | T <sub>AMB</sub> ≤ 85 °C  | 10    | _   | _   | years  |
|                                           |                      | T <sub>AMB</sub> ≤ 125 °C | 10    | _   | _   | years  |
| Word (32-bit) programming time            | t <sub>W_PROG</sub>  |                           | 20    | 26  | 40  | μs     |
| Page erase time                           | t <sub>PERASE</sub>  |                           | 20    | 27  | 40  | ms     |
| Mass erase time                           | t <sub>MERASE</sub>  |                           | 20    | 27  | 40  | ms     |
| Device erase time <sup>2</sup>            | t <sub>DERASE</sub>  | T <sub>AMB</sub> ≤ 85 °C  | _     | 60  | 74  | ms     |
|                                           |                      | T <sub>AMB</sub> ≤ 125 °C | _     | 60  | 78  | ms     |
| Page erase current <sup>3</sup>           | I <sub>ERASE</sub>   |                           | _     | _   | 3   | mA     |
| Mass or Device erase current <sup>3</sup> |                      |                           | _     | _   | 5   | mA     |
| Write current <sup>3</sup>                | I <sub>WRITE</sub>   |                           | _     |     | 3   | mA     |

- 1. Flash data retention information is published in the Quarterly Quality and Reliability Report.
- 2. Device erase is issued over the AAP interface and erases all flash, SRAM, the Lock Bit (LB) page, and the User data page Lock Word (ULW)
- 3. Measured at 25°C

| Parameter                 | Symbol            | Test Condition                       | Min         | Тур | Max | Unit |
|---------------------------|-------------------|--------------------------------------|-------------|-----|-----|------|
|                           | t <sub>IOOF</sub> | C <sub>L</sub> = 50 pF,              | _           | 1.8 | _   | ns   |
| to 30% of V <sub>IO</sub> |                   | DRIVESTRENGTH <sup>1</sup> = STRONG, |             |     |     |      |
|                           |                   | SLEWRATE <sup>1</sup> = 0x6          |             |     |     |      |
|                           |                   | C <sub>L</sub> = 50 pF,              | _           | 4.5 | _   | ns   |
|                           |                   | DRIVESTRENGTH <sup>1</sup> = WEAK,   |             |     |     |      |
|                           |                   | SLEWRATE <sup>1</sup> = 0x6          |             |     |     |      |
|                           | t <sub>IOOR</sub> | C <sub>L</sub> = 50 pF,              | <del></del> | 2.2 | _   | ns   |
| to 70% of V <sub>IO</sub> |                   | DRIVESTRENGTH <sup>1</sup> = STRONG, |             |     |     |      |
|                           |                   | SLEWRATE = 0x6 <sup>1</sup>          |             |     |     |      |
|                           |                   | C <sub>L</sub> = 50 pF,              | _           | 7.4 | _   | ns   |
|                           |                   | DRIVESTRENGTH <sup>1</sup> = WEAK,   |             |     |     |      |
|                           |                   | SLEWRATE <sup>1</sup> = 0x6          |             |     |     |      |

## Note:

1. In GPIO\_Pn\_CTRL register

# 4.1.11 VMON

Table 4.17. VMON

| Parameter                 | Symbol                  | Test Condition                           | Min  | Тур  | Max  | Unit |
|---------------------------|-------------------------|------------------------------------------|------|------|------|------|
| VMON Supply Current       | I <sub>VMON</sub>       | In EM0 or EM1, 1 supply monitored        | _    | 5.8  | 8.26 | μΑ   |
|                           |                         | In EM0 or EM1, 4 supplies monitored      | _    | 11.8 | 16.8 | μΑ   |
|                           |                         | In EM2, EM3 or EM4, 1 supply monitored   | _    | 62   | _    | nA   |
|                           |                         | In EM2, EM3 or EM4, 4 supplies monitored | _    | 99   | _    | nA   |
| VMON Loading of Monitored | I <sub>SENSE</sub>      | In EM0 or EM1                            | _    | 2    | _    | μΑ   |
| Supply                    |                         | In EM2, EM3 or EM4                       | _    | 2    | _    | nA   |
| Threshold range           | V <sub>VMON_RANGE</sub> |                                          | 1.62 | _    | 3.4  | V    |
| Threshold step size       | N <sub>VMON_STESP</sub> | Coarse                                   | _    | 200  | _    | mV   |
|                           |                         | Fine                                     | _    | 20   | _    | mV   |
| Response time             | t <sub>VMON_RES</sub>   | Supply drops at 1V/µs rate               | _    | 460  | _    | ns   |
| Hysteresis                | V <sub>VMON_HYST</sub>  |                                          | _    | 26   | _    | mV   |

# 4.1.12 ADC

Table 4.18. ADC

| Parameter                                                                                      | Symbol                                | Test Condition                                                         | Min               | Тур | Max                | Unit |
|------------------------------------------------------------------------------------------------|---------------------------------------|------------------------------------------------------------------------|-------------------|-----|--------------------|------|
| Resolution                                                                                     | V <sub>RESOLUTION</sub>               |                                                                        | 6                 | _   | 12                 | Bits |
| Input voltage range                                                                            | V <sub>ADCIN</sub>                    | Single ended                                                           | 0                 | _   | 2*V <sub>REF</sub> | V    |
|                                                                                                |                                       | Differential                                                           | -V <sub>REF</sub> | _   | V <sub>REF</sub>   | V    |
| Input range of external reference voltage, single ended and differential                       | VADCREFIN_P                           |                                                                        | 1                 | _   | V <sub>AVDD</sub>  | V    |
| Power supply rejection <sup>1</sup>                                                            | PSRR <sub>ADC</sub>                   | At DC                                                                  | _                 | 80  | _                  | dB   |
| Analog input common mode rejection ratio                                                       | CMRR <sub>ADC</sub>                   | At DC                                                                  | _                 | 80  | _                  | dB   |
| Current from all supplies, us-                                                                 | I <sub>ADC_CONTI-</sub>               | 1 Msps / 16 MHz ADCCLK,                                                | _                 | 301 | 350                | μA   |
| ing internal reference buffer.<br>Continous operation. WAR-<br>MUPMODE <sup>2</sup> = KEEPADC- | NOUS_LP                               | BIASPROG = 0, GPBIASACC = 1                                            |                   |     |                    |      |
| WARM                                                                                           |                                       | 250 ksps / 4 MHz ADCCLK, BIA-<br>SPROG = 6, GPBIASACC = 1 <sup>3</sup> | _                 | 149 | _                  | μA   |
|                                                                                                |                                       | 62.5 ksps / 1 MHz ADCCLK,                                              | _                 | 91  | _                  | μA   |
|                                                                                                |                                       | BIASPROG = 15, GPBIASACC = 1 <sup>3</sup>                              |                   |     |                    |      |
| Current from all supplies, us-                                                                 | I reference buffer. d operation. WAR- | 35 ksps / 16 MHz ADCCLK,                                               | _                 | 51  | _                  | μA   |
| Duty-cycled operation. WAR-MUPMODE <sup>2</sup> = NORMAL                                       |                                       | BIASPROG = 0, GPBIASACC = 1                                            |                   |     |                    |      |
|                                                                                                |                                       | 5 ksps / 16 MHz ADCCLK                                                 | _                 | 9   | _                  | μA   |
|                                                                                                |                                       | BIASPROG = 0, GPBIASACC = 1                                            |                   |     |                    |      |
| Current from all supplies, us-                                                                 | I <sub>ADC_STAND</sub>                | 125 ksps / 16 MHz ADCCLK,                                              | _                 | 117 | _                  | μA   |
| ing internal reference buffer.  Duty-cycled operation.  AWARMUPMODE <sup>2</sup> = KEEP-       | BY_LP                                 | BIASPROG = 0, GPBIASACC = 1                                            |                   |     |                    |      |
| INSTANDBY or KEEPIN-<br>SLOWACC                                                                |                                       | 35 ksps / 16 MHz ADCCLK,                                               | _                 | 79  | _                  | μA   |
|                                                                                                |                                       | BIASPROG = 0, GPBIASACC = 1                                            |                   |     |                    |      |
| Current from all supplies, us-                                                                 | I <sub>ADC_CONTI-</sub>               | 1 Msps / 16 MHz ADCCLK,                                                | _                 | 345 | _                  | μA   |
| ing internal reference buffer.<br>Continous operation. WAR-<br>MUPMODE <sup>2</sup> = KEEPADC- | NOUS_HP                               | BIASPROG = 0, GPBIASACC = 0                                            |                   |     |                    |      |
| WARM                                                                                           |                                       | 250 ksps / 4 MHz ADCCLK, BIA-<br>SPROG = 6, GPBIASACC = 0 <sup>3</sup> | _                 | 191 | _                  | μА   |
|                                                                                                |                                       | 62.5 ksps / 1 MHz ADCCLK,                                              | _                 | 132 | _                  | μA   |
|                                                                                                |                                       | BIASPROG = 15, GPBIASACC = 0 <sup>3</sup>                              |                   |     |                    |      |

## **4.1.16 USART SPI**

## **SPI Master Timing**

Table 4.24. SPI Master Timing

| Parameter                      | Symbol               | Test Condition | Min                          | Тур      | Max | Unit |
|--------------------------------|----------------------|----------------|------------------------------|----------|-----|------|
| SCLK period <sup>1 2</sup>     | t <sub>SCLK</sub>    |                | 2 *<br>t <sub>HFPERCLK</sub> | _        | _   | ns   |
| CS to MOSI 1 2                 | t <sub>CS_MO</sub>   |                | 0                            | _        | 8   | ns   |
| SCLK to MOSI 1 2               | t <sub>SCLK_MO</sub> |                | 3                            | _        | 20  | ns   |
| MISO setup time <sup>1 2</sup> | t <sub>SU_MI</sub>   | IOVDD = 1.62 V | 56                           | _        | _   | ns   |
|                                |                      | IOVDD = 3.0 V  | 37                           |          | _   | ns   |
| MISO hold time <sup>1 2</sup>  | t <sub>H_MI</sub>    |                | 6                            | <u> </u> | _   | ns   |

- 1. Applies for both CLKPHA = 0 and CLKPHA = 1 (figure only shows CLKPHA = 0)
- 2. Measurement done with 8 pF output loading at 10% and 90% of  $V_{DD}$  (figure shows 50% of  $V_{DD}$ )



Figure 4.1. SPI Master Timing Diagram



Figure 4.14. HFRCO and AUXHFRCO Typical Performance at 7 MHz



Figure 4.15. HFRCO and AUXHFRCO Typical Performance at 4 MHz



Figure 4.18. LFRCO Typical Performance at 32.768 kHz



Figure 4.19. ULFRCO Typical Performance at 1 kHz

| QFN      | 48 Pin# and Name |                             | Pin Alternate Functi                                                                                                                                                                                                                              | onality / Description                                                                                                                                                                                                     |                                                                                              |
|----------|------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|
| Pin<br># | Pin Name         | Analog                      | Timers                                                                                                                                                                                                                                            | Communication                                                                                                                                                                                                             | Other                                                                                        |
| 24       | PD15             | BUSCY<br>BUSDX              | TIM0_CC0 #23 TIM0_CC1 #22 TIM0_CC2 #21 TIM0_CDTI0 #20 TIM0_CDTI1 #19 TIM0_CDTI2 #18 TIM1_CC0 #23 TIM1_CC1 #22 TIM1_CC2 #21 TIM1_CC3 #20 LE- TIM0_OUT0 #23 LE- TIM0_OUT1 #22 PCNT0_S0IN #23 PCNT0_S1IN #22                                         | US0_TX #23 US0_RX<br>#22 US0_CLK #21<br>US0_CS #20 US0_CTS<br>#19 US0_RTS #18<br>US1_TX #23 US1_RX<br>#22 US1_CLK #21<br>US1_CS #20 US1_CTS<br>#19 US1_RTS #18<br>LEU0_TX #23 LEU0_RX<br>#22 I2C0_SDA #23<br>I2C0_SCL #22 | CMU_CLK1 #5 PRS_CH3 #14 PRS_CH4 #6 PRS_CH5 #5 PRS_CH6 #17 ACMP0_O #23 ACMP1_O #23 DBG_SWO #2 |
| 25       | PA0              | ADC0_EXTN<br>BUSCX<br>BUSDY | TIM0_CC0 #0 TIM0_CC1 #31 TIM0_CC2 #30 TIM0_CDTI0 #29 TIM0_CDTI1 #28 TIM0_CDTI2 #27 TIM1_CC0 #0 TIM1_CC1 #31 TIM1_CC2 #30 TIM1_CC3 #29 LE- TIM0_OUT0 #0 LE- TIM0_OUT1 #31 PCNT0_S0IN #0 PCNT0_S1IN #31                                             | US0_TX #0 US0_RX<br>#31 US0_CLK #30<br>US0_CS #29 US0_CTS<br>#28 US0_RTS #27<br>US1_TX #0 US1_RX<br>#31 US1_CLK #30<br>US1_CS #29 US1_CTS<br>#28 US1_RTS #27<br>LEU0_TX #0 LEU0_RX<br>#31 I2C0_SDA #0<br>I2C0_SCL #31     | CMU_CLK1 #0 PRS_CH6 #0 PRS_CH7 #10 PRS_CH8 #9 PRS_CH9 #8 ACMP0_O #0 ACMP1_O #0               |
| 26       | PA1              | ADC0_EXTP<br>BUSCY<br>BUSDX | TIM0_CC0 #1     TIM0_CC1 #0     TIM0_CC2 #31     TIM0_CDTI0 #30     TIM0_CDTI1 #29     TIM0_CDTI2 #28     TIM1_CC0 #1     TIM1_CC1 #0     TIM1_CC2 #31     TIM1_CC3 #30 LE- TIM0_OUT0 #1 LE-     TIM0_OUT1 #0     PCNT0_S0IN #1     PCNT0_S1IN #0 | US0_TX #1 US0_RX #0 US0_CLK #31 US0_CS #30 US0_CTS #29 US0_RTS #28 US1_TX #1 US1_RX #0 US1_CLK #31 US1_CS #30 US1_CTS #29 US1_RTS #28 LEU0_TX #1 LEU0_RX #0 I2C0_SDA #1 I2C0_SCL #0                                       | CMU_CLK0 #0 PRS_CH6 #1 PRS_CH7 #0 PRS_CH8 #10 PRS_CH9 #9 ACMP0_O #1 ACMP1_O #1               |
| 27       | PA2              | BUSCX<br>BUSDY              | TIM0_CC0 #2 TIM0_CC1 #1 TIM0_CC2 #0 TIM0_CDTI0 #31 TIM0_CDTI1 #30 TIM0_CDTI2 #29 TIM1_CC0 #2 TIM1_CC1 #1 TIM1_CC2 #0 TIM1_CC3 #31 LE- TIM0_OUT0 #2 LE- TIM0_OUT1 #1 PCNT0_S0IN #2 PCNT0_S1IN #1                                                   | US0_TX #2 US0_RX #1 US0_CLK #0 US0_CS #31 US0_CTS #30 US0_RTS #29 US1_TX #2 US1_RX #1 US1_CLK #0 US1_CS #31 US1_CTS #30 US1_RTS #29 LEU0_TX #2 LEU0_RX #1 I2C0_SDA #2 I2C0_SCL #1                                         | PRS_CH6 #2 PRS_CH7<br>#1 PRS_CH8 #0<br>PRS_CH9 #10<br>ACMP0_O #2<br>ACMP1_O #2               |

| QFN      | 48 Pin# and Name |                           | Pin Alternate Functi                                                                                                                                                                                                                                        | onality / Description                                                                                                                                                                                                 |                                                                                                   |
|----------|------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|
| Pin<br># | Pin Name         | Analog                    | Timers                                                                                                                                                                                                                                                      | Communication                                                                                                                                                                                                         | Other                                                                                             |
| 37       | VREGVSS          | Voltage regulator VSS     |                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                       |                                                                                                   |
| 38       | VREGSW           | DCDC regulator switching  | node                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                       |                                                                                                   |
| 39       | VREGVDD          | Voltage regulator VDD inp | out                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                       |                                                                                                   |
| 40       | DVDD             | Digital power supply .    |                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                       |                                                                                                   |
| 41       | DECOUPLE         | Decouple output for on-ch | ip voltage regulator. An ext                                                                                                                                                                                                                                | ernal decoupling capacitor                                                                                                                                                                                            | is required at this pin.                                                                          |
| 42       | IOVDD            | Digital IO power supply . |                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                       |                                                                                                   |
| 43       | PC6              | BUSAX<br>BUSBY            | TIM0_CC0 #11 TIM0_CC1 #10 TIM0_CC2 #9 TIM0_CDTI0 #8 TIM0_CDTI1 #7 TIM0_CDTI2 #6 TIM1_CC0 #11 TIM1_CC1 #10 TIM1_CC2 #9 TIM1_CC3 #8 LE- TIM0_OUT0 #11 LE- TIM0_OUT0 #11 PCNT0_S0IN #11                                                                        | US0_TX #11 US0_RX<br>#10 US0_CLK #9<br>US0_CS #8 US0_CTS<br>#7 US0_RTS #6<br>US1_TX #11 US1_RX<br>#10 US1_CLK #9<br>US1_CS #8 US1_CTS<br>#7 US1_RTS #6<br>LEU0_TX #11 LEU0_RX<br>#10 I2C0_SDA #11<br>I2C0_SCL #10     | CMU_CLK0 #2<br>PRS_CH0 #8 PRS_CH9<br>#11 PRS_CH10 #0<br>PRS_CH11 #5<br>ACMP0_O #11<br>ACMP1_O #11 |
| 44       | PC7              | BUSAY<br>BUSBX            | TIM0_CC0 #12 TIM0_CC1 #11 TIM0_CC2 #10 TIM0_CDTI0 #9 TIM0_CDTI1 #8 TIM0_CDTI2 #7 TIM1_CC0 #12 TIM1_CC1 #11 TIM1_CC2 #10 TIM1_CC3 #9 LE- TIM0_OUT0 #12 LE- TIM0_OUT1 #11 PCNT0_S0IN #12 PCNT0_S1IN #11                                                       | US0_TX #12 US0_RX<br>#11 US0_CLK #10<br>US0_CS #9 US0_CTS<br>#8 US0_RTS #7<br>US1_TX #12 US1_RX<br>#11 US1_CLK #10<br>US1_CS #9 US1_CTS<br>#8 US1_RTS #7<br>LEU0_TX #12 LEU0_RX<br>#11 I2C0_SDA #12<br>I2C0_SCL #11   | CMU_CLK1 #2<br>PRS_CH0 #9 PRS_CH9<br>#12 PRS_CH10 #1<br>PRS_CH11 #0<br>ACMP0_O #12<br>ACMP1_O #12 |
| 45       | PC8              | BUSAX<br>BUSBY            | TIM0_CC0 #13     TIM0_CC1 #12     TIM0_CC2 #11     TIM0_CDTI0 #10     TIM0_CDTI1 #9     TIM0_CDTI2 #8     TIM1_CC0 #13     TIM1_CC1 #12     TIM1_CC2 #11     TIM1_CC3 #10 LE-     TIM0_OUT0 #13 LE-     TIM0_OUT1 #12     PCNT0_S0IN #13     PCNT0_S1IN #12 | US0_TX #13 US0_RX<br>#12 US0_CLK #11<br>US0_CS #10 US0_CTS<br>#9 US0_RTS #8<br>US1_TX #13 US1_RX<br>#12 US1_CLK #11<br>US1_CS #10 US1_CTS<br>#9 US1_RTS #8<br>LEU0_TX #13 LEU0_RX<br>#12 I2C0_SDA #13<br>I2C0_SCL #12 | PRS_CH0 #10<br>PRS_CH9 #13<br>PRS_CH10 #2<br>PRS_CH11 #1<br>ACMP0_O #13<br>ACMP1_O #13            |

| QFN      | 48 Pin# and Name | Pin Alternate Functionality / Description |                                                                                                                                                                                                           |                                                                                                                                                                                                                           |                                                                                                  |  |
|----------|------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--|
| Pin<br># | Pin Name         | Analog                                    | Timers                                                                                                                                                                                                    | Communication                                                                                                                                                                                                             | Other                                                                                            |  |
| 46       | PC9              | BUSAY<br>BUSBX                            | TIM0_CC0 #14 TIM0_CC1 #13 TIM0_CC2 #12 TIM0_CDTI0 #11 TIM0_CDTI1 #10 TIM0_CDTI2 #9 TIM1_CC0 #14 TIM1_CC1 #13 TIM1_CC2 #12 TIM1_CC3 #11 LE- TIM0_OUT0 #14 LE- TIM0_OUT1 #13 PCNT0_S0IN #14 PCNT0_S1IN #13  | US0_TX #14 US0_RX<br>#13 US0_CLK #12<br>US0_CS #11 US0_CTS<br>#10 US0_RTS #9<br>US1_TX #14 US1_RX<br>#13 US1_CLK #12<br>US1_CS #11 US1_CTS<br>#10 US1_RTS #9<br>LEU0_TX #14 LEU0_RX<br>#13 I2C0_SDA #14<br>I2C0_SCL #13   | PRS_CH0 #11 PRS_CH9 #14 PRS_CH10 #3 PRS_CH11 #2 ACMP0_O #14 ACMP1_O #14                          |  |
| 47       | PC10             | BUSAX<br>BUSBY                            | TIM0_CC0 #15 TIM0_CC1 #14 TIM0_CC2 #13 TIM0_CDTI0 #12 TIM0_CDTI1 #11 TIM0_CDTI2 #10 TIM1_CC0 #15 TIM1_CC1 #14 TIM1_CC2 #13 TIM1_CC3 #12 LE- TIM0_OUT0 #15 LE- TIM0_OUT1 #14 PCNT0_S0IN #15 PCNT0_S1IN #14 | US0_TX #15 US0_RX<br>#14 US0_CLK #13<br>US0_CS #12 US0_CTS<br>#11 US0_RTS #10<br>US1_TX #15 US1_RX<br>#14 US1_CLK #13<br>US1_CS #12 US1_CTS<br>#11 US1_RTS #10<br>LEU0_TX #15 LEU0_RX<br>#14 I2C0_SDA #15<br>I2C0_SCL #14 | CMU_CLK1 #3 PRS_CH0 #12 PRS_CH9 #15 PRS_CH10 #4 PRS_CH11 #3 ACMP0_O #15 ACMP1_O #15 GPIO_EM4WU12 |  |
| 48       | PC11             | BUSAY<br>BUSBX                            | TIM0_CC0 #16 TIM0_CC1 #15 TIM0_CC2 #14 TIM0_CDTI0 #13 TIM0_CDTI1 #12 TIM0_CDTI2 #11 TIM1_CC0 #16 TIM1_CC1 #15 TIM1_CC2 #14 TIM1_CC3 #13 LE- TIM0_OUT0 #16 LE- TIM0_OUT1 #15 PCNT0_S0IN #16 PCNT0_S1IN #15 | US0_TX #16 US0_RX<br>#15 US0_CLK #14<br>US0_CS #13 US0_CTS<br>#12 US0_RTS #11<br>US1_TX #16 US1_RX<br>#15 US1_CLK #14<br>US1_CS #13 US1_CTS<br>#12 US1_RTS #11<br>LEU0_TX #16 LEU0_RX<br>#15 I2C0_SDA #16<br>I2C0_SCL #15 | CMU_CLK0 #3 PRS_CH0 #13 PRS_CH9 #16 PRS_CH10 #5 PRS_CH11 #4 ACMP0_O #16 ACMP1_O #16 DBG_SWO #3   |  |

Table 6.3. QFN32 without DC-DC Device Pinout

| QFN      | 32 Pin# and Name |                                                                                                                                                                                                                             | Pin Alternate Functi                                                                                                                                                                                      | onality / Description                                                                                                                                                                                                     |                                                                                                            |  |  |  |
|----------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|--|--|--|
| Pin<br># | Pin Name         | Analog                                                                                                                                                                                                                      | Timers                                                                                                                                                                                                    | Communication                                                                                                                                                                                                             | Other                                                                                                      |  |  |  |
| 0        | VREGVSS          | Voltage regulator VSS                                                                                                                                                                                                       |                                                                                                                                                                                                           |                                                                                                                                                                                                                           |                                                                                                            |  |  |  |
| 1        | PF0              | BUSAX<br>BUSBY                                                                                                                                                                                                              | TIM0_CC0 #24 TIM0_CC1 #23 TIM0_CC2 #22 TIM0_CDTI0 #21 TIM0_CDTI1 #20 TIM0_CDTI2 #19 TIM1_CC0 #24 TIM1_CC1 #23 TIM1_CC2 #22 TIM1_CC3 #21 LE- TIM0_OUT0 #24 LE- TIM0_OUT1 #23 PCNT0_S0IN #24 PCNT0_S1IN #23 | US0_TX #24 US0_RX<br>#23 US0_CLK #22<br>US0_CS #21 US0_CTS<br>#20 US0_RTS #19<br>US1_TX #24 US1_RX<br>#23 US1_CLK #22<br>US1_CS #21 US1_CTS<br>#20 US1_RTS #19<br>LEU0_TX #24 LEU0_RX<br>#23 I2C0_SDA #24<br>I2C0_SCL #23 | PRS_CH0 #0 PRS_CH1<br>#7 PRS_CH2 #6<br>PRS_CH3 #5 ACMP0_O<br>#24 ACMP1_O #24<br>DBG_SWCLKTCK #0<br>BOOT_TX |  |  |  |
| 2        | PF1              | BUSAY<br>BUSBX                                                                                                                                                                                                              | TIM0_CC0 #25 TIM0_CC1 #24 TIM0_CC2 #23 TIM0_CDTI0 #22 TIM0_CDTI1 #21 TIM0_CDTI2 #20 TIM1_CC0 #25 TIM1_CC1 #24 TIM1_CC2 #23 TIM1_CC3 #22 LE- TIM0_OUT0 #25 LE- TIM0_OUT1 #24 PCNT0_S0IN #25 PCNT0_S1IN #24 | US0_TX #25 US0_RX<br>#24 US0_CLK #23<br>US0_CS #22 US0_CTS<br>#21 US0_RTS #20<br>US1_TX #25 US1_RX<br>#24 US1_CLK #23<br>US1_CS #22 US1_CTS<br>#21 US1_RTS #20<br>LEU0_TX #25 LEU0_RX<br>#24 I2C0_SDA #25<br>I2C0_SCL #24 | PRS_CH0 #1 PRS_CH1<br>#0 PRS_CH2 #7<br>PRS_CH3 #6 ACMP0_O<br>#25 ACMP1_O #25<br>DBG_SWDIOTMS #0<br>BOOT_RX |  |  |  |
| 3        | PF2              | TIM0_CC0 #26 TIM0_CC1 #25 TIM0_CC2 #24 TIM0_CDTI0 #23 TIM0_CDTI1 #22 TIM0_CDTI1 #22 TIM0_CDTI2 #21 BUSAX TIM1_CC0 #26  TIM1_CC0 #26  US0_TX #26 US0_RX #25 US0_CLK #24 US0_CS #23 US0_CTS #22 US0_RTS #21 US1_TX #26 US1_RX |                                                                                                                                                                                                           |                                                                                                                                                                                                                           |                                                                                                            |  |  |  |

| QFN      | 32 Pin# and Name |                           | Pin Alternate Functi                                                                                                                                                                                                                                                    | onality / Description                                                                                                                                                                                                     |                                                                                            |
|----------|------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|
| Pin<br># | Pin Name         | Analog                    | Timers                                                                                                                                                                                                                                                                  | Communication                                                                                                                                                                                                             | Other                                                                                      |
| 4        | PF3              | BUSAY<br>BUSBX            | TIM0_CC0 #27 TIM0_CC1 #26 TIM0_CC2 #25 TIM0_CDTI0 #24 TIM0_CDTI1 #23 TIM0_CDTI2 #22 TIM1_CC0 #27 TIM1_CC1 #26 TIM1_CC2 #25 TIM1_CC3 #24 LE- TIM0_OUT0 #27 LE- TIM0_OUT1 #26 PCNT0_S0IN #27 PCNT0_S1IN #26                                                               | US0_TX #27 US0_RX<br>#26 US0_CLK #25<br>US0_CS #24 US0_CTS<br>#23 US0_RTS #22<br>US1_TX #27 US1_RX<br>#26 US1_CLK #25<br>US1_CS #24 US1_CTS<br>#23 US1_RTS #22<br>LEU0_TX #27 LEU0_RX<br>#26 I2C0_SDA #27<br>I2C0_SCL #26 | CMU_CLK1 #6 PRS_CH0 #3 PRS_CH1 #2 PRS_CH2 #1 PRS_CH3 #0 ACMP0_O #27 ACMP1_O #27 DBG_TDI #0 |
| 5        | AVDD             | Analog power supply .     |                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                           |                                                                                            |
| 6        | HFXTAL_N         | High Frequency Crystal in | · ·                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                           |                                                                                            |
| 7        | HFXTAL_P         | High Frequency Crystal or | · ·                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                           |                                                                                            |
| 8        | RESETn           |                           | apply an external reset so<br>ternal pull-up ensure that r                                                                                                                                                                                                              | urce to this pin, it is require eset is released.                                                                                                                                                                         | d to only drive this pin low                                                               |
| 9        | NC               | No Connect.               |                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                           |                                                                                            |
| 10       | PD9              | BUSCY<br>BUSDX            | TIM0_CC0 #17 TIM0_CC1 #16 TIM0_CC2 #15 TIM0_CDTI0 #14 TIM0_CDTI1 #13 TIM0_CDTI2 #12 TIM1_CC0 #17 TIM1_CC1 #16 TIM1_CC2 #15 TIM1_CC3 #14 LE- TIM0_OUT0 #17 LE- TIM0_OUT1 #16 PCNT0_S0IN #17 PCNT0_S1IN #16                                                               | US0_TX #17 US0_RX<br>#16 US0_CLK #15<br>US0_CS #14 US0_CTS<br>#13 US0_RTS #12<br>US1_TX #17 US1_RX<br>#16 US1_CLK #15<br>US1_CS #14 US1_CTS<br>#13 US1_RTS #12<br>LEU0_TX #17 LEU0_RX<br>#16 I2C0_SDA #17<br>I2C0_SCL #16 | CMU_CLK0 #4 PRS_CH3 #8 PRS_CH4 #0 PRS_CH5 #6 PRS_CH6 #11 ACMP0_O #17 ACMP1_O #17           |
| 11       | PD10             | BUSCX<br>BUSDY            | TIM0_CC0 #18     TIM0_CC1 #17     TIM0_CC2 #16     TIM0_CDTI0 #15     TIM0_CDTI1 #14     TIM0_CDTI2 #13     TIM1_CC0 #18     TIM1_CC1 #17     TIM1_CC2 #16     TIM1_CC3 #15 LE- TIM0_OUT0 #18 LE- TIM0_OUT0 #18 LE- TIM0_OUT1 #17     PCNT0_S0IN #18     PCNT0_S1IN #17 | US0_TX #18 US0_RX<br>#17 US0_CLK #16<br>US0_CS #15 US0_CTS<br>#14 US0_RTS #13<br>US1_TX #18 US1_RX<br>#17 US1_CLK #16<br>US1_CS #15 US1_CTS<br>#14 US1_RTS #13<br>LEU0_TX #18 LEU0_RX<br>#17 I2C0_SDA #18<br>I2C0_SCL #17 | CMU_CLK1 #4 PRS_CH3 #9 PRS_CH4 #1 PRS_CH5 #0 PRS_CH6 #12 ACMP0_O #18 ACMP1_O #18           |

## 6.3.1 EFM32JG1 QFN32 with DC-DC GPIO Overview

The GPIO pins are organized as 16-bit ports indicated by letters (A, B, C...), and the individual pins on each port are indicated by a number from 15 down to 0.

Table 6.6. QFN32 with DC-DC GPIO Pinout

| Port   | Pin<br>15    | Pin<br>14    | Pin<br>13    | Pin<br>12    | Pin<br>11    | Pin<br>10    | Pin 9       | Pin 8 | Pin 7 | Pin 6 | Pin 5 | Pin 4 | Pin 3       | Pin 2       | Pin 1       | Pin 0       |
|--------|--------------|--------------|--------------|--------------|--------------|--------------|-------------|-------|-------|-------|-------|-------|-------------|-------------|-------------|-------------|
| Port A | -            | -            | -            | -            | -            | -            | -           | -     | -     | -     | -     | -     | -           | -           | PA1         | PA0         |
| Port B | PB15         | PB14         | PB13<br>(5V) | PB12<br>(5V) | PB11<br>(5V) | -            | -           | -     | -     | -     | -     | -     | -           | -           | -           | -           |
| Port C | -            | -            | -            | -            | PC11<br>(5V) | PC10<br>(5V) | -           | -     | -     | -     | -     | -     | -           | -           | -           | -           |
| Port D | PD15<br>(5V) | PD14<br>(5V) | PD13<br>(5V) | PD12<br>(5V) | PD11<br>(5V) | PD10<br>(5V) | PD9<br>(5V) | _     | -     | _     | -     | -     | _           | _           | -           | -           |
| Port F | -            | -            | -            | -            | _            | -            | -           | _     | -     | -     | -     | -     | PF3<br>(5V) | PF2<br>(5V) | PF1<br>(5V) | PF0<br>(5V) |

- 1. GPIO with 5V tolerance are indicated by (5V).
- 2. The pins PB13, PB12, PB11, PD15, PD14, and PD13 will not be 5V tolerant on all future devices. In order to preserve upgrade options with full hardware compatibility, do not use these pins with 5V domains.

| Alternate     |                                         |                                          |                                           | LOCA                                        | ATION                                        |                                              |                                          |                                          |                                                            |
|---------------|-----------------------------------------|------------------------------------------|-------------------------------------------|---------------------------------------------|----------------------------------------------|----------------------------------------------|------------------------------------------|------------------------------------------|------------------------------------------------------------|
| Functionality | 0 - 3                                   | 4 - 7                                    | 8 - 11                                    | 12 - 15                                     | 16 - 19                                      | 20 - 23                                      | 24 - 27                                  | 28 - 31                                  | Description                                                |
| TIM0_CC2      | 0: PA2<br>1: PA3<br>2: PA4<br>3: PA5    | 4: PB11<br>5: PB12<br>6: PB13<br>7: PB14 | 8: PB15<br>9: PC6<br>10: PC7<br>11: PC8   | 12: PC9<br>13: PC10<br>14: PC11<br>15: PD9  | 16: PD10<br>17: PD11<br>18: PD12<br>19: PD13 | 20: PD14<br>21: PD15<br>22: PF0<br>23: PF1   | 24: PF2<br>25: PF3<br>26: PF4<br>27: PF5 | 28: PF6<br>29: PF7<br>30: PA0<br>31: PA1 | Timer 0 Capture<br>Compare input /<br>output channel 2.    |
| TIM0_CDTI0    | 0: PA3<br>1: PA4<br>2: PA5<br>3: PB11   | 4: PB12<br>5: PB13<br>6: PB14<br>7: PB15 | 8: PC6<br>9: PC7<br>10: PC8<br>11: PC9    | 12: PC10<br>13: PC11<br>14: PD9<br>15: PD10 | 16: PD11<br>17: PD12<br>18: PD13<br>19: PD14 | 20: PD15<br>21: PF0<br>22: PF1<br>23: PF2    | 24: PF3<br>25: PF4<br>26: PF5<br>27: PF6 | 28: PF7<br>29: PA0<br>30: PA1<br>31: PA2 | Timer 0 Complimentary Dead Time Insertion channel 0.       |
| TIM0_CDTI1    | 0: PA4<br>1: PA5<br>2: PB11<br>3: PB12  | 4: PB13<br>5: PB14<br>6: PB15<br>7: PC6  | 8: PC7<br>9: PC8<br>10: PC9<br>11: PC10   | 12: PC11<br>13: PD9<br>14: PD10<br>15: PD11 | 16: PD12<br>17: PD13<br>18: PD14<br>19: PD15 | 20: PF0<br>21: PF1<br>22: PF2<br>23: PF3     | 24: PF4<br>25: PF5<br>26: PF6<br>27: PF7 | 28: PA0<br>29: PA1<br>30: PA2<br>31: PA3 | Timer 0 Complimentary Dead Time Insertion channel 1.       |
| TIM0_CDTI2    | 0: PA5<br>1: PB11<br>2: PB12<br>3: PB13 | 4: PB14<br>5: PB15<br>6: PC6<br>7: PC7   | 8: PC8<br>9: PC9<br>10: PC10<br>11: PC11  | 12: PD9<br>13: PD10<br>14: PD11<br>15: PD12 | 16: PD13<br>17: PD14<br>18: PD15<br>19: PF0  | 20: PF1<br>21: PF2<br>22: PF3<br>23: PF4     | 24: PF5<br>25: PF6<br>26: PF7<br>27: PA0 | 28: PA1<br>29: PA2<br>30: PA3<br>31: PA4 | Timer 0 Complimentary Dead Time Insertion channel 2.       |
| TIM1_CC0      | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3    | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12   | 8: PB13<br>9: PB14<br>10: PB15<br>11: PC6 | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10   | 16: PC11<br>17: PD9<br>18: PD10<br>19: PD11  | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | Timer 1 Capture<br>Compare input /<br>output channel 0.    |
| TIM1_CC1      | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4    | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13  | 8: PB14<br>9: PB15<br>10: PC6<br>11: PC7  | 12: PC8<br>13: PC9<br>14: PC10<br>15: PC11  | 16: PD9<br>17: PD10<br>18: PD11<br>19: PD12  | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0  | 24: PF1<br>25: PF2<br>26: PF3<br>27: PF4 | 28: PF5<br>29: PF6<br>30: PF7<br>31: PA0 | Timer 1 Capture<br>Compare input /<br>output channel 1.    |
| TIM1_CC2      | 0: PA2<br>1: PA3<br>2: PA4<br>3: PA5    | 4: PB11<br>5: PB12<br>6: PB13<br>7: PB14 | 8: PB15<br>9: PC6<br>10: PC7<br>11: PC8   | 12: PC9<br>13: PC10<br>14: PC11<br>15: PD9  | 16: PD10<br>17: PD11<br>18: PD12<br>19: PD13 | 20: PD14<br>21: PD15<br>22: PF0<br>23: PF1   | 24: PF2<br>25: PF3<br>26: PF4<br>27: PF5 | 28: PF6<br>29: PF7<br>30: PA0<br>31: PA1 | Timer 1 Capture<br>Compare input /<br>output channel 2.    |
| TIM1_CC3      | 0: PA3<br>1: PA4<br>2: PA5<br>3: PB11   | 4: PB12<br>5: PB13<br>6: PB14<br>7: PB15 | 8: PC6<br>9: PC7<br>10: PC8<br>11: PC9    | 12: PC10<br>13: PC11<br>14: PD9<br>15: PD10 | 16: PD11<br>17: PD12<br>18: PD13<br>19: PD14 | 20: PD15<br>21: PF0<br>22: PF1<br>23: PF2    | 24: PF3<br>25: PF4<br>26: PF5<br>27: PF6 | 28: PF7<br>29: PA0<br>30: PA1<br>31: PA2 | Timer 1 Capture<br>Compare input /<br>output channel 3.    |
| US0_CLK       | 0: PA2<br>1: PA3<br>2: PA4<br>3: PA5    | 4: PB11<br>5: PB12<br>6: PB13<br>7: PB14 | 8: PB15<br>9: PC6<br>10: PC7<br>11: PC8   | 12: PC9<br>13: PC10<br>14: PC11<br>15: PD9  | 16: PD10<br>17: PD11<br>18: PD12<br>19: PD13 | 20: PD14<br>21: PD15<br>22: PF0<br>23: PF1   | 24: PF2<br>25: PF3<br>26: PF4<br>27: PF5 | 28: PF6<br>29: PF7<br>30: PA0<br>31: PA1 | USART0 clock in-<br>put / output.                          |
| US0_CS        | 0: PA3<br>1: PA4<br>2: PA5<br>3: PB11   | 4: PB12<br>5: PB13<br>6: PB14<br>7: PB15 | 8: PC6<br>9: PC7<br>10: PC8<br>11: PC9    | 12: PC10<br>13: PC11<br>14: PD9<br>15: PD10 | 16: PD11<br>17: PD12<br>18: PD13<br>19: PD14 | 20: PD15<br>21: PF0<br>22: PF1<br>23: PF2    | 24: PF3<br>25: PF4<br>26: PF5<br>27: PF6 | 28: PF7<br>29: PA0<br>30: PA1<br>31: PA2 | USART0 chip select input / output.                         |
| US0_CTS       | 0: PA4<br>1: PA5<br>2: PB11<br>3: PB12  | 4: PB13<br>5: PB14<br>6: PB15<br>7: PC6  | 8: PC7<br>9: PC8<br>10: PC9<br>11: PC10   | 12: PC11<br>13: PD9<br>14: PD10<br>15: PD11 | 16: PD12<br>17: PD13<br>18: PD14<br>19: PD15 | 20: PF0<br>21: PF1<br>22: PF2<br>23: PF3     | 24: PF4<br>25: PF5<br>26: PF6<br>27: PF7 | 28: PA0<br>29: PA1<br>30: PA2<br>31: PA3 | USARTO Clear To<br>Send hardware<br>flow control input.    |
| US0_RTS       | 0: PA5<br>1: PB11<br>2: PB12<br>3: PB13 | 4: PB14<br>5: PB15<br>6: PC6<br>7: PC7   | 8: PC8<br>9: PC9<br>10: PC10<br>11: PC11  | 12: PD9<br>13: PD10<br>14: PD11<br>15: PD12 | 16: PD13<br>17: PD14<br>18: PD15<br>19: PF0  | 20: PF1<br>21: PF2<br>22: PF3<br>23: PF4     | 24: PF5<br>25: PF6<br>26: PF7<br>27: PA0 | 28: PA1<br>29: PA2<br>30: PA3<br>31: PA4 | USART0 Request<br>To Send hardware<br>flow control output. |

# Table 6.9. ACMP1 Bus and Pin Mapping

| Port    | Bus   | CH31 | СН30 | CH29 | CH28 | CH27 | CH26 | CH25 | CH24 | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | CH16 | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | СНЭ | СН8 | CH7  | 9Н2  | CH5  | CH4  | СНЗ  | CH2  | CH1 | CHO |
|---------|-------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----|-----|------|------|------|------|------|------|-----|-----|
| APORT1X | BUSAX |      |      |      |      |      |      |      |      |      | PF6  |      | PF4  |      | PF2  |      | PF0  |      |      |      |      |      | PC10 |     | PC8 |      | PC6  |      |      |      |      |     |     |
| APORT1Y | BUSAY |      |      |      |      |      |      |      |      | PF7  |      | PF5  |      | PF3  |      | PF1  |      |      |      |      |      | PC11 |      | PC9 |     | PC7  |      |      |      |      |      |     |     |
| APORT2X | BUSBX |      |      |      |      |      |      |      |      | PF7  |      | PF5  |      | PF3  |      | PF1  |      |      |      |      |      | PC11 |      | PC9 |     | PC7  |      |      |      |      |      |     |     |
| APORT2Y | BUSBY |      |      |      |      |      |      |      |      |      | PF6  |      | PF4  |      | PF2  |      | PF0  |      |      |      |      |      | PC10 |     | PC8 |      | 90A  |      |      |      |      |     |     |
| APORT3X | BUSCX |      | PB14 |      | PB12 |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      | PA4  |      | PA2  |     | PA0 |      | PD14 |      | PD12 |      | PD10 |     |     |
| APORT3Y | BUSCY | PB15 |      | PB13 |      | PB11 |      |      |      |      |      |      |      |      |      |      |      |      |      | PA5  |      | PA3  |      | PA1 |     | PD15 |      | PD13 |      | PD11 |      | PD9 |     |
| APORT4X | BUSDX | PB15 |      | PB13 |      | PB11 |      |      |      |      |      |      |      |      |      |      |      |      |      | PA5  |      | PA3  |      | PA1 |     | PD15 |      | PD13 |      | PD11 |      | PD9 |     |
| APORT4Y | BUSDY |      | PB14 |      | PB12 |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      | PA4  |      | PA2  |     | PA0 |      | PD14 |      | PD12 |      | PD10 |     |     |

# 7. QFN48 Package Specifications

# 7.1 QFN48 Package Dimensions



Figure 7.1. QFN48 Package Drawing

Table 8.2. QFN32 PCB Land Pattern Dimensions

| Dimension | Тур  |
|-----------|------|
| S1        | 4.01 |
| S         | 4.01 |
| L1        | 3.50 |
| W1        | 3.50 |
| е         | 0.50 |
| W         | 0.26 |
| L         | 0.86 |

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. This Land Pattern Design is based on the IPC-7351 guidelines.
- 3. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be  $60 \mu m$  minimum, all the way around the pad.
- 4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- 5. The stencil thickness should be 0.125 mm (5 mils).
- 6. The ratio of stencil aperture to land pad size can be 1:1 for all perimeter pads.
- 7. A 3x3 array of 0.85 mm square openings on a 1.00 mm pitch can be used for the center ground pad.
- 8. A No-Clean, Type-3 solder paste is recommended.
- 9. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.