Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------| | Product Status | Discontinued at Digi-Key | | Core Processor | ARM® Cortex®-M3 | | Core Size | 32-Bit Single-Core | | Speed | 40MHz | | Connectivity | I <sup>2</sup> C, IrDA, LINbus, SmartCard, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT | | Number of I/O | 20 | | Program Memory Size | 256KB (256K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 32K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.85V ~ 3.8V | | Data Converters | A/D 24x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 32-VFQFN Exposed Pad | | Supplier Device Package | 32-QFN (5x5) | | Purchase URL | https://www.e-xfl.com/product-detail/silicon-labs/efm32jg1b100f256gm32-b0 | | | | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ### 3.6.2 Low Energy Universal Asynchronous Receiver/Transmitter (LEUART) The unique LEUART<sup>TM</sup> provides two-way UART communication on a strict power budget. Only a 32.768 kHz clock is needed to allow UART communication up to 9600 baud. The LEUART includes all necessary hardware to make asynchronous serial communication possible with a minimum of software intervention and energy consumption. ### 3.6.3 Inter-Integrated Circuit Interface (I<sup>2</sup>C) The I<sup>2</sup>C module provides an interface between the MCU and a serial I<sup>2</sup>C bus. It is capable of acting as both a master and a slave and supports multi-master buses. Standard-mode, fast-mode and fast-mode plus speeds are supported, allowing transmission rates from 10 kbit/s up to 1 Mbit/s. Slave arbitration and timeouts are also available, allowing implementation of an SMBus-compliant system. The interface provided to software by the I<sup>2</sup>C module allows precise timing control of the transmission process and highly automated transfers. Automatic recognition of slave addresses is provided in active and low energy modes. ### 3.6.4 Peripheral Reflex System (PRS) The Peripheral Reflex System provides a communication network between different peripheral modules without software involvement. Peripheral modules producing Reflex signals are called producers. The PRS routes Reflex signals from producers to consumer peripherals which in turn perform actions in response. Edge triggers and other functionality can be applied by the PRS. The PRS allows peripheral to act autonomously without waking the MCU core, saving power. #### 3.7 Security Features #### 3.7.1 GPCRC (General Purpose Cyclic Redundancy Check) The GPCRC module implements a Cyclic Redundancy Check (CRC) function. It supports both 32-bit and 16-bit polynomials. The supported 32-bit polynomial is 0x04C11DB7 (IEEE 802.3), while the 16-bit polynomial can be programmed to any value, depending on the needs of the application. ### 3.7.2 Crypto Accelerator (CRYPTO) The Crypto Accelerator is a fast and energy-efficient autonomous hardware encryption and decryption accelerator. EFM32JG1 devices support AES encryption and decryption with 128- or 256-bit keys, ECC over both GF(P) and GF(2<sup>m</sup>), and SHA-1 and SHA-2 (SHA-224 and SHA-256). Supported block cipher modes of operation for AES include: ECB, CTR, CBC, PCBC, CFB, OFB, GCM, CBC-MAC, GMAC and CCM. Supported ECC NIST recommended curves include P-192, P-224, P-256, K-163, K-233, B-163 and B-233. The CRYPTO module allows fast processing of GCM (AES), ECC and SHA with little CPU intervention. CRYPTO also provides trigger signals for DMA read and write operations. #### 3.8 Analog ### 3.8.1 Analog Port (APORT) The Analog Port (APORT) is an analog interconnect matrix allowing access to many analog modules on a flexible selection of pins. Each APORT bus consists of analog switches connected to a common wire. Since many clients can operate differentially, buses are grouped by X/Y pairs. ### 3.8.2 Analog Comparator (ACMP) The Analog Comparator is used to compare the voltage of two analog inputs, with a digital output indicating which input voltage is higher. Inputs are selected from among internal references and external pins. The tradeoff between response time and current consumption is configurable by software. Two 6-bit reference dividers allow for a wide range of internally-programmable reference sources. The ACMP can also be used to monitor the supply voltage. An interrupt can be generated when the supply falls below or rises above the programmable threshold. #### 3.8.3 Analog to Digital Converter (ADC) The ADC is a Successive Approximation Register (SAR) architecture, with a resolution of up to 12 bits at up to 1 Msps. The output sample resolution is configurable and additional resolution is possible using integrated hardware for averaging over multiple samples. The ADC includes integrated voltage references and an integrated temperature sensor. Inputs are selectable from a wide range of sources, including pins configurable as either single-ended or differential. #### 3.8.4 Digital to Analog Current Converter (IDAC) The Digital to Analog Current Converter can source or sink a configurable constant current. This current can be driven on an output pin or routed to the selected ADC input pin for capacitive sensing. The full-scale current is programmable between 0.05 $\mu$ A and 64 $\mu$ A with several ranges consisting of various step sizes. ### 3.9 Reset Management Unit (RMU) The RMU is responsible for handling reset of the EFM32JG1. A wide range of reset sources are available, including several power supply monitors, pin reset, software controlled reset, core lockup reset, and watchdog reset. ### 3.10 Core and Memory #### 3.10.1 Processor Core The ARM Cortex-M processor includes a 32-bit RISC processor integrating the following features and tasks in the system: - ARM Cortex-M3 RISC processor achieving 1.25 Dhrystone MIPS/MHz - Memory Protection Unit (MPU) supporting up to 8 memory segments - · Up to 256 kB flash program memory - · Up to 32 kB RAM data memory - · Configuration and event handling of all modules - · 2-pin Serial-Wire debug interface ### 3.10.2 Memory System Controller (MSC) The Memory System Controller (MSC) is the program memory unit of the microcontroller. The flash memory is readable and writable from both the Cortex-M and DMA. The flash memory is divided into two blocks; the main block and the information block. Program code is normally written to the main block, whereas the information block is available for special user data and flash lock bits. There is also a read-only page in the information block containing system and device calibration data. Read and write operations are supported in energy modes EM0 Active and EM1 Sleep. ### 3.10.3 Linked Direct Memory Access Controller (LDMA) The Linked Direct Memory Access (LDMA) controller features 8 channels capable of performing memory operations independently of software. This reduces both energy consumption and software workload. The LDMA allows operations to be linked together and staged, enabling sophisticated operations to be implemented. ### 4.1.4 DC-DC Converter Test conditions: $L_{DCDC}$ =4.7 $\mu$ H (Murata LQH3NPN4R7MM0L), $C_{DCDC}$ =1.0 $\mu$ F (Murata GRM188R71A105KA61D), $V_{DCDC\_I}$ =3.3 V, $V_{DCDC\_O}$ =1.8 V, $I_{DCDC\_LOAD}$ =50 mA, Heavy Drive configuration, $F_{DCDC\_LN}$ =7 MHz, unless otherwise indicated. Table 4.4. DC-DC Converter | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----------------------------|------| | Input voltage range | V <sub>DCDC_I</sub> | Bypass mode, I <sub>DCDC_LOAD</sub> = 50 mA | 1.85 | _ | V <sub>VREGVDD</sub> _ | V | | | | Low noise (LN) mode, 1.8 V output, I <sub>DCDC_LOAD</sub> = 100 mA, or Low power (LP) mode, 1.8 V output, I <sub>DCDC_LOAD</sub> = 10 mA | 2.4 | _ | V <sub>VREGVDD</sub><br>MAX | V | | | | Low noise (LN) mode, 1.8 V output, I <sub>DCDC_LOAD</sub> = 200 mA | 2.6 | _ | V <sub>VREGVDD</sub> _ | V | | Output voltage programma-<br>ble range <sup>1</sup> | V <sub>DCDC_O</sub> | | 1.8 | _ | V <sub>VREGVDD</sub> | V | | Regulation DC Accuracy | ACC <sub>DC</sub> | Low noise (LN) mode, 1.8 V target output | 1.7 | _ | 1.9 | V | | Regulation Window <sup>2</sup> | WIN <sub>REG</sub> | Low power (LP) mode,<br>LPCMPBIAS <sup>3</sup> = 0, 1.8 V target<br>output, I <sub>DCDC_LOAD</sub> ≤ 75 µA | 1.63 | _ | 2.2 | V | | | | Low power (LP) mode,<br>LPCMPBIAS <sup>3</sup> = 3, 1.8 V target<br>output, I <sub>DCDC_LOAD</sub> ≤ 10 mA | 1.63 | _ | 2.1 | V | | Steady-state output ripple | V <sub>R</sub> | | _ | 3 | _ | mVpp | | Output voltage under/over-<br>shoot | V <sub>OV</sub> | CCM Mode (LNFORCECCM <sup>3</sup> = 1), Load changes between 0 mA and 100 mA | _ | _ | 150 | mV | | | | DCM Mode (LNFORCECCM <sup>3</sup> = 0), Load changes between 0 mA and 10 mA | _ | _ | 150 | mV | | | | Overshoot during LP to LN CCM/DCM mode transitions compared to DC level in LN mode | _ | 200 | _ | mV | | | | Undershoot during BYP/LP to LN CCM (LNFORCECCM <sup>3</sup> = 1) mode transitions compared to DC level in LN mode | _ | 50 | _ | mV | | | | Undershoot during BYP/LP to LN DCM (LNFORCECCM <sup>3</sup> = 0) mode transitions compared to DC level in LN mode | _ | 125 | _ | mV | | DC line regulation | V <sub>REG</sub> | Input changes between V <sub>VREGVDD_MAX</sub> and 2.4 V | _ | 0.1 | _ | % | | DC load regulation | I <sub>REG</sub> | Load changes between 0 mA and 100 mA in CCM mode | _ | 0.1 | _ | % | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------|-----------------------|-----------------------------------------------------------------------------|-----|-----|-----|------| | Max load current | I <sub>LOAD_MAX</sub> | Low noise (LN) mode, Heavy<br>Drive <sup>4</sup> , T <sub>amb</sub> ≤ 85 °C | _ | _ | 200 | mA | | | | Low noise (LN) mode, Heavy<br>Drive <sup>4</sup> , T <sub>amb</sub> > 85 °C | _ | _ | 100 | mA | | | | Low noise (LN) mode, Medium<br>Drive <sup>4</sup> | _ | _ | 100 | mA | | | | Low noise (LN) mode, Light<br>Drive <sup>4</sup> | _ | _ | 50 | mA | | | | Low power (LP) mode,<br>LPCMPBIAS <sup>3</sup> = 0 | _ | _ | 75 | μA | | | | Low power (LP) mode,<br>LPCMPBIAS <sup>3</sup> = 3 | _ | _ | 10 | mA | | DCDC nominal output capacitor | C <sub>DCDC</sub> | 25% tolerance | 1 | 1 | 1 | μF | | DCDC nominal output inductor | L <sub>DCDC</sub> | 20% tolerance | 4.7 | 4.7 | 4.7 | μH | | Resistance in Bypass mode | R <sub>BYP</sub> | | _ | 1.2 | 2.5 | Ω | ### Note: - 1. Due to internal dropout, the DC-DC output will never be able to reach its input voltage, V<sub>VREGVDD</sub> - 2. LP mode controller is a hysteretic controller that maintains the output voltage within the specified limits - 3. In EMU\_DCDCMISCCTRL register - 4. Drive levels are defined by configuration of the PFETCNT and NFETCNT registers. Light Drive: PFETCNT=NFETCNT=3; Medium Drive: PFETCNT=NFETCNT=7; Heavy Drive: PFETCNT=NFETCNT=15. ### 4.1.5 Current Consumption ### 4.1.5.1 Current Consumption 3.3 V without DC-DC Converter Unless otherwise indicated, typical conditions are: VREGVDD = AVDD = DVDD = 3.3 V. $T_{OP}$ = 25 °C. EMU\_PWRCFG\_PWRCG=NODCDC. EMU\_DCDCCTRL\_DCDCMODE=BYPASS. Minimum and maximum values in this table represent the worst conditions across supply voltage and process variation at $T_{OP}$ = 25 °C. See Figure 5.1 EFM32JG1 Typical Application Circuit, Direct Supply, No DC-DC Converter on page 48. Table 4.5. Current Consumption 3.3V without DC/DC | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------------------------------|---------------------|------------------------------------------------------------------|-----|------|------|--------| | Current consumption in EM0<br>Active mode with all peripherals disabled | I <sub>ACTIVE</sub> | 38.4 MHz crystal, CPU running while loop from flash <sup>1</sup> | _ | 127 | _ | µA/MHz | | erais disabled | | 38 MHz HFRCO, CPU running<br>Prime from flash | _ | 88 | _ | µA/MHz | | | | 38 MHz HFRCO, CPU running while loop from flash | _ | 100 | 105 | μΑ/MHz | | | | 38 MHz HFRCO, CPU running<br>CoreMark from flash | _ | 112 | _ | μA/MHz | | | | 26 MHz HFRCO, CPU running while loop from flash | _ | 102 | 106 | µA/MHz | | | | 1 MHz HFRCO, CPU running while loop from flash | _ | 222 | 350 | µA/MHz | | Current consumption in EM1 | I <sub>EM1</sub> | 38.4 MHz crystal <sup>1</sup> | _ | 61 | _ | μΑ/MHz | | Sleep mode with all peripherals disabled | | 38 MHz HFRCO | _ | 35 | 38 | µA/MHz | | | | 26 MHz HFRCO | _ | 37 | 41 | µA/MHz | | | | 1 MHz HFRCO | _ | 157 | 275 | μΑ/MHz | | Current consumption in EM2<br>Deep Sleep mode. | I <sub>EM2</sub> | Full RAM retention and RTCC running from LFXO | _ | 3.3 | _ | μА | | | | 4 kB RAM retention and RTCC running from LFRCO | _ | 3 | 6.3 | μА | | Current consumption in EM3<br>Stop mode | I <sub>EM3</sub> | Full RAM retention and CRYO-<br>TIMER running from ULFRCO | _ | 2.8 | 6 | μА | | Current consumption in EM4H Hibernate mode | I <sub>EM4</sub> | 128 byte RAM retention, RTCC running from LFXO | _ | 1.1 | _ | μА | | | | 128 byte RAM retention, CRYO-<br>TIMER running from ULFRCO | _ | 0.65 | _ | μА | | | | 128 byte RAM retention, no RTCC | _ | 0.65 | 1.3 | μA | | Current consumption in EM4S Shutoff mode | I <sub>EM4S</sub> | no RAM retention, no RTCC | _ | 0.04 | 0.11 | μА | #### Note: 1. CMU\_HFXOCTRL\_LOWPOWER=1 ### 4.1.5.2 Current Consumption 3.3 V using DC-DC Converter Unless otherwise indicated, typical conditions are: VREGVDD = AVDD = IOVDD = 3.3 V, DVDD = 1.8 V DC-DC output. $T_{OP}$ = 25 °C. Minimum and maximum values in this table represent the worst conditions across supply voltage and process variation at $T_{OP}$ = 25 °C. See Figure 5.2 EFM32JG1 Typical Application Circuit Using the DC-DC Converter on page 48. Table 4.6. Current Consumption 3.3V with DC-DC | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------|---------------------|------------------------------------------------------------------|-----|------|-----|--------| | Current consumption in EM0<br>Active mode with all peripherals disabled, DCDC in Low | I <sub>ACTIVE</sub> | 38.4 MHz crystal, CPU running while loop from flash <sup>2</sup> | _ | 86 | _ | μA/MHz | | Noise DCM mode <sup>1</sup> . | | 38 MHz HFRCO, CPU running Prime from flash | _ | 63 | _ | μΑ/MHz | | | | 38 MHz HFRCO, CPU running while loop from flash | _ | 71 | _ | μA/MHz | | | | 38 MHz HFRCO, CPU running<br>CoreMark from flash | _ | 78 | _ | μΑ/MHz | | | | 26 MHz HFRCO, CPU running while loop from flash | _ | 76 | _ | μΑ/MHz | | Current consumption in EM0<br>Active mode with all periph- | | 38.4 MHz crystal, CPU running while loop from flash <sup>2</sup> | _ | 96 | _ | μA/MHz | | erals disabled, DCDC in Low Noise CCM mode <sup>3</sup> . | | 38 MHz HFRCO, CPU running<br>Prime from flash | _ | 75 | _ | μΑ/MHz | | | | 38 MHz HFRCO, CPU running while loop from flash | _ | 81 | _ | μΑ/MHz | | | | 38 MHz HFRCO, CPU running<br>CoreMark from flash | _ | 88 | _ | μΑ/MHz | | | | 26 MHz HFRCO, CPU running while loop from flash | _ | 94 | _ | μΑ/MHz | | Current consumption in EM1 | I <sub>EM1</sub> | 38.4 MHz crystal <sup>2</sup> | _ | 47 | _ | μA/MHz | | Sleep mode with all peripherals disabled, DCDC in Low | | 38 MHz HFRCO | _ | 32 | _ | μA/MHz | | Noise DCM mode <sup>1</sup> . | | 26 MHz HFRCO | _ | 38 | _ | μA/MHz | | Current consumption in EM1 | | 38.4 MHz crystal <sup>2</sup> | _ | 59 | _ | μA/MHz | | Sleep mode with all peripherals disabled, DCDC in Low | | 38 MHz HFRCO | _ | 45 | _ | μA/MHz | | Noise CCM mode <sup>3</sup> . | | 26 MHz HFRCO | _ | 58 | _ | μA/MHz | | Current consumption in EM2<br>Deep Sleep mode. DCDC in | I <sub>EM2</sub> | Full RAM retention and RTCC running from LFXO | _ | 2.5 | _ | μА | | Low Power mode <sup>4</sup> . | | 4 kB RAM retention and RTCC running from LFRCO | _ | 2.2 | _ | μА | | Current consumption in EM3<br>Stop mode | I <sub>EM3</sub> | Full RAM retention and CRYO-<br>TIMER running from ULFRCO | _ | 2.1 | _ | μА | | Current consumption in EM4H Hibernate mode | I <sub>EM4</sub> | 128 byte RAM retention, RTCC running from LFXO | _ | 0.86 | _ | μА | | | | 128 byte RAM retention, CRYO-<br>TIMER running from ULFRCO | _ | 0.58 | _ | μА | | | | 128 byte RAM retention, no RTCC | | 0.58 | _ | μA | ### 4.1.8.2 HFXO Table 4.11. HFXO | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------------|----------------------|------------------------------------------------------|-----|------|-----|------| | Crystal Frequency | f <sub>HFXO</sub> | | 38 | 38.4 | 40 | MHz | | Supported crystal equivalent series resistance (ESR) | ESR <sub>HFXO</sub> | Crystal frequency 38.4 MHz | _ | _ | 60 | Ω | | Supported range of crystal load capacitance <sup>1</sup> | C <sub>HFXO_CL</sub> | | 6 | _ | 12 | pF | | On-chip tuning cap range <sup>2</sup> | C <sub>HFXO_T</sub> | On each of HFXTAL_N and HFXTAL_P pins | 9 | 20 | 25 | pF | | On-chip tuning capacitance step | SS <sub>HFXO</sub> | | _ | 0.04 | _ | pF | | Startup time | t <sub>HFXO</sub> | 38.4 MHz, ESR = 50 $\Omega$ , C <sub>L</sub> = 10 pF | _ | 300 | _ | μs | | Frequency Tolerance for the crystal | FT <sub>HFXO</sub> | 38.4 MHz, ESR = 50 $\Omega$ , CL = 10 pF | -40 | _ | 40 | ppm | ### Note: - 1. Total load capacitance as seen by the crystal - 2. The effective load capacitance seen by the crystal will be $C_{HFXO\_T}$ /2. This is because each XTAL pin has a tuning cap and the two caps will be seen in series by the crystal. ### 4.1.8.3 LFRCO Table 4.12. LFRCO | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------|--------------------|-------------------------------------------------------------|--------|--------|--------|------| | Oscillation frequency | f <sub>LFRCO</sub> | ENVREF = 1 in<br>CMU_LFRCOCTRL, T <sub>AMB</sub> ≤ 85<br>°C | 30.474 | 32.768 | 34.243 | kHz | | | | ENVREF = 1 in<br>CMU_LFRCOCTRL, T <sub>AMB</sub> > 85<br>°C | 30.474 | _ | 39.7 | kHz | | | | ENVREF = 0 in<br>CMU_LFRCOCTRL | 30.474 | 32.768 | 33.915 | kHz | | Startup time | t <sub>LFRCO</sub> | | _ | 500 | _ | μs | | Current consumption <sup>1</sup> | I <sub>LFRCO</sub> | ENVREF = 1 in<br>CMU_LFRCOCTRL | _ | 342 | _ | nA | | | | ENVREF = 0 in<br>CMU_LFRCOCTRL | _ | 494 | _ | nA | # Note: 1. Block is supplied by AVDD if ANASW = 0, or DVDD if ANASW=1 in EMU\_PWRCTRL register ### 4.1.8.4 HFRCO and AUXHFRCO Table 4.13. HFRCO and AUXHFRCO | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------|------------------------|-----------------------------------------------------------|------|-----|-----|-------| | Frequency Accuracy | f <sub>HFRCO_ACC</sub> | Any frequency band, across supply voltage and temperature | -2.5 | _ | 2.5 | % | | Start-up time | t <sub>HFRCO</sub> | f <sub>HFRCO</sub> ≥ 19 MHz | _ | 300 | _ | ns | | | | 4 < f <sub>HFRCO</sub> < 19 MHz | _ | 1 | _ | μs | | | | f <sub>HFRCO</sub> ≤ 4 MHz | _ | 2.5 | _ | μs | | Current consumption on all | I <sub>HFRCO</sub> | f <sub>HFRCO</sub> = 38 MHz | _ | 204 | 228 | μA | | supplies | | f <sub>HFRCO</sub> = 32 MHz | _ | 171 | 190 | μA | | | | f <sub>HFRCO</sub> = 26 MHz | _ | 147 | 164 | μA | | | | f <sub>HFRCO</sub> = 19 MHz | _ | 126 | 138 | μA | | | | f <sub>HFRCO</sub> = 16 MHz | _ | 110 | 120 | μA | | | | f <sub>HFRCO</sub> = 13 MHz | _ | 100 | 110 | μA | | | | f <sub>HFRCO</sub> = 7 MHz | _ | 81 | 91 | μA | | | | f <sub>HFRCO</sub> = 4 MHz | _ | 33 | 35 | μA | | | | f <sub>HFRCO</sub> = 2 MHz | _ | 31 | 35 | μA | | | | f <sub>HFRCO</sub> = 1 MHz | _ | 30 | 35 | μA | | Step size | SS <sub>HFRCO</sub> | Coarse (% of period) | _ | 0.8 | _ | % | | | | Fine (% of period) | _ | 0.1 | _ | % | | Period Jitter | PJ <sub>HFRCO</sub> | | _ | 0.2 | _ | % RMS | # 4.1.8.5 ULFRCO Table 4.14. ULFRCO | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------|---------------------|----------------|------|-----|------|------| | Oscillation frequency | f <sub>ULFRCO</sub> | | 0.95 | 1 | 1.07 | kHz | Figure 4.5. EM2, EM3, EM4H and EM4S Typical Supply Current ### 4.2.2 DC-DC Converter Default test conditions: CCM mode, LDCDC = $4.7 \mu H$ , CDCDC = $1.0 \mu F$ , VDCDC\_I = 3.3 V, VDCDC\_O = 1.8 V, FDCDC\_LN = 7 MHz Figure 4.6. DC-DC Converter Typical Performance Characteristics ### 6. Pin Definitions ### 6.1 EFM32JG1 QFN48 with DC-DC Definition Figure 6.1. EFM32JG1 QFN48 with DC-DC Pinout | QFN | 48 Pin# and Name | | Pin Alternate Functi | onality / Description | | |----------|------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------| | Pin<br># | Pin Name | Analog | Timers | Communication | Other | | 46 | PC9 | BUSAY<br>BUSBX | TIM0_CC0 #14 TIM0_CC1 #13 TIM0_CC2 #12 TIM0_CDTI0 #11 TIM0_CDTI1 #10 TIM0_CDTI2 #9 TIM1_CC0 #14 TIM1_CC1 #13 TIM1_CC2 #12 TIM1_CC3 #11 LE- TIM0_OUT0 #14 LE- TIM0_OUT1 #13 PCNT0_S0IN #14 PCNT0_S1IN #13 | US0_TX #14 US0_RX<br>#13 US0_CLK #12<br>US0_CS #11 US0_CTS<br>#10 US0_RTS #9<br>US1_TX #14 US1_RX<br>#13 US1_CLK #12<br>US1_CS #11 US1_CTS<br>#10 US1_RTS #9<br>LEU0_TX #14 LEU0_RX<br>#13 I2C0_SDA #14<br>I2C0_SCL #13 | PRS_CH0 #11 PRS_CH9 #14 PRS_CH10 #3 PRS_CH11 #2 ACMP0_O #14 ACMP1_O #14 | | 47 | PC10 | BUSAX<br>BUSBY | TIM0_CC0 #15 TIM0_CC1 #14 TIM0_CC2 #13 TIM0_CDTI0 #12 TIM0_CDTI1 #11 TIM0_CDTI2 #10 TIM1_CC0 #15 TIM1_CC1 #14 TIM1_CC2 #13 TIM1_CC3 #12 LE- TIM0_OUT0 #15 LE- TIM0_OUT1 #14 PCNT0_S0IN #15 PCNT0_S1IN #14 | US0_TX #15 US0_RX<br>#14 US0_CLK #13<br>US0_CS #12 US0_CTS<br>#11 US0_RTS #10<br>US1_TX #15 US1_RX<br>#14 US1_CLK #13<br>US1_CS #12 US1_CTS<br>#11 US1_RTS #10<br>LEU0_TX #15 LEU0_RX<br>#14 I2C0_SDA #15<br>I2C0_SCL #14 | CMU_CLK1 #3 PRS_CH0 #12 PRS_CH9 #15 PRS_CH10 #4 PRS_CH11 #3 ACMP0_O #15 ACMP1_O #15 GPIO_EM4WU12 | | 48 | PC11 | BUSAY<br>BUSBX | TIM0_CC0 #16 TIM0_CC1 #15 TIM0_CC2 #14 TIM0_CDTI0 #13 TIM0_CDTI1 #12 TIM0_CDTI2 #11 TIM1_CC0 #16 TIM1_CC1 #15 TIM1_CC2 #14 TIM1_CC3 #13 LE- TIM0_OUT0 #16 LE- TIM0_OUT1 #15 PCNT0_S0IN #16 PCNT0_S1IN #15 | US0_TX #16 US0_RX<br>#15 US0_CLK #14<br>US0_CS #13 US0_CTS<br>#12 US0_RTS #11<br>US1_TX #16 US1_RX<br>#15 US1_CLK #14<br>US1_CS #13 US1_CTS<br>#12 US1_RTS #11<br>LEU0_TX #16 LEU0_RX<br>#15 I2C0_SDA #16<br>I2C0_SCL #15 | CMU_CLK0 #3 PRS_CH0 #13 PRS_CH9 #16 PRS_CH10 #5 PRS_CH11 #4 ACMP0_O #16 ACMP1_O #16 DBG_SWO #3 | ### 6.3 EFM32JG1 QFN32 with DC-DC Definition Figure 6.3. EFM32JG1 QFN32 with DC-DC Pinout | QFN32 Pin# and Name Pin Alternate Functionality / Description | | | | | | | |---------------------------------------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--| | Pin<br># | Pin Name | Analog | Timers | Communication | Other | | | 4 | PF3 | BUSAY<br>BUSBX | TIM0_CC0 #27 TIM0_CC1 #26 TIM0_CC2 #25 TIM0_CDTI0 #24 TIM0_CDTI1 #23 TIM0_CDTI2 #22 TIM1_CC0 #27 TIM1_CC1 #26 TIM1_CC2 #25 TIM1_CC3 #24 LE- TIM0_OUT0 #27 LE- TIM0_OUT1 #26 PCNT0_S0IN #27 PCNT0_S1IN #26 | US0_TX #27 US0_RX<br>#26 US0_CLK #25<br>US0_CS #24 US0_CTS<br>#23 US0_RTS #22<br>US1_TX #27 US1_RX<br>#26 US1_CLK #25<br>US1_CS #24 US1_CTS<br>#23 US1_RTS #22<br>LEU0_TX #27 LEU0_RX<br>#26 I2C0_SDA #27<br>I2C0_SCL #26 | CMU_CLK1 #6 PRS_CH0 #3 PRS_CH1 #2 PRS_CH2 #1 PRS_CH3 #0 ACMP0_O #27 ACMP1_O #27 DBG_TDI #0 | | | 5 | AVDD | Analog power supply . | | | | | | 6 | HFXTAL_N | High Frequency Crystal in | · · | | | | | 7 | HFXTAL_P | High Frequency Crystal or | · · | | | | | 8 | RESETn | Reset input, active low.To apply an external reset source to this pin, it is required to only dri during reset, and let the internal pull-up ensure that reset is released. | | | | | | 9 | NC | No Connect. | | | | | | 10 | PD9 | BUSCY<br>BUSDX | TIM0_CC0 #17 TIM0_CC1 #16 TIM0_CC2 #15 TIM0_CDTI0 #14 TIM0_CDTI1 #13 TIM0_CDTI2 #12 TIM1_CC0 #17 TIM1_CC1 #16 TIM1_CC2 #15 TIM1_CC3 #14 LE- TIM0_OUT0 #17 LE- TIM0_OUT1 #16 PCNT0_S0IN #17 PCNT0_S1IN #16 | US0_TX #17 US0_RX<br>#16 US0_CLK #15<br>US0_CS #14 US0_CTS<br>#13 US0_RTS #12<br>US1_TX #17 US1_RX<br>#16 US1_CLK #15<br>US1_CS #14 US1_CTS<br>#13 US1_RTS #12<br>LEU0_TX #17 LEU0_RX<br>#16 I2C0_SDA #17<br>I2C0_SCL #16 | CMU_CLK0 #4 PRS_CH3 #8 PRS_CH4 #0 PRS_CH5 #6 PRS_CH6 #11 ACMP0_O #17 ACMP1_O #17 | | | 11 | PD10 | BUSCX<br>BUSDY | TIM0_CC0 #18 TIM0_CC1 #17 TIM0_CC2 #16 TIM0_CDTI0 #15 TIM0_CDTI1 #14 TIM0_CDTI2 #13 TIM1_CC0 #18 TIM1_CC1 #17 TIM1_CC2 #16 TIM1_CC3 #15 LE- TIM0_OUT0 #18 LE- TIM0_OUT0 #18 LE- TIM0_OUT1 #17 PCNT0_S0IN #18 PCNT0_S1IN #17 | US0_TX #18 US0_RX<br>#17 US0_CLK #16<br>US0_CS #15 US0_CTS<br>#14 US0_RTS #13<br>US1_TX #18 US1_RX<br>#17 US1_CLK #16<br>US1_CS #15 US1_CTS<br>#14 US1_RTS #13<br>LEU0_TX #18 LEU0_RX<br>#17 I2C0_SDA #18<br>I2C0_SCL #17 | CMU_CLK1 #4 PRS_CH3 #9 PRS_CH4 #1 PRS_CH5 #0 PRS_CH6 #12 ACMP0_O #18 ACMP1_O #18 | | | QFN | 32 Pin# and Name | | Pin Alternate Functi | onality / Description | | |----------|------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------| | Pin<br># | Pin Name | Analog | Timers | Communication | Other | | 12 | PD11 | BUSCY<br>BUSDX | TIM0_CC0 #19 TIM0_CC1 #18 TIM0_CC2 #17 TIM0_CDTI0 #16 TIM0_CDTI1 #15 TIM0_CDTI2 #14 TIM1_CC0 #19 TIM1_CC1 #18 TIM1_CC2 #17 TIM1_CC3 #16 LE- TIM0_OUT0 #19 LE- TIM0_OUT1 #18 PCNT0_S0IN #19 PCNT0_S1IN #18 | US0_TX #19 US0_RX<br>#18 US0_CLK #17<br>US0_CS #16 US0_CTS<br>#15 US0_RTS #14<br>US1_TX #19 US1_RX<br>#18 US1_CLK #17<br>US1_CS #16 US1_CTS<br>#15 US1_RTS #14<br>LEU0_TX #19 LEU0_RX<br>#18 I2C0_SDA #19<br>I2C0_SCL #18 | PRS_CH3 #10<br>PRS_CH4 #2 PRS_CH5<br>#1 PRS_CH6 #13<br>ACMP0_O #19<br>ACMP1_O #19 | | 13 | PD12 | BUSCX<br>BUSDY | TIM0_CC0 #20 TIM0_CC1 #19 TIM0_CC2 #18 TIM0_CDTI0 #17 TIM0_CDTI1 #16 TIM0_CDTI2 #15 TIM1_CC0 #20 TIM1_CC1 #19 TIM1_CC2 #18 TIM1_CC3 #17 LE- TIM0_OUT0 #20 LE- TIM0_OUT1 #19 PCNT0_S0IN #20 PCNT0_S1IN #19 | US0_TX #20 US0_RX<br>#19 US0_CLK #18<br>US0_CS #17 US0_CTS<br>#16 US0_RTS #15<br>US1_TX #20 US1_RX<br>#19 US1_CLK #18<br>US1_CS #17 US1_CTS<br>#16 US1_RTS #15<br>LEU0_TX #20 LEU0_RX<br>#19 I2C0_SDA #20<br>I2C0_SCL #19 | PRS_CH3 #11 PRS_CH4 #3 PRS_CH5 #2 PRS_CH6 #14 ACMP0_O #20 ACMP1_O #20 | | 14 | PD13 | BUSCY<br>BUSDX | TIM0_CC0 #21 TIM0_CC1 #20 TIM0_CC2 #19 TIM0_CDTI0 #18 TIM0_CDTI1 #17 TIM0_CDTI2 #16 TIM1_CC0 #21 TIM1_CC1 #20 TIM1_CC2 #19 TIM1_CC3 #18 LE- TIM0_OUT0 #21 LE- TIM0_OUT1 #20 PCNT0_S0IN #21 PCNT0_S1IN #20 | US0_TX #21 US0_RX<br>#20 US0_CLK #19<br>US0_CS #18 US0_CTS<br>#17 US0_RTS #16<br>US1_TX #21 US1_RX<br>#20 US1_CLK #19<br>US1_CS #18 US1_CTS<br>#17 US1_RTS #16<br>LEU0_TX #21 LEU0_RX<br>#20 I2C0_SDA #21<br>I2C0_SCL #20 | PRS_CH3 #12 PRS_CH4 #4 PRS_CH5 #3 PRS_CH6 #15 ACMP0_O #21 ACMP1_O #21 | | 15 | PD14 | BUSCX<br>BUSDY | TIM0_CC0 #22 TIM0_CC1 #21 TIM0_CC2 #20 TIM0_CDTI0 #19 TIM0_CDTI1 #18 TIM0_CDTI2 #17 TIM1_CC0 #22 TIM1_CC1 #21 TIM1_CC2 #20 TIM1_CC3 #19 LE- TIM0_OUT0 #22 LE- TIM0_OUT0 #21 PCNT0_S0IN #22 PCNT0_S1IN #21 | US0_TX #22 US0_RX<br>#21 US0_CLK #20<br>US0_CS #19 US0_CTS<br>#18 US0_RTS #17<br>US1_TX #22 US1_RX<br>#21 US1_CLK #20<br>US1_CS #19 US1_CTS<br>#18 US1_RTS #17<br>LEU0_TX #22 LEU0_RX<br>#21 I2C0_SDA #22<br>I2C0_SCL #21 | CMU_CLK0 #5 PRS_CH3 #13 PRS_CH4 #5 PRS_CH5 #4 PRS_CH6 #16 ACMP0_O #22 ACMP1_O #22 GPIO_EM4WU4 | | QFN | 32 Pin# and Name | Pin Alternate Functionality / Description | | | | | | | |----------|------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--|--|--| | Pin<br># | Pin Name | Analog | Timers | Communication | Other | | | | | 20 | PB12 | BUSCX<br>BUSDY | TIM0_CC0 #7 TIM0_CC1 #6 TIM0_CC2 #5 TIM0_CDTI0 #4 TIM0_CDTI1 #3 TIM0_CDTI2 #2 TIM1_CC0 #7 TIM1_CC1 #6 TIM1_CC2 #5 TIM1_CC3 #4 LE- TIM0_OUT0 #7 LE- TIM0_OUT1 #6 PCNT0_S0IN #7 PCNT0_S1IN #6 | US0_TX #7 US0_RX #6 US0_CLK #5 US0_CS #4 US0_CTS #3 US0_RTS #2 US1_TX #7 US1_RX #6 US1_CLK #5 US1_CS #4 US1_CTS #3 US1_RTS #2 LEU0_TX #7 LEU0_RX #6 I2C0_SDA #7 I2C0_SCL #6 | PRS_CH6 #7 PRS_CH7<br>#6 PRS_CH8 #5<br>PRS_CH9 #4 ACMP0_O<br>#7 ACMP1_O #7 | | | | | 21 | PB13 | BUSCY<br>BUSDX | TIM0_CC0 #8 TIM0_CC1 #7 TIM0_CC2 #6 TIM0_CDTI0 #5 TIM0_CDTI1 #4 TIM0_CDTI2 #3 TIM1_CC0 #8 TIM1_CC1 #7 TIM1_CC2 #6 TIM1_CC3 #5 LE- TIM0_OUT0 #8 LE- TIM0_OUT1 #7 PCNT0_S0IN #8 PCNT0_S1IN #7 | US0_TX #8 US0_RX #7 US0_CLK #6 US0_CS #5 US0_CTS #4 US0_RTS #3 US1_TX #8 US1_RX #7 US1_CLK #6 US1_CS #5 US1_CTS #4 US1_RTS #3 LEU0_TX #8 LEU0_RX #7 I2C0_SDA #8 I2C0_SCL #7 | PRS_CH6 #8 PRS_CH7<br>#7 PRS_CH8 #6<br>PRS_CH9 #5 ACMP0_O<br>#8 ACMP1_O #8<br>DBG_SWO #1<br>GPIO_EM4WU9 | | | | | 22 | AVDD | Analog power supply . | | | | | | | | 23 | PB14 | LFXTAL_N<br>BUSCX<br>BUSDY | TIM0_CC0 #9 TIM0_CC1 #8 TIM0_CC2 #7 TIM0_CDTI0 #6 TIM0_CDTI1 #5 TIM0_CDTI2 #4 TIM1_CC0 #9 TIM1_CC1 #8 TIM1_CC2 #7 TIM1_CC3 #6 LE- TIM0_OUT0 #9 LE- TIM0_OUT1 #8 PCNT0_S0IN #9 PCNT0_S1IN #8 | US0_TX #9 US0_RX #8 US0_CLK #7 US0_CS #6 US0_CTS #5 US0_RTS #4 US1_TX #9 US1_RX #8 US1_CLK #7 US1_CS #6 US1_CTS #5 US1_RTS #4 LEU0_TX #9 LEU0_RX #8 I2C0_SDA #9 I2C0_SCL #8 | CMU_CLK1 #1 PRS_CH6 #9 PRS_CH7 #8 PRS_CH8 #7 PRS_CH9 #6 ACMP0_O #9 ACMP1_O #9 | | | | | 24 | PB15 | LFXTAL_P<br>BUSCY<br>BUSDX | TIM0_CC0 #10 TIM0_CC1 #9 TIM0_CC2 #8 TIM0_CDTI0 #7 TIM0_CDTI1 #6 TIM0_CDTI2 #5 TIM1_CC0 #10 TIM1_CC1 #9 TIM1_CC2 #8 TIM1_CC3 #7 LE- TIM0_OUT0 #10 LE- TIM0_OUT1 #9 PCNT0_S0IN #10 PCNT0_S1IN #9 | US0_TX #10 US0_RX #9 US0_CLK #8 US0_CS #7 US0_CTS #6 US0_RTS #5 US1_TX #10 US1_RX #9 US1_CLK #8 US1_CS #7 US1_CTS #6 US1_RTS #5 LEU0_TX #10 LEU0_RX #9 I2C0_SDA #10 I2C0_SCL #9 | CMU_CLK0 #1<br>PRS_CH6 #10<br>PRS_CH7 #9 PRS_CH8<br>#8 PRS_CH9 #7<br>ACMP0_O #10<br>ACMP1_O #10 | | | | | Alternate | LOCATION | | | | | | | | | |---------------|--------------------------------------|-----------------------------------------|-------------------------------------------|--------------------------------------------|---------------------------------------------|----------------------------------------------|------------------------------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------| | Functionality | 0 - 3 | 4 - 7 | 8 - 11 | 12 - 15 | 16 - 19 | 20 - 23 | 24 - 27 | 28 - 31 | Description | | GPIO_EM4WU12 | 0: PC10 | | | | | | | | Pin can be used to wake the system up from EM4 | | 12C0_SCL | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4 | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13 | 8: PB14<br>9: PB15<br>10: PC6<br>11: PC7 | 12: PC8<br>13: PC9<br>14: PC10<br>15: PC11 | 16: PD9<br>17: PD10<br>18: PD11<br>19: PD12 | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0 | 24: PF1<br>25: PF2<br>26: PF3<br>27: PF4 | 28: PF5<br>29: PF6<br>30: PF7<br>31: PA0 | I2C0 Serial Clock<br>Line input / output. | | 12C0_SDA | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3 | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12 | 8: PB13<br>9: PB14<br>10: PB15<br>11: PC6 | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10 | 16: PC11<br>17: PD9<br>18: PD10<br>19: PD11 | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | I2C0 Serial Data input / output. | | LETIMO_OUT0 | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3 | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12 | 8: PB13<br>9: PB14<br>10: PB15<br>11: PC6 | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10 | 16: PC11<br>17: PD9<br>18: PD10<br>19: PD11 | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | Low Energy Timer<br>LETIM0, output<br>channel 0. | | LETIM0_OUT1 | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4 | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13 | 8: PB14<br>9: PB15<br>10: PC6<br>11: PC7 | 12: PC8<br>13: PC9<br>14: PC10<br>15: PC11 | 16: PD9<br>17: PD10<br>18: PD11<br>19: PD12 | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0 | 24: PF1<br>25: PF2<br>26: PF3<br>27: PF4 | 28: PF5<br>29: PF6<br>30: PF7<br>31: PA0 | Low Energy Timer<br>LETIM0, output<br>channel 1. | | LEU0_RX | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4 | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13 | 8: PB14<br>9: PB15<br>10: PC6<br>11: PC7 | 12: PC8<br>13: PC9<br>14: PC10<br>15: PC11 | 16: PD9<br>17: PD10<br>18: PD11<br>19: PD12 | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0 | 24: PF1<br>25: PF2<br>26: PF3<br>27: PF4 | 28: PF5<br>29: PF6<br>30: PF7<br>31: PA0 | LEUART0 Receive input. | | LEU0_TX | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3 | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12 | 8: PB13<br>9: PB14<br>10: PB15<br>11: PC6 | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10 | 16: PC11<br>17: PD9<br>18: PD10<br>19: PD11 | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | LEUART0 Transmit<br>output. Also used<br>as receive input in<br>half duplex commu-<br>nication. | | LFXTAL_N | 0: PB14 | | | | | | | | Low Frequency<br>Crystal (typically<br>32.768 kHz) nega-<br>tive pin. Also used<br>as an optional ex-<br>ternal clock input<br>pin. | | LFXTAL_P | 0: PB15 | | | | | | | | Low Frequency<br>Crystal (typically<br>32.768 kHz) posi-<br>tive pin. | | PCNT0_S0IN | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3 | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12 | 8: PB13<br>9: PB14<br>10: PB15<br>11: PC6 | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10 | 16: PC11<br>17: PD9<br>18: PD10<br>19: PD11 | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | Pulse Counter<br>PCNT0 input num-<br>ber 0. | | PCNT0_S1IN | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4 | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13 | 8: PB14<br>9: PB15<br>10: PC6<br>11: PC7 | 12: PC8<br>13: PC9<br>14: PC10<br>15: PC11 | 16: PD9<br>17: PD10<br>18: PD11<br>19: PD12 | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0 | 24: PF1<br>25: PF2<br>26: PF3<br>27: PF4 | 28: PF5<br>29: PF6<br>30: PF7<br>31: PA0 | Pulse Counter<br>PCNT0 input num-<br>ber 1. | | PRS_CH0 | 0: PF0<br>1: PF1<br>2: PF2<br>3: PF3 | 4: PF4<br>5: PF5<br>6: PF6<br>7: PF7 | 8: PC6<br>9: PC7<br>10: PC8<br>11: PC9 | 12: PC10<br>13: PC11 | | | | | Peripheral Reflex<br>System PRS, chan-<br>nel 0. | # 7. QFN48 Package Specifications # 7.1 QFN48 Package Dimensions Figure 7.1. QFN48 Package Drawing ### 7.3 QFN48 Package Marking Figure 7.3. QFN48 Package Marking The package marking consists of: - PPPPPPPP The part number designation. - TTTTTT A trace or manufacturing code. The first letter is the device revision. - YY The last 2 digits of the assembly year. - WW The 2-digit workweek when the device was assembled. - # Reserved for future use. Current value is 0. loT Portfolio www.silabs.com/loT SW/HW www.silabs.com/simplicity Quality www.silabs.com/quality Support and Community community.silabs.com #### Disclaimer Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Labs shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any Life Support System without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. #### **Trademark Information** Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, Silabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga®, Bluegiga Logo®, Clockbuilder®, CMEMS®, DSPLL®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZRadio®, EZRadio®, EZRadio®, Gecko®, ISOmodem®, Precision32®, ProSLIC®, Simplicity Studio®, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress® and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders. Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701