# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

## Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                                            |
| Core Size                  | 32-Bit Single-Core                                                         |
| Speed                      | 40MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, SmartCard, SPI, UART/USART                 |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT               |
| Number of I/O              | 32                                                                         |
| Program Memory Size        | 256KB (256K x 8)                                                           |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 32K x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.85V ~ 3.8V                                                               |
| Data Converters            | A/D 24x12b                                                                 |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 125°C (TJ)                                                         |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 48-VFQFN Exposed Pad                                                       |
| Supplier Device Package    | 48-QFN (7x7)                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/efm32jg1b200f256gm48-c0r |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 3. System Overview

## 3.1 Introduction

The EFM32JG1 product family is well suited for any battery operated application as well as other systems requiring high performance and low energy consumption. This section gives a short introduction to the MCU system. The detailed functional description can be found in the EFM32JG1 Reference Manual.

A block diagram of the EFM32JG1 family is shown in Figure 3.1 Detailed EFM32JG1 Block Diagram on page 3. The diagram shows a superset of features available on the family, which vary by OPN. For more information about specific device features, consult Ordering Information.





## 4. Electrical Specifications

#### 4.1 Electrical Characteristics

All electrical parameters in all tables are specified under the following conditions, unless stated otherwise:

- Typical values are based on  $T_{AMB}$ =25 °C and  $V_{DD}$ = 3.3 V, by production test and/or technology characterization.
- Minimum and maximum values represent the worst conditions across supply voltage, process variation, and operating temperature, unless stated otherwise.

Refer to Table 4.2 General Operating Conditions on page 11 for more details about operational supply and temperature limits.

#### 4.1.1 Absolute Maximum Ratings

Stresses above those listed below may cause permanent damage to the device. This is a stress rating only and functional operation of the devices at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. For more information on the available quality and reliability data, see the Quality and Reliability Monitor Report at http://www.silabs.com/support/quality/pages/default.aspx.

| Parameter                                           | Symbol                | Test Condition | Min  | Тур | Max                            | Unit   |
|-----------------------------------------------------|-----------------------|----------------|------|-----|--------------------------------|--------|
| Storage temperature range                           | T <sub>STG</sub>      |                | -50  |     | 150                            | °C     |
| External main supply voltage                        | V <sub>DDMAX</sub>    |                | 0    | _   | 3.8                            | V      |
| External main supply voltage ramp rate              | Vddrampmax            |                | _    | _   | 1                              | V / µs |
| Voltage on any 5V tolerant<br>GPIO pin <sup>1</sup> | V <sub>DIGPIN</sub>   |                | -0.3 | _   | Min of 5.25<br>and IOVDD<br>+2 | V      |
| Voltage on non-5V tolerant<br>GPIO pins             |                       |                | -0.3 |     | IOVDD+0.3                      | V      |
| Voltage on HFXO pins                                | V <sub>HFXOPIN</sub>  |                | -0.3 |     | 1.4                            | V      |
| Total current into VDD power lines (source)         | IVDDMAX               |                | _    | _   | 200                            | mA     |
| Total current into VSS ground lines (sink)          | IVSSMAX               |                | _    |     | 200                            | mA     |
| Current per I/O pin (sink)                          | I <sub>IOMAX</sub>    |                | _    | _   | 50                             | mA     |
| Current per I/O pin (source)                        |                       |                | _    |     | 50                             | mA     |
| Current for all I/O pins (sink)                     | I <sub>IOALLMAX</sub> |                | _    |     | 200                            | mA     |
| Current for all I/O pins<br>(source)                |                       |                | _    |     | 200                            | mA     |
| Voltage difference between<br>AVDD and VREGVDD      | $\Delta V_{DD}$       |                | —    |     | 0.3                            | V      |
| Junction Temperature for -G grade devices           | Тј                    |                | -40  | _   | 105                            | °C     |
| Junction Temperature for -I grade devices           |                       |                | -40  | _   | 125                            | °C     |
|                                                     |                       |                |      |     |                                |        |

## Table 4.1. Absolute Maximum Ratings

#### Note:

1. When a GPIO pin is routed to the analog module through the APORT, the maximum voltage = IOVDD.

#### 4.1.5.2 Current Consumption 3.3 V using DC-DC Converter

Unless otherwise indicated, typical conditions are: VREGVDD = AVDD = IOVDD = 3.3 V, DVDD = 1.8 V DC-DC output.  $T_{OP}$  = 25 °C. Minimum and maximum values in this table represent the worst conditions across supply voltage and process variation at  $T_{OP}$  = 25 °C. See Figure 5.2 EFM32JG1 Typical Application Circuit Using the DC-DC Converter on page 48.

| Parameter                                                  | Symbol           | Test Condition                                                   | Min | Тур  | Max | Unit   |
|------------------------------------------------------------|------------------|------------------------------------------------------------------|-----|------|-----|--------|
| Current consumption in EM0<br>Active mode with all periph- | IACTIVE          | 38.4 MHz crystal, CPU running while loop from flash <sup>2</sup> | _   | 86   | _   | µA/MHz |
| Noise DCM mode <sup>1</sup> .                              |                  | 38 MHz HFRCO, CPU running<br>Prime from flash                    | _   | 63   | _   | µA/MHz |
|                                                            |                  | 38 MHz HFRCO, CPU running while loop from flash                  | _   | 71   | _   | µA/MHz |
|                                                            |                  | 38 MHz HFRCO, CPU running<br>CoreMark from flash                 | _   | 78   | —   | µA/MHz |
|                                                            |                  | 26 MHz HFRCO, CPU running while loop from flash                  | —   | 76   | —   | µA/MHz |
| Current consumption in EM0<br>Active mode with all periph- |                  | 38.4 MHz crystal, CPU running while loop from flash <sup>2</sup> |     | 96   | _   | µA/MHz |
| Noise CCM mode <sup>3</sup> .                              |                  | 38 MHz HFRCO, CPU running<br>Prime from flash                    | _   | 75   | _   | µA/MHz |
|                                                            |                  | 38 MHz HFRCO, CPU running while loop from flash                  | _   | 81   | _   | µA/MHz |
|                                                            |                  | 38 MHz HFRCO, CPU running<br>CoreMark from flash                 | _   | 88   | _   | µA/MHz |
|                                                            |                  | 26 MHz HFRCO, CPU running while loop from flash                  | _   | 94   | _   | µA/MHz |
| Current consumption in EM1                                 | I <sub>EM1</sub> | 38.4 MHz crystal <sup>2</sup>                                    | _   | 47   | _   | µA/MHz |
| als disabled, DCDC in Low                                  |                  | 38 MHz HFRCO                                                     | _   | 32   | _   | µA/MHz |
| Noise DCM mode <sup>1</sup> .                              |                  | 26 MHz HFRCO                                                     | _   | 38   | —   | µA/MHz |
| Current consumption in EM1                                 |                  | 38.4 MHz crystal <sup>2</sup>                                    | _   | 59   | _   | µA/MHz |
| als disabled, DCDC in Low                                  |                  | 38 MHz HFRCO                                                     | _   | 45   | _   | µA/MHz |
| Noise CCM mode <sup>3</sup> .                              |                  | 26 MHz HFRCO                                                     | _   | 58   | —   | µA/MHz |
| Current consumption in EM2<br>Deep Sleep mode. DCDC in     | I <sub>EM2</sub> | Full RAM retention and RTCC running from LFXO                    | _   | 2.5  | _   | μA     |
| Low Power mode <sup>4</sup> .                              |                  | 4 kB RAM retention and RTCC running from LFRCO                   | _   | 2.2  | _   | μA     |
| Current consumption in EM3<br>Stop mode                    | I <sub>EM3</sub> | Full RAM retention and CRYO-<br>TIMER running from ULFRCO        | _   | 2.1  | _   | μA     |
| Current consumption in<br>EM4H Hibernate mode              | I <sub>EM4</sub> | 128 byte RAM retention, RTCC running from LFXO                   | —   | 0.86 |     | μA     |
|                                                            |                  | 128 byte RAM retention, CRYO-<br>TIMER running from ULFRCO       | _   | 0.58 |     | μA     |
|                                                            |                  | 128 byte RAM retention, no RTCC                                  | _   | 0.58 |     | μA     |

## Table 4.6. Current Consumption 3.3V with DC-DC

## 4.1.6 Wake up times

| Parameter                                     | Symbol               | Test Condition            | Min | Тур  | Мах | Unit          |
|-----------------------------------------------|----------------------|---------------------------|-----|------|-----|---------------|
| Wake up from EM2 Deep                         | t <sub>EM2_WU</sub>  | Code execution from flash | _   | 10.7 | —   | μs            |
| Sleep                                         |                      | Code execution from RAM   | _   | 3    | _   | μs            |
| Wakeup time from EM1<br>Sleep                 | t <sub>EM1_WU</sub>  | Executing from flash      | -   | 3    | _   | AHB<br>Clocks |
|                                               |                      | Executing from RAM        | -   | 3    | _   | AHB<br>Clocks |
| Wake up from EM3 Stop                         | t <sub>EM3_WU</sub>  | Executing from flash      | _   | 10.7 | —   | μs            |
|                                               |                      | Executing from RAM        | _   | 3    | _   | μs            |
| Wake up from EM4H Hiber-<br>nate <sup>1</sup> | t <sub>EM4H_WU</sub> | Executing from flash      | _   | 60   | _   | μs            |
| Wake up from EM4S Shut-<br>off <sup>1</sup>   | t <sub>EM4S_WU</sub> |                           | _   | 290  | _   | μs            |
| Note:                                         |                      |                           |     | 1    |     | 1             |

## Table 4.8. Wake up times

1. Time from wakeup request until first instruction is executed. Wakeup results in device reset.

## 4.1.7 Brown Out Detector

## Table 4.9. Brown Out Detector

| Parameter           | Symbol                     | Test Condition               | Min  | Тур | Max  | Unit |
|---------------------|----------------------------|------------------------------|------|-----|------|------|
| DVDDBOD threshold   | V <sub>DVDDBOD</sub>       | DVDD rising                  | _    | _   | 1.62 | V    |
|                     |                            | DVDD falling                 | 1.35 | _   | —    | V    |
| DVDD BOD hysteresis | V <sub>DVDDBOD_HYST</sub>  |                              | _    | 24  | _    | mV   |
| DVDD response time  | t <sub>DVDDBOD_DELAY</sub> | Supply drops at 0.1V/µs rate | _    | 2.4 | _    | μs   |
| AVDD BOD threshold  | VAVDDBOD                   | AVDD rising                  | —    | —   | 1.85 | V    |
|                     |                            | AVDD falling                 | 1.62 | —   | —    | V    |
| AVDD BOD hysteresis | V <sub>AVDDBOD_HYST</sub>  |                              | _    | 21  | _    | mV   |
| AVDD response time  | t <sub>AVDDBOD_DELAY</sub> | Supply drops at 0.1V/µs rate | _    | 2.4 | _    | μs   |
| EM4 BOD threshold   | V <sub>EM4DBOD</sub>       | AVDD rising                  | —    | —   | 1.7  | V    |
|                     |                            | AVDD falling                 | 1.45 | _   | _    | V    |
| EM4 BOD hysteresis  | V <sub>EM4BOD_HYST</sub>   |                              |      | 46  | _    | mV   |
| EM4 response time   | t <sub>EM4BOD_DELAY</sub>  | Supply drops at 0.1V/µs rate | —    | 300 | _    | μs   |

## 4.1.8 Oscillators

# 4.1.8.1 LFXO

# Table 4.10. LFXO

| Parameter                                                | Symbol               | Test Condition                                                         | Min | Тур    | Max | Unit |
|----------------------------------------------------------|----------------------|------------------------------------------------------------------------|-----|--------|-----|------|
| Crystal frequency                                        | f <sub>LFXO</sub>    |                                                                        | _   | 32.768 | _   | kHz  |
| Supported crystal equivalent series resistance (ESR)     | ESR <sub>LFXO</sub>  |                                                                        | _   | _      | 70  | kΩ   |
| Supported range of crystal load capacitance <sup>1</sup> | C <sub>LFXO_CL</sub> |                                                                        | 6   | _      | 18  | pF   |
| On-chip tuning cap range <sup>2</sup>                    | C <sub>LFXO_T</sub>  | On each of LFXTAL_N and LFXTAL_P pins                                  | 8   | _      | 40  | pF   |
| On-chip tuning cap step size                             | SS <sub>LFXO</sub>   |                                                                        | _   | 0.25   | _   | pF   |
| Current consumption after startup <sup>3</sup>           | I <sub>LFXO</sub>    | ESR = 70 kΩ, $C_L$ = 7 pF, GAIN <sup>4</sup> = 3, AGC <sup>4</sup> = 1 | _   | 273    | _   | nA   |
| Start- up time                                           | t <sub>LFXO</sub>    | ESR=70 kΩ, C <sub>L</sub> = 7 pF, GAIN <sup>4</sup> =<br>2             | _   | 308    | —   | ms   |

## Note:

1. Total load capacitance as seen by the crystal

2. The effective load capacitance seen by the crystal will be C<sub>LFXO\_T</sub> /2. This is because each XTAL pin has a tuning cap and the two caps will be seen in series by the crystal.

3. Block is supplied by AVDD if ANASW = 0, or DVDD if ANASW=1 in EMU\_PWRCTRL register

4. In CMU\_LFXOCTRL register

## EFM32JG1 Data Sheet Electrical Specifications

| Parameter                                                                          | Symbol | Test Condition | Min | Тур | Max | Unit |
|------------------------------------------------------------------------------------|--------|----------------|-----|-----|-----|------|
| Note:                                                                              |        |                |     |     |     |      |
| 1. PSRR is referenced to AVDD when ANASW=0 and to DVDD when ANASW=1 in EMU_PWRCTRL |        |                |     |     |     |      |
| 2. In ADCn_CNTL register                                                           |        |                |     |     |     |      |
| 3. In ADCn_BIASPROG reg                                                            | ister  |                |     |     |     |      |
| 4. Derived from ADCCLK                                                             |        |                |     |     |     |      |
|                                                                                    |        |                |     |     |     |      |

## Table 4.19. IDAC

| Parameter                                   | Symbol                   | Test Condition                                                                      | Min  | Тур  | Max | Unit |
|---------------------------------------------|--------------------------|-------------------------------------------------------------------------------------|------|------|-----|------|
| Number of Ranges                            | N <sub>IDAC_RANGES</sub> |                                                                                     | _    | 4    | _   | -    |
| Output Current                              | IIDAC_OUT                | RANGSEL <sup>1</sup> = RANGE0                                                       | 0.05 |      | 1.6 | μA   |
|                                             |                          | RANGSEL <sup>1</sup> = RANGE1                                                       | 1.6  | _    | 4.7 | μA   |
|                                             |                          | RANGSEL <sup>1</sup> = RANGE2                                                       | 0.5  |      | 16  | μA   |
|                                             |                          | RANGSEL <sup>1</sup> = RANGE3                                                       | 2    | —    | 64  | μA   |
| Linear steps within each range              | NIDAC_STEPS              |                                                                                     | —    | 32   | _   |      |
| Step size                                   | SSIDAC                   | RANGSEL <sup>1</sup> = RANGE0                                                       |      | 50   | —   | nA   |
|                                             |                          | RANGSEL <sup>1</sup> = RANGE1                                                       | _    | 100  | _   | nA   |
|                                             |                          | RANGSEL <sup>1</sup> = RANGE2                                                       | _    | 500  | _   | nA   |
|                                             |                          | RANGSEL <sup>1</sup> = RANGE3                                                       | _    | 2    | _   | μA   |
| Total Accuracy, STEPSEL <sup>1</sup> = 0x10 | ACCIDAC                  | EM0 or EM1, AVDD=3.3 V, T = 25<br>°C                                                | -2   |      | 2   | %    |
|                                             |                          | EM0 or EM1                                                                          | -18  | —    | 22  | %    |
|                                             |                          | EM2 or EM3, Source mode,<br>RANGSEL <sup>1</sup> = RANGE0,<br>AVDD=3.3 V, T = 25 °C | _    | -2   |     | %    |
|                                             |                          | EM2 or EM3, Source mode,<br>RANGSEL <sup>1</sup> = RANGE1,<br>AVDD=3.3 V, T = 25 °C |      | -1.7 | _   | %    |
|                                             |                          | EM2 or EM3, Source mode,<br>RANGSEL <sup>1</sup> = RANGE2,<br>AVDD=3.3 V, T = 25 °C | _    | -0.8 | _   | %    |
|                                             |                          | EM2 or EM3, Source mode,<br>RANGSEL <sup>1</sup> = RANGE3,<br>AVDD=3.3 V, T = 25 °C | _    | -0.5 | _   | %    |
|                                             |                          | EM2 or EM3, Sink mode, RANG-<br>SEL <sup>1</sup> = RANGE0, AVDD=3.3 V, T<br>= 25 °C | _    | -0.7 | _   | %    |
|                                             |                          | EM2 or EM3, Sink mode, RANG-<br>SEL <sup>1</sup> = RANGE1, AVDD=3.3 V, T<br>= 25 °C | —    | -0.6 | _   | %    |
|                                             |                          | EM2 or EM3, Sink mode, RANG-<br>SEL <sup>1</sup> = RANGE2, AVDD=3.3 V, T<br>= 25 °C | _    | -0.5 | _   | %    |
|                                             |                          | EM2 or EM3, Sink mode, RANG-<br>SEL <sup>1</sup> = RANGE3, AVDD=3.3 V, T<br>= 25 °C | _    | -0.5 | _   | %    |
| Start up time                               | t <sub>IDAC_SU</sub>     | Output within 1% of steady state value                                              | _    | 5    | _   | μs   |

| Parameter                                                                           | Symbol                   | Test Condition                                                                                    | Min | Тур  | Max | Unit |
|-------------------------------------------------------------------------------------|--------------------------|---------------------------------------------------------------------------------------------------|-----|------|-----|------|
| Settling time, (output settled                                                      | t <sub>IDAC_SETTLE</sub> | Range setting is changed                                                                          | —   | 5    | _   | μs   |
| ue)                                                                                 |                          | Step value is changed                                                                             | —   | 1    | _   | μs   |
| Current consumption in EM0 or EM1 <sup>2</sup>                                      | I <sub>IDAC</sub>        | Source mode, excluding output current                                                             | —   | 8.9  | 13  | μA   |
|                                                                                     |                          | Sink mode, excluding output cur-<br>rent                                                          | —   | 12   | 16  | μA   |
| Current consumption in EM2 or EM3 <sup>2</sup>                                      | -                        | Source mode, excluding output<br>current, duty cycle mode, T = 25<br>°C                           | _   | 1.04 | _   | μA   |
|                                                                                     |                          | Sink mode, excluding output cur-<br>rent, duty cycle mode, T = 25 °C                              | —   | 1.08 | _   | μA   |
|                                                                                     |                          | Source mode, excluding output current, duty cycle mode, $T \ge 85$ °C                             | _   | 8.9  | _   | μA   |
|                                                                                     |                          | Sink mode, excluding output cur-<br>rent, duty cycle mode, $T \ge 85 \degree C$                   | _   | 12   | _   | μA   |
| Output voltage compliance in source mode, source current change relative to current | ICOMP_SRC                | RANGESEL1=0, output voltage =<br>min(V <sub>IOVDD</sub> , V <sub>AVDD</sub> <sup>2</sup> -100 mv) | _   | 0.04 | _   | %    |
| sourced at 0 V                                                                      |                          | RANGESEL1=1, output voltage = min(V <sub>IOVDD</sub> , V <sub>AVDD</sub> <sup>2</sup> -100 mV)    | _   | 0.02 | _   | %    |
|                                                                                     |                          | RANGESEL1=2, output voltage =<br>min(V <sub>IOVDD</sub> , V <sub>AVDD</sub> <sup>2</sup> -150 mV) | _   | 0.02 | _   | %    |
|                                                                                     |                          | RANGESEL1=3, output voltage =<br>min(V <sub>IOVDD</sub> , V <sub>AVDD</sub> <sup>2</sup> -250 mV) | _   | 0.02 | _   | %    |
| Output voltage compliance in sink mode, sink current                                | I <sub>COMP_SINK</sub>   | RANGESEL1=0, output voltage = 100 mV                                                              | _   | 0.18 |     | %    |
| change relative to current sunk at IOVDD                                            |                          | RANGESEL1=1, output voltage = 100 mV                                                              | —   | 0.12 | —   | %    |
|                                                                                     |                          | RANGESEL1=2, output voltage = 150 mV                                                              | _   | 0.08 |     | %    |
|                                                                                     |                          | RANGESEL1=3, output voltage = 250 mV                                                              | —   | 0.02 |     | %    |

Note:

1. In IDAC\_CURPROG register

2. The IDAC is supplied by either AVDD, DVDD, or IOVDD based on the setting of ANASW in the EMU\_PWRCTRL register and PWRSEL in the IDAC\_CTRL register. Setting PWRSEL to 1 selects IOVDD. With PWRSEL cleared to 0, ANASW selects between AVDD (0) and DVDD (1).

## 4.1.15 I2C

## I2C Standard-mode (Sm)

| Parameter                                        | Symbol              | Test Condition | Min | Тур | Max  | Unit |
|--------------------------------------------------|---------------------|----------------|-----|-----|------|------|
| SCL clock frequency <sup>2</sup>                 | f <sub>SCL</sub>    |                | 0   | _   | 100  | kHz  |
| SCL clock low time                               | t <sub>LOW</sub>    |                | 4.7 | —   | —    | μs   |
| SCL clock high time                              | tнigн               |                | 4   | _   | _    | μs   |
| SDA set-up time                                  | t <sub>SU,DAT</sub> |                | 250 | _   | _    | ns   |
| SDA hold time <sup>3</sup>                       | t <sub>HD,DAT</sub> |                | 100 | —   | 3450 | ns   |
| Repeated START condition set-up time             | t <sub>SU,STA</sub> |                | 4.7 | _   | _    | μs   |
| (Repeated) START condition hold time             | t <sub>HD,STA</sub> |                | 4   |     | _    | μs   |
| STOP condition set-up time                       | tsu,sto             |                | 4   | _   | —    | μs   |
| Bus free time between a STOP and START condition | t <sub>BUF</sub>    |                | 4.7 | —   | _    | μs   |

## Table 4.21. I2C Standard-mode (Sm)<sup>1</sup>

Note:

1. For CLHR set to 0 in the I2Cn\_CTRL register

2. For the minimum HFPERCLK frequency required in Standard-mode, refer to the I2C chapter in the reference manual

3. The maximum SDA hold time (t<sub>HD,DAT</sub>) needs to be met only when the device does not stretch the low time of SCL (t<sub>LOW</sub>)

## I2C Fast-mode Plus (Fm+)

| Parameter                                        | Symbol              | Test Condition | Min  | Тур | Max  | Unit |
|--------------------------------------------------|---------------------|----------------|------|-----|------|------|
| SCL clock frequency <sup>2</sup>                 | f <sub>SCL</sub>    |                | 0    | —   | 1000 | kHz  |
| SCL clock low time                               | t <sub>LOW</sub>    |                | 0.5  | —   | _    | μs   |
| SCL clock high time                              | t <sub>HIGH</sub>   |                | 0.26 | _   | _    | μs   |
| SDA set-up time                                  | t <sub>SU,DAT</sub> |                | 50   | _   | _    | ns   |
| SDA hold time                                    | t <sub>HD,DAT</sub> |                | 100  | _   | _    | ns   |
| Repeated START condition set-up time             | t <sub>SU,STA</sub> |                | 0.26 | _   | _    | μs   |
| (Repeated) START condition hold time             | t <sub>HD,STA</sub> |                | 0.26 | _   | _    | μs   |
| STOP condition set-up time                       | t <sub>SU,STO</sub> |                | 0.26 | —   | —    | μs   |
| Bus free time between a STOP and START condition | t <sub>BUF</sub>    |                | 0.5  | _   |      | μs   |

## Table 4.23. I2C Fast-mode Plus (Fm+)<sup>1</sup>

## Note:

1. For CLHR set to 0 or 1 in the I2Cn\_CTRL register

2. For the minimum HFPERCLK frequency required in Fast-mode Plus, refer to the I2C chapter in the reference manual







Figure 4.4. EM1 Sleep Mode Typical Supply Current

Typical supply current for EM2, EM3 and EM4H using standard software libraries from Silicon Laboratories.

| QFN      | 48 Pin# and Name | onality / Description |                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                           |                                                                                                                 |
|----------|------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|
| Pin<br># | Pin Name         | Analog                | Timers                                                                                                                                                                                                                                                                | Communication                                                                                                                                                                                                             | Other                                                                                                           |
| 20       | PD11             | BUSCY<br>BUSDX        | TIM0_CC0 #19<br>TIM0_CC1 #18<br>TIM0_CC2 #17<br>TIM0_CDTI0 #16<br>TIM0_CDTI1 #15<br>TIM0_CDTI2 #14<br>TIM1_CC0 #19<br>TIM1_CC1 #18<br>TIM1_CC2 #17<br>TIM1_CC3 #16 LE-<br>TIM0_OUT0 #19 LE-<br>TIM0_OUT0 #19 LE-<br>TIM0_OUT1 #18<br>PCNT0_S0IN #19<br>PCNT0_S1IN #18 | US0_TX #19 US0_RX<br>#18 US0_CLK #17<br>US0_CS #16 US0_CTS<br>#15 US0_RTS #14<br>US1_TX #19 US1_RX<br>#18 US1_CLK #17<br>US1_CS #16 US1_CTS<br>#15 US1_RTS #14<br>LEU0_TX #19 LEU0_RX<br>#18 I2C0_SDA #19<br>I2C0_SCL #18 | PRS_CH3 #10<br>PRS_CH4 #2 PRS_CH5<br>#1 PRS_CH6 #13<br>ACMP0_O #19<br>ACMP1_O #19                               |
| 21       | PD12             | BUSCX<br>BUSDY        | TIM0_CC0 #20<br>TIM0_CC1 #19<br>TIM0_CC2 #18<br>TIM0_CDTI0 #17<br>TIM0_CDT11 #16<br>TIM0_CDT12 #15<br>TIM1_CC0 #20<br>TIM1_CC1 #19<br>TIM1_CC2 #18<br>TIM1_CC3 #17 LE-<br>TIM0_OUT0 #20 LE-<br>TIM0_OUT1 #19<br>PCNT0_S0IN #20<br>PCNT0_S1IN #19                      | US0_TX #20 US0_RX<br>#19 US0_CLK #18<br>US0_CS #17 US0_CTS<br>#16 US0_RTS #15<br>US1_TX #20 US1_RX<br>#19 US1_CLK #18<br>US1_CS #17 US1_CTS<br>#16 US1_RTS #15<br>LEU0_TX #20 LEU0_RX<br>#19 I2C0_SDA #20<br>I2C0_SCL #19 | PRS_CH3 #11<br>PRS_CH4 #3 PRS_CH5<br>#2 PRS_CH6 #14<br>ACMP0_O #20<br>ACMP1_O #20                               |
| 22       | PD13             | BUSCY<br>BUSDX        | TIM0_CC0 #21<br>TIM0_CC1 #20<br>TIM0_CC2 #19<br>TIM0_CDTI0 #18<br>TIM0_CDTI1 #17<br>TIM0_CDTI2 #16<br>TIM1_CC0 #21<br>TIM1_CC1 #20<br>TIM1_CC2 #19<br>TIM1_CC3 #18 LE-<br>TIM0_OUT0 #21 LE-<br>TIM0_OUT0 #21 LE-<br>TIM0_OUT1 #20<br>PCNT0_S0IN #21<br>PCNT0_S1IN #20 | US0_TX #21 US0_RX<br>#20 US0_CLK #19<br>US0_CS #18 US0_CTS<br>#17 US0_RTS #16<br>US1_TX #21 US1_RX<br>#20 US1_CLK #19<br>US1_CS #18 US1_CTS<br>#17 US1_RTS #16<br>LEU0_TX #21 LEU0_RX<br>#20 I2C0_SDA #21<br>I2C0_SCL #20 | PRS_CH3 #12<br>PRS_CH4 #4 PRS_CH5<br>#3 PRS_CH6 #15<br>ACMP0_O #21<br>ACMP1_O #21                               |
| 23       | PD14             | BUSCX<br>BUSDY        | TIM0_CC0 #22<br>TIM0_CC1 #21<br>TIM0_CC2 #20<br>TIM0_CDTI0 #19<br>TIM0_CDTI1 #18<br>TIM0_CDTI2 #17<br>TIM1_CC0 #22<br>TIM1_CC1 #21<br>TIM1_CC2 #20<br>TIM1_CC3 #19 LE-<br>TIM0_OUT0 #22 LE-<br>TIM0_OUT0 #22 LE-<br>TIM0_OUT1 #21<br>PCNT0_S0IN #22<br>PCNT0_S1IN #21 | US0_TX #22 US0_RX<br>#21 US0_CLK #20<br>US0_CS #19 US0_CTS<br>#18 US0_RTS #17<br>US1_TX #22 US1_RX<br>#21 US1_CLK #20<br>US1_CS #19 US1_CTS<br>#18 US1_RTS #17<br>LEU0_TX #22 LEU0_RX<br>#21 I2C0_SDA #22<br>I2C0_SCL #21 | CMU_CLK0 #5<br>PRS_CH3 #13<br>PRS_CH4 #5 PRS_CH5<br>#4 PRS_CH6 #16<br>ACMP0_O #22<br>ACMP1_O #22<br>GPIO_EM4WU4 |

## EFM32JG1 Data Sheet Pin Definitions

| QFN      | 48 Pin# and Name | Pin Alternate Functionality / Description |                                                                                                                                                                                                                                                             |                                                                                                                                                                                                               |                                                                                                         |  |  |  |  |
|----------|------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--|--|--|--|
| Pin<br># | Pin Name         | Analog                                    | Timers                                                                                                                                                                                                                                                      | Communication                                                                                                                                                                                                 | Other                                                                                                   |  |  |  |  |
| 32       | PB12             | BUSCX<br>BUSDY                            | TIM0_CC0 #7<br>TIM0_CC1 #6<br>TIM0_CC2 #5<br>TIM0_CDTI0 #4<br>TIM0_CDTI1 #3<br>TIM0_CDTI2 #2<br>TIM1_CC0 #7<br>TIM1_CC1 #6<br>TIM1_CC2 #5<br>TIM1_CC3 #4 LE-<br>TIM0_OUT0 #7 LE-<br>TIM0_OUT1 #6<br>PCNT0_S0IN #7<br>PCNT0_S1IN #6                          | US0_TX #7 US0_RX #6<br>US0_CLK #5 US0_CS<br>#4 US0_CTS #3<br>US0_RTS #2 US1_TX<br>#7 US1_RX #6<br>US1_CLK #5 US1_CS<br>#4 US1_CTS #3<br>US1_RTS #2 LEU0_TX<br>#7 LEU0_RX #6<br>I2C0_SDA #7 I2C0_SCL<br>#6     | PRS_CH6 #7 PRS_CH7<br>#6 PRS_CH8 #5<br>PRS_CH9 #4 ACMP0_O<br>#7 ACMP1_O #7                              |  |  |  |  |
| 33       | PB13             | BUSCY<br>BUSDX                            | TIM0_CC0 #8<br>TIM0_CC1 #7<br>TIM0_CC2 #6<br>TIM0_CDTI0 #5<br>TIM0_CDTI1 #4<br>TIM0_CDTI2 #3<br>TIM1_CC0 #8<br>TIM1_CC1 #7<br>TIM1_CC2 #6<br>TIM1_CC3 #5 LE-<br>TIM0_OUT0 #8 LE-<br>TIM0_OUT0 #8 LE-<br>TIM0_OUT1 #7<br>PCNT0_S0IN #8<br>PCNT0_S1IN #7      | US0_TX #8 US0_RX #7<br>US0_CLK #6 US0_CS<br>#5 US0_CTS #4<br>US0_RTS #3 US1_TX<br>#8 US1_RX #7<br>US1_CLK #6 US1_CS<br>#5 US1_CTS #4<br>US1_RTS #3 LEU0_TX<br>#8 LEU0_RX #7<br>I2C0_SDA #8 I2C0_SCL<br>#7     | PRS_CH6 #8 PRS_CH7<br>#7 PRS_CH8 #6<br>PRS_CH9 #5 ACMP0_0<br>#8 ACMP1_0 #8<br>DBG_SW0 #1<br>GPI0_EM4WU9 |  |  |  |  |
| 34       | AVDD             | Analog power supply .                     |                                                                                                                                                                                                                                                             |                                                                                                                                                                                                               |                                                                                                         |  |  |  |  |
| 35       | PB14             | LFXTAL_N<br>BUSCX<br>BUSDY                | TIM0_CC0 #9<br>TIM0_CC1 #8<br>TIM0_CC2 #7<br>TIM0_CDTI0 #6<br>TIM0_CDTI1 #5<br>TIM0_CDTI2 #4<br>TIM1_CC0 #9<br>TIM1_CC1 #8<br>TIM1_CC2 #7<br>TIM1_CC3 #6 LE-<br>TIM0_OUT0 #9 LE-<br>TIM0_OUT1 #8<br>PCNT0_S0IN #9<br>PCNT0_S1IN #8                          | US0_TX #9 US0_RX #8<br>US0_CLK #7 US0_CS<br>#6 US0_CTS #5<br>US0_RTS #4 US1_TX<br>#9 US1_RX #8<br>US1_CLK #7 US1_CS<br>#6 US1_CTS #5<br>US1_RTS #4 LEU0_TX<br>#9 LEU0_RX #8<br>I2C0_SDA #9 I2C0_SCL<br>#8     | CMU_CLK1 #1<br>PRS_CH6 #9 PRS_CH7<br>#8 PRS_CH8 #7<br>PRS_CH9 #6 ACMP0_O<br>#9 ACMP1_O #9               |  |  |  |  |
| 36       | PB15             | LFXTAL_P<br>BUSCY<br>BUSDX                | TIM0_CC0 #10<br>TIM0_CC1 #9<br>TIM0_CC2 #8<br>TIM0_CDTI0 #7<br>TIM0_CDTI1 #6<br>TIM0_CDTI2 #5<br>TIM1_CC0 #10<br>TIM1_CC1 #9<br>TIM1_CC2 #8<br>TIM1_CC3 #7 LE-<br>TIM0_OUT0 #10 LE-<br>TIM0_OUT0 #10 LE-<br>TIM0_OUT1 #9<br>PCNT0_S0IN #10<br>PCNT0_S1IN #9 | US0_TX #10 US0_RX<br>#9 US0_CLK #8<br>US0_CS #7 US0_CTS<br>#6 US0_RTS #5<br>US1_TX #10 US1_RX<br>#9 US1_CLK #8<br>US1_CS #7 US1_CTS<br>#6 US1_RTS #5<br>LEU0_TX #10 LEU0_RX<br>#9 I2C0_SDA #10<br>I2C0_SCL #9 | CMU_CLK0 #1<br>PRS_CH6 #10<br>PRS_CH7 #9 PRS_CH8<br>#8 PRS_CH9 #7<br>ACMP0_O #10<br>ACMP1_O #10         |  |  |  |  |

#### 6.1.1 EFM32JG1 QFN48 with DC-DC GPIO Overview

The GPIO pins are organized as 16-bit ports indicated by letters (A, B, C...), and the individual pins on each port are indicated by a number from 15 down to 0.

| Port   | Pin<br>15    | Pin<br>14    | Pin<br>13    | Pin<br>12    | Pin<br>11    | Pin<br>10    | Pin 9       | Pin 8       | Pin 7       | Pin 6       | Pin 5       | Pin 4       | Pin 3       | Pin 2       | Pin 1       | Pin 0       |
|--------|--------------|--------------|--------------|--------------|--------------|--------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| Port A | -            | -            | -            | -            | -            | -            | -           | -           | -           | -           | PA5<br>(5V) | PA4<br>(5V) | PA3<br>(5V) | PA2<br>(5V) | PA1         | PA0         |
| Port B | PB15         | PB14         | PB13<br>(5V) | PB12<br>(5V) | PB11<br>(5V) | -            | -           | -           | -           | -           | -           | -           | -           | -           | -           | -           |
| Port C | -            | -            | -            | -            | PC11<br>(5V) | PC10<br>(5V) | PC9<br>(5V) | PC8<br>(5V) | PC7<br>(5V) | PC6<br>(5V) | -           | -           | -           | -           | -           | -           |
| Port D | PD15<br>(5V) | PD14<br>(5V) | PD13<br>(5V) | PD12<br>(5V) | PD11<br>(5V) | PD10<br>(5V) | PD9<br>(5V) | -           | -           | -           | -           | -           | -           | -           | -           | -           |
| Port F | -            | -            | -            | -            | -            | -            | -           | -           | PF7<br>(5V) | PF6<br>(5V) | PF5<br>(5V) | PF4<br>(5V) | PF3<br>(5V) | PF2<br>(5V) | PF1<br>(5V) | PF0<br>(5V) |

### Table 6.2. QFN48 with DC-DC GPIO Pinout

#### Note:

1. GPIO with 5V tolerance are indicated by (5V).

2. The pins PA4, PA3, PA2, PB13, PB12, PB11, PD15, PD14, and PD13 will not be 5V tolerant on all future devices. In order to preserve upgrade options with full hardware compatibility, do not use these pins with 5V domains.

| QFN      | 32 Pin# and Name | Pin Alternate Functionality / Description |                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                       |                                                                                                   |  |  |  |  |
|----------|------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|--|--|--|--|
| Pin<br># | Pin Name         | Analog                                    | Timers                                                                                                                                                                                                                                                              | Communication                                                                                                                                                                                                         | Other                                                                                             |  |  |  |  |
| 24       | PB15             | LFXTAL_P<br>BUSCY<br>BUSDX                | TIM0_CC0 #10<br>TIM0_CC1 #9<br>TIM0_CC2 #8<br>TIM0_CDTI0 #7<br>TIM0_CDTI1 #6<br>TIM0_CDTI2 #5<br>TIM1_CC0 #10<br>TIM1_CC1 #9<br>TIM1_CC2 #8<br>TIM1_CC3 #7 LE-<br>TIM0_OUT0 #10 LE-<br>TIM0_OUT1 #9<br>PCNT0_S0IN #10<br>PCNT0_S1IN #9                              | US0_TX #10 US0_RX<br>#9 US0_CLK #8<br>US0_CS #7 US0_CTS<br>#6 US0_RTS #5<br>US1_TX #10 US1_RX<br>#9 US1_CLK #8<br>US1_CS #7 US1_CTS<br>#6 US1_RTS #5<br>LEU0_TX #10 LEU0_RX<br>#9 I2C0_SDA #10<br>I2C0_SCL #9         | CMU_CLK0 #1<br>PRS_CH6 #10<br>PRS_CH7 #9 PRS_CH8<br>#8 PRS_CH9 #7<br>ACMP0_O #10<br>ACMP1_O #10   |  |  |  |  |
| 25       | DVDD             | Digital power supply .                    |                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                       |                                                                                                   |  |  |  |  |
| 26       | DECOUPLE         | Decouple output for on-ch                 | ip voltage regulator. An ext                                                                                                                                                                                                                                        | ernal decoupling capacitor                                                                                                                                                                                            | is required at this pin.                                                                          |  |  |  |  |
| 27       | IOVDD            | Digital IO power supply .                 |                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                       |                                                                                                   |  |  |  |  |
| 28       | PC7              | BUSAY<br>BUSBX                            | TIM0_CC0 #12<br>TIM0_CC1 #11<br>TIM0_CC2 #10<br>TIM0_CDTI0 #9<br>TIM0_CDTI1 #8<br>TIM0_CDT12 #7<br>TIM1_CC0 #12<br>TIM1_CC1 #11<br>TIM1_CC2 #10<br>TIM1_CC3 #9 LE-<br>TIM0_OUT0 #12 LE-<br>TIM0_OUT1 #11<br>PCNT0_S0IN #12<br>PCNT0_S1IN #11                        | US0_TX #12 US0_RX<br>#11 US0_CLK #10<br>US0_CS #9 US0_CTS<br>#8 US0_RTS #7<br>US1_TX #12 US1_RX<br>#11 US1_CLK #10<br>US1_CS #9 US1_CTS<br>#8 US1_RTS #7<br>LEU0_TX #12 LEU0_RX<br>#11 I2C0_SDA #12<br>I2C0_SCL #11   | CMU_CLK1 #2<br>PRS_CH0 #9 PRS_CH9<br>#12 PRS_CH10 #1<br>PRS_CH11 #0<br>ACMP0_O #12<br>ACMP1_O #12 |  |  |  |  |
| 29       | PC8              | BUSAX<br>BUSBY                            | TIM0_CC0 #13<br>TIM0_CC1 #12<br>TIM0_CC2 #11<br>TIM0_CDTI0 #10<br>TIM0_CDTI1 #9<br>TIM0_CDT12 #8<br>TIM1_CC0 #13<br>TIM1_CC1 #12<br>TIM1_CC2 #11<br>TIM1_CC3 #10 LE-<br>TIM0_OUT0 #13 LE-<br>TIM0_OUT0 #13 LE-<br>TIM0_OUT1 #12<br>PCNT0_S0IN #13<br>PCNT0_S1IN #12 | US0_TX #13 US0_RX<br>#12 US0_CLK #11<br>US0_CS #10 US0_CTS<br>#9 US0_RTS #8<br>US1_TX #13 US1_RX<br>#12 US1_CLK #11<br>US1_CS #10 US1_CTS<br>#9 US1_RTS #8<br>LEU0_TX #13 LEU0_RX<br>#12 I2C0_SDA #13<br>I2C0_SCL #12 | PRS_CH0 #10<br>PRS_CH9 #13<br>PRS_CH10 #2<br>PRS_CH11 #1<br>ACMP0_O #13<br>ACMP1_O #13            |  |  |  |  |

## 6.3.1 EFM32JG1 QFN32 with DC-DC GPIO Overview

The GPIO pins are organized as 16-bit ports indicated by letters (A, B, C...), and the individual pins on each port are indicated by a number from 15 down to 0.

| Port   | Pin<br>15    | Pin<br>14    | Pin<br>13    | Pin<br>12    | Pin<br>11    | Pin<br>10    | Pin 9       | Pin 8 | Pin 7 | Pin 6 | Pin 5 | Pin 4 | Pin 3       | Pin 2       | Pin 1       | Pin 0       |
|--------|--------------|--------------|--------------|--------------|--------------|--------------|-------------|-------|-------|-------|-------|-------|-------------|-------------|-------------|-------------|
| Port A | -            | -            | -            | -            | -            | -            | -           | -     | -     | -     | -     | -     | -           | -           | PA1         | PA0         |
| Port B | PB15         | PB14         | PB13<br>(5V) | PB12<br>(5V) | PB11<br>(5V) | -            | -           | -     | -     | -     | -     | -     | -           | -           | -           | -           |
| Port C | -            | -            | -            | -            | PC11<br>(5V) | PC10<br>(5V) | -           | -     | -     | -     | -     | -     | -           | -           | -           | -           |
| Port D | PD15<br>(5V) | PD14<br>(5V) | PD13<br>(5V) | PD12<br>(5V) | PD11<br>(5V) | PD10<br>(5V) | PD9<br>(5V) | -     | -     | -     | -     | -     | -           | -           | -           | -           |
| Port F | -            | -            | -            | -            | -            | -            | -           | -     | -     | -     | -     | -     | PF3<br>(5V) | PF2<br>(5V) | PF1<br>(5V) | PF0<br>(5V) |

## Table 6.6. QFN32 with DC-DC GPIO Pinout

Note:

1. GPIO with 5V tolerance are indicated by (5V).

2. The pins PB13, PB12, PB11, PD15, PD14, and PD13 will not be 5V tolerant on all future devices. In order to preserve upgrade options with full hardware compatibility, do not use these pins with 5V domains.

| Alternate     |                                      |                                         |                                           |                                            |                                             |                                              |                                          |                                          |                                                                                                                                     |
|---------------|--------------------------------------|-----------------------------------------|-------------------------------------------|--------------------------------------------|---------------------------------------------|----------------------------------------------|------------------------------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| Functionality | 0 - 3                                | 4 - 7                                   | 8 - 11                                    | 12 - 15                                    | 16 - 19                                     | 20 - 23                                      | 24 - 27                                  | 28 - 31                                  | Description                                                                                                                         |
| GPIO_EM4WU12  | 0: PC10                              |                                         |                                           |                                            |                                             |                                              |                                          |                                          | Pin can be used to<br>wake the system<br>up from EM4                                                                                |
| I2C0_SCL      | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4 | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13 | 8: PB14<br>9: PB15<br>10: PC6<br>11: PC7  | 12: PC8<br>13: PC9<br>14: PC10<br>15: PC11 | 16: PD9<br>17: PD10<br>18: PD11<br>19: PD12 | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0  | 24: PF1<br>25: PF2<br>26: PF3<br>27: PF4 | 28: PF5<br>29: PF6<br>30: PF7<br>31: PA0 | I2C0 Serial Clock<br>Line input / output.                                                                                           |
| I2C0_SDA      | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3 | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12  | 8: PB13<br>9: PB14<br>10: PB15<br>11: PC6 | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10  | 16: PC11<br>17: PD9<br>18: PD10<br>19: PD11 | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | I2C0 Serial Data in-<br>put / output.                                                                                               |
| LETIM0_OUT0   | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3 | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12  | 8: PB13<br>9: PB14<br>10: PB15<br>11: PC6 | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10  | 16: PC11<br>17: PD9<br>18: PD10<br>19: PD11 | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | Low Energy Timer<br>LETIM0, output<br>channel 0.                                                                                    |
| LETIM0_OUT1   | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4 | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13 | 8: PB14<br>9: PB15<br>10: PC6<br>11: PC7  | 12: PC8<br>13: PC9<br>14: PC10<br>15: PC11 | 16: PD9<br>17: PD10<br>18: PD11<br>19: PD12 | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0  | 24: PF1<br>25: PF2<br>26: PF3<br>27: PF4 | 28: PF5<br>29: PF6<br>30: PF7<br>31: PA0 | Low Energy Timer<br>LETIM0, output<br>channel 1.                                                                                    |
| LEU0_RX       | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4 | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13 | 8: PB14<br>9: PB15<br>10: PC6<br>11: PC7  | 12: PC8<br>13: PC9<br>14: PC10<br>15: PC11 | 16: PD9<br>17: PD10<br>18: PD11<br>19: PD12 | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0  | 24: PF1<br>25: PF2<br>26: PF3<br>27: PF4 | 28: PF5<br>29: PF6<br>30: PF7<br>31: PA0 | LEUART0 Receive input.                                                                                                              |
| LEU0_TX       | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3 | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12  | 8: PB13<br>9: PB14<br>10: PB15<br>11: PC6 | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10  | 16: PC11<br>17: PD9<br>18: PD10<br>19: PD11 | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | LEUART0 Transmit<br>output. Also used<br>as receive input in<br>half duplex commu-<br>nication.                                     |
| LFXTAL_N      | 0: PB14                              |                                         |                                           |                                            |                                             |                                              |                                          |                                          | Low Frequency<br>Crystal (typically<br>32.768 kHz) nega-<br>tive pin. Also used<br>as an optional ex-<br>ternal clock input<br>pin. |
| LFXTAL_P      | 0: PB15                              |                                         |                                           |                                            |                                             |                                              |                                          |                                          | Low Frequency<br>Crystal (typically<br>32.768 kHz) posi-<br>tive pin.                                                               |
| PCNT0_S0IN    | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3 | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12  | 8: PB13<br>9: PB14<br>10: PB15<br>11: PC6 | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10  | 16: PC11<br>17: PD9<br>18: PD10<br>19: PD11 | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | Pulse Counter<br>PCNT0 input num-<br>ber 0.                                                                                         |
| PCNT0_S1IN    | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4 | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13 | 8: PB14<br>9: PB15<br>10: PC6<br>11: PC7  | 12: PC8<br>13: PC9<br>14: PC10<br>15: PC11 | 16: PD9<br>17: PD10<br>18: PD11<br>19: PD12 | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0  | 24: PF1<br>25: PF2<br>26: PF3<br>27: PF4 | 28: PF5<br>29: PF6<br>30: PF7<br>31: PA0 | Pulse Counter<br>PCNT0 input num-<br>ber 1.                                                                                         |
| PRS_CH0       | 0: PF0<br>1: PF1<br>2: PF2<br>3: PF3 | 4: PF4<br>5: PF5<br>6: PF6<br>7: PF7    | 8: PC6<br>9: PC7<br>10: PC8<br>11: PC9    | 12: PC10<br>13: PC11                       |                                             |                                              |                                          |                                          | Peripheral Reflex<br>System PRS, chan-<br>nel 0.                                                                                    |



Figure 7.3. QFN48 Package Marking

The package marking consists of:

- PPPPPPPP The part number designation.
- TTTTTT A trace or manufacturing code. The first letter is the device revision.
- YY The last 2 digits of the assembly year.
- WW The 2-digit workweek when the device was assembled.
- # Reserved for future use. Current value is 0.

## Table 8.2. QFN32 PCB Land Pattern Dimensions

| Dimension | Тур  |
|-----------|------|
| S1        | 4.01 |
| S         | 4.01 |
| L1        | 3.50 |
| W1        | 3.50 |
| e         | 0.50 |
| W         | 0.26 |
| L         | 0.86 |

### Note:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. This Land Pattern Design is based on the IPC-7351 guidelines.

3. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 µm minimum, all the way around the pad.

4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.

5. The stencil thickness should be 0.125 mm (5 mils).

6. The ratio of stencil aperture to land pad size can be 1:1 for all perimeter pads.

7. A 3x3 array of 0.85 mm square openings on a 1.00 mm pitch can be used for the center ground pad.

8. A No-Clean, Type-3 solder paste is recommended.

9. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.





The package marking consists of:

- PPPPPPPP The part number designation.
- TTTTTT A trace or manufacturing code. The first letter is the device revision.
- YY The last 2 digits of the assembly year.
- WW The 2-digit workweek when the device was assembled.
- # Reserved for future use. Current value is 0.