Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mkl36z256vll4r | |----------------------------|------------------------------------------------------------------------| | Supplier Device Package | 100-LQFP (14x14) | | Package / Case | 100-LQFP | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 105°C (TA) | | Oscillator Type | Internal | | Data Converters | A/D - 16bit; D/A - 12bit | | Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V | | RAM Size | 32K x 8 | | EEPROM Size | - | | Program Memory Type | FLASH | | Program Memory Size | 256KB (256K x 8) | | Number of I/O | 84 | | Peripherals | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, LCD, LVD, POR, PWM, WDT | | Connectivity | I <sup>2</sup> C, LINbus, SPI, UART/USART | | Speed | 48MHz | | Core Size | 32-Bit Single-Core | | Core Processor | ARM® Cortex®-M0+ | | Product Status | Active | | Details | | - 16-bit low-power timer (LPTMR) - · Real time clock #### Security and integrity modules • 80-bit unique identification number per chip ### Ordering Information <sup>1</sup> | Part Number | Memory | | Maximum number of I\O's | |---------------|------------|-----------|-------------------------| | | Flash (KB) | SRAM (KB) | | | MKL36Z64VLH4 | 64 | 8 | 54 | | MKL36Z128VLH4 | 128 | 16 | 54 | | MKL36Z256VLH4 | 256 | 32 | 54 | | MKL36Z256VMP4 | 256 | 32 | 54 | | MKL36Z64VLL4 | 64 | 8 | 84 | | MKL36Z128VLL4 | 128 | 16 | 84 | | MKL36Z256VLL4 | 256 | 32 | 84 | | MKL36Z128VMC4 | 128 | 16 | 84 | | MKL36Z256VMC4 | 256 | 32 | 84 | <sup>1.</sup> To confirm current availability of ordererable part numbers, go to <a href="http://www.freescale.com">http://www.freescale.com</a> and perform a part number search. #### **Related Resources** | Туре | Description | Resource | |---------------------|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------| | Selector Guide | The Freescale Solution Advisor is a web-based tool that features interactive application wizards and a dynamic product selector. | Solution Advisor | | Reference<br>Manual | The Reference Manual contains a comprehensive description of the structure and function (operation) of a device. | KL36P121M48SF4RM <sup>1</sup> | | Data Sheet | The Data Sheet includes electrical characteristics and signal connections. | KL36P121M48SF4 <sup>1</sup> | | Chip Errata | The chip mask set Errata provides additional or corrective information for a particular device mask set. | KINETIS_L_xN40H <sup>2</sup> | | Package | Package dimensions are provided in package drawings. | LQFP 64-pin: 98ASS23234W <sup>1</sup> | | drawing | | MAPBGA 64-pin: 98ASA00420D <sup>1</sup> | | | | LQFP 100-pin: 98ASS23308W <sup>1</sup> | | | | MAPBGA 121-pin: 98ASA00344D <sup>1</sup> | - 1. To find the associated resource, go to http://www.freescale.com and perform a search using this term. - 2. To find the associated resource, go to http://www.freescale.com and perform a search using this term with the "x" replaced by the revision of the device you are using. # 1 Ratings ## 1.1 Thermal handling ratings Table 1. Thermal handling ratings | Symbol | Description | Min. | Max. | Unit | Notes | |------------------|-------------------------------|-------------|------|------|-------| | T <sub>STG</sub> | Storage temperature | <b>-</b> 55 | 150 | °C | 1 | | T <sub>SDR</sub> | Solder temperature, lead-free | 1 | 260 | °C | 2 | - 1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life. - 2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices. # 1.2 Moisture handling ratings Table 2. Moisture handling ratings | Symbol | Description | Min. | Max. | Unit | Notes | |--------|----------------------------|------|------|------|-------| | MSL | Moisture sensitivity level | | 3 | | 1 | <sup>1.</sup> Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices. ### 1.3 ESD handling ratings Table 3. ESD handling ratings | Symbol | Description | Min. | Max. | Unit | Notes | |------------------|-------------------------------------------------------|-------|-------|------|-------| | V <sub>HBM</sub> | Electrostatic discharge voltage, human body model | -2000 | +2000 | V | 1 | | V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500 | +500 | V | 2 | | I <sub>LAT</sub> | Latch-up current at ambient temperature of 105 °C | -100 | +100 | mA | 3 | - Determined according to JEDEC Standard JESD22-A114, Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM). - 2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components. - 3. Determined according to JEDEC Standard JESD78, IC Latch-Up Test. Table 9. Power consumption operating behaviors (continued) | Symbol | Description | | Тур. | Max | Unit | Note | |-----------------------|----------------------------------------------|-----------|-------|-------|------|------| | I <sub>DD_LLS</sub> | Low leakage stop mode current at 3.0 | at 25 °C | 2.00 | 2.7 | μΑ | _ | | | V | at 50 °C | 3.96 | 5.14 | μΑ | | | | | at 70 °C | 7.77 | 10.71 | μΑ | | | | | at 85 °C | 14.15 | 18.79 | μA | | | | | at 105 °C | 33.20 | 43.67 | μA | | | I <sub>DD_VLLS3</sub> | Very low-leakage stop mode 3 current | at 25 °C | 1.5 | 2.2 | μA | _ | | | at 3.0 V | at 50 °C | 2.83 | 3.55 | μA | | | | | at 70 °C | 5.53 | 7.26 | μA | | | | | at 85 °C | 9.92 | 12.71 | μA | | | | | at 105 °C | 22.90 | 29.23 | μΑ | | | I <sub>DD_VLLS1</sub> | Very low-leakage stop mode 1 current at 3.0V | at 25 °C | 0.71 | 1.2 | μA | _ | | | | at 50 °C | 1.27 | 1.9 | μA | | | | | at 70 °C | 2.48 | 3.51 | μΑ | | | | | at 85 °C | 4.65 | 6.29 | μA | | | | | at 105 °C | 11.55 | 14.34 | μA | | | I <sub>DD_VLLS0</sub> | Very low-leakage stop mode 0 current | at 25 °C | 0.41 | 0.9 | μA | _ | | | (SMC_STOPCTRL[PORPO] = 0) at 3.0 | at 50 °C | 0.96 | 1.56 | μA | | | | V | at 70 °C | 2.17 | 3.1 | μA | | | | | at 85 °C | 4.35 | 5.32 | μA | | | | | at 105 °C | 11.24 | 14.00 | μA | | | I <sub>DD_VLLS0</sub> | Very low-leakage stop mode 0 current | at 25 °C | 0.23 | 0.69 | μA | 7 | | | (SMC_STOPCTRL[PORPO] = 1) at 3.0 V | at 50 °C | 0.77 | 1.35 | μA | | | | V | at 70 °C | 1.98 | 2.52 | μA | | | | | at 85 °C | 4.16 | 5.14 | μA | | | | | at 105 °C | 11.05 | 13.80 | μΑ | | - 1. The analog supply current is the sum of the active or disabled current for each of the analog modules on the device. See each module's specification for its supply current. - 2. MCG configured for PEE mode. CoreMark benchmark compiled using IAR 6.40 with optimization level high, optimized for balanced. - 3. MCG configured for FEI mode. - 4. Incremental current consumption from peripheral activity is not included. - 5. MCG configured for BLPI mode. CoreMark benchmark compiled using IAR 6.40 with optimization level high, optimized for balanced. - 6. MCG configured for BLPI mode. - 7. No brownout. Table 10. Low power mode peripheral adders — typical value (continued) | Symbol | Description | | Temperature (°C) | | | | | Unit | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------|-----|-----|-----|-----|------| | | | -40 | 25 | 50 | 70 | 85 | 105 | | | I <sub>BG</sub> | Bandgap adder when BGEN bit is set and device is placed in VLPx, LLS, or VLLSx mode. | 45 | 45 | 45 | 45 | 45 | 45 | μА | | I <sub>ADC</sub> | ADC peripheral adder combining the measured values at V <sub>DD</sub> and V <sub>DDA</sub> by placing the device in STOP or VLPS mode. ADC is configured for low power mode using the internal clock and continuous conversions. | 366 | 366 | 366 | 366 | 366 | 366 | μА | | I <sub>LCD</sub> | LCD peripheral adder measured by placing the device in VLLS1 mode with external 32 kHz crystal enabled by means of the OSC0_CR[EREFSTEN, EREFSTEN] bits. VIREG disabled, resistor bias network enabled, 1/8 duty cycle, 8 x 36 configuration for driving 288 Segments, 32 Hz frame rate, no LCD glass connected. Includes ERCLK32K (32 kHz external crystal) power consumption. | 5 | 5 | 5 | 5 | 5 | 5 | μΑ | ### 2.2.5.1 Diagram: Typical IDD\_RUN operating behavior The following data was measured under these conditions: - MCG in FBE for run mode, and BLPE for VLPR mode - No GPIOs toggled - Code execution from flash with cache enabled - For the ALLOFF curve, all peripheral clocks are disabled except FTFA ### 3.1.1 SWD electricals Table 17. SWD full voltage range electricals | Symbol | Description | Min. | Max. | Unit | |--------|-------------------------------------------------|------|------|------| | | Operating voltage | 1.71 | 3.6 | V | | J1 | SWD_CLK frequency of operation | | | | | | Serial wire debug | 0 | 25 | MHz | | J2 | SWD_CLK cycle period | 1/J1 | _ | ns | | J3 | SWD_CLK clock pulse width | | | | | | Serial wire debug | 20 | _ | ns | | J4 | SWD_CLK rise and fall times | _ | 3 | ns | | J9 | SWD_DIO input data setup time to SWD_CLK rise | 10 | _ | ns | | J10 | SWD_DIO input data hold time after SWD_CLK rise | 0 | _ | ns | | J11 | SWD_CLK high to SWD_DIO data valid | _ | 32 | ns | | J12 | SWD_CLK high to SWD_DIO high-Z | 5 | _ | ns | Figure 5. Serial wire clock input timing Table 18. MCG specifications (continued) | Symbol | Description | | Min. | Тур. | Max. | Unit | Notes | |--------------------------|----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-----------|---------|-----------------------|-------| | $\Delta f_{dco\_t}$ | | trimmed average DCO output<br>Itage and temperature | _ | +0.5/-0.7 | ± 3 | %f <sub>dco</sub> | 1, 2 | | $\Delta f_{dco\_t}$ | | Total deviation of trimmed average DCO output frequency over fixed voltage and temperature range of 0-70 °C | | | ± 1.5 | %f <sub>dco</sub> | 1, 2 | | f <sub>intf_ft</sub> | | Internal reference frequency (fast clock) — factory trimmed at nominal V <sub>DD</sub> and 25 °C | | | _ | MHz | | | ∆f <sub>intf_ft</sub> | (fast clock) over te | Frequency deviation of internal reference clock (fast clock) over temperature and voltage — factory trimmed at nominal V <sub>DD</sub> and 25 °C | | | ± 3 | %f <sub>intf_ft</sub> | 2 | | f <sub>intf_t</sub> | Internal reference trimmed at nomina | frequency (fast clock) — user<br>al V <sub>DD</sub> and 25 °C | 3 | _ | 5 | MHz | | | f <sub>loc_low</sub> | Loss of external clock minimum frequency — RANGE = 00 | | (3/5) x<br>f <sub>ints_t</sub> | _ | _ | kHz | | | f <sub>loc_high</sub> | Loss of external c | lock minimum frequency — | (16/5) x<br>f <sub>ints_t</sub> | _ | _ | kHz | | | | | FI | LL | • | | | | | f <sub>fII_ref</sub> | FLL reference free | quency range | 31.25 | _ | 39.0625 | kHz | | | f <sub>dco</sub> | DCO output frequency range | Low range (DRS = 00)<br>640 × f <sub>fll ref</sub> | 20 | 20.97 | 25 | MHz | 3, 4 | | | | Mid range (DRS = 01) $1280 \times f_{fill ref}$ | 40 | 41.94 | 48 | MHz | | | f <sub>dco_t_DMX3</sub> | DCO output frequency | Low range (DRS = 00) $732 \times f_{fil} \text{ ref}$ | _ | 23.99 | _ | MHz | 5, 6 | | | | Mid range (DRS = 01) $1464 \times f_{fil\_ref}$ | _ | 47.97 | _ | MHz | | | J <sub>cyc_fll</sub> | FLL period jitter | | _ | 180 | _ | ps | 7 | | | • f <sub>VCO</sub> = 48 M | Hz | | | | | | | t <sub>fII_acquire</sub> | FLL target frequer | ncy acquisition time | _ | _ | 1 | ms | 8 | | | <u> </u> | PI | LL | 1 | | | | | f <sub>vco</sub> | VCO operating fre | equency | 48.0 | _ | 100 | MHz | | | I <sub>pll</sub> | | rent<br> Hz (f <sub>osc_hi_1</sub> = 8 MHz, f <sub>pll_ref</sub> =<br>V multiplier = 48) | _ | 1060 | _ | μА | 9 | | I <sub>pll</sub> | PLL operating current • PLL at 48 MHz (f <sub>osc_hi_1</sub> = 8 MHz, f <sub>pll_ref</sub> = 2 MHz, VDIV multiplier = 24) | | _ | 600 | _ | μΑ | 9 | | f <sub>pll_ref</sub> | PLL reference free | quency range | 2.0 | _ | 4.0 | MHz | | | J <sub>cyc_pll</sub> | PLL period jitter (F | RMS) | | | | | 10 | | | | | | 100 | | | | | | <ul> <li>f<sub>vco</sub> = 48 MH</li> </ul> | łz | _ | 120 | _ | ps | | Table 18. MCG specifications (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-----------------------|---------------------------------------|--------|------|-------------------------------------------------------|------|-------| | J <sub>acc_pll</sub> | PLL accumulated jitter over 1µs (RMS) | | | | | 10 | | | • f <sub>vco</sub> = 48 MHz | - | 1350 | _ | ps | | | | • f <sub>vco</sub> = 100 MHz | _ | 600 | _ | ps | | | D <sub>lock</sub> | Lock entry frequency tolerance | ± 1.49 | _ | ± 2.98 | % | | | D <sub>unl</sub> | Lock exit frequency tolerance | ± 4.47 | _ | ± 5.97 | % | | | t <sub>pll_lock</sub> | Lock detector detection time | _ | _ | $150 \times 10^{-6}$<br>+ 1075(1/<br>$f_{pll\_ref}$ ) | S | 11 | - This parameter is measured with the internal reference (slow clock) being used as a reference to the FLL (FEI clock mode). - 2. The deviation is relative to the factory trimmed frequency at nominal VDD and 25 °C, fints ft. - 3. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32 = 0. - 4. The resulting system clock frequencies must not exceed their maximum specified values. The DCO frequency deviation (Δf<sub>dco t</sub>) over voltage and temperature must be considered. - 5. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32 = 1. - 6. The resulting clock frequency must not exceed the maximum specified clock frequency of the device. - 7. This specification is based on standard deviation (RMS) of period or frequency. - 8. This specification applies to any time the FLL reference source or reference divider is changed, trim value is changed, DMX32 bit is changed, DRS bits are changed, or changing from FLL disabled (BLPE, BLPI) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running. - 9. Excludes any oscillator currents that are also consuming power while PLL is in operation. - 10. This specification was obtained using a Freescale developed PCB. PLL jitter is dependent on the noise characteristics of each PCB and results will vary. - 11. This specification applies to any time the PLL VCO divider or reference divider is changed, or changing from PLL disabled (BLPE, BLPI) to PLL enabled (PBE, PEE). If a crystal/resonator is being used as the reference, this specification assumes it is already running. ## 3.3.2 Oscillator electrical specifications # 3.3.2.1 Oscillator DC electrical specifications Table 19. Oscillator DC electrical specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |--------------------|-----------------------------------------|------|------|------|------|-------| | V <sub>DD</sub> | Supply voltage | 1.71 | _ | 3.6 | V | | | I <sub>DDOSC</sub> | Supply current — low-power mode (HGO=0) | | | | | 1 | | | • 32 kHz | _ | 500 | _ | nA | | | | • 4 MHz | _ | 200 | _ | μΑ | | | | • 8 MHz (RANGE=01) | _ | 300 | _ | μA | | | | • 16 MHz | _ | 950 | _ | μA | | | | | _ | 1.2 | _ | mA | | Table 19. Oscillator DC electrical specifications (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |------------------------------|--------------------------------------------------------------------------------------------------|------|-----------------|------|------|-------| | | • 24 MHz | _ | 1.5 | _ | mA | | | | • 32 MHz | | | | | | | I <sub>DDOSC</sub> | Supply current — high gain mode (HGO=1) | | | | | 1 | | | • 32 kHz | _ | 25 | _ | μΑ | | | | • 4 MHz | _ | 400 | _ | μΑ | | | | • 8 MHz (RANGE=01) | _ | 500 | _ | μΑ | | | | • 16 MHz | _ | 2.5 | _ | mA | | | | • 24 MHz | _ | 3 | _ | mA | | | | • 32 MHz | _ | 4 | _ | mA | | | C <sub>x</sub> | EXTAL load capacitance | _ | _ | _ | | 2, 3 | | C <sub>y</sub> | XTAL load capacitance | _ | _ | _ | | 2, 3 | | R <sub>F</sub> | Feedback resistor — low-frequency, low-power mode (HGO=0) | _ | _ | _ | ΜΩ | 2, 4 | | | Feedback resistor — low-frequency, high-gain mode (HGO=1) | _ | 10 | _ | ΜΩ | | | | Feedback resistor — high-frequency, low-power mode (HGO=0) | _ | _ | _ | MΩ | | | | Feedback resistor — high-frequency, high-gain mode (HGO=1) | _ | 1 | _ | ΜΩ | | | R <sub>S</sub> | Series resistor — low-frequency, low-power mode (HGO=0) | _ | _ | _ | kΩ | | | | Series resistor — low-frequency, high-gain mode (HGO=1) | _ | 200 | _ | kΩ | | | | Series resistor — high-frequency, low-power mode (HGO=0) | _ | _ | _ | kΩ | | | | Series resistor — high-frequency, high-gain mode (HGO=1) | | | | | | | | | _ | 0 | _ | kΩ | | | V <sub>pp</sub> <sup>5</sup> | Peak-to-peak amplitude of oscillation (oscillator mode) — low-frequency, low-power mode (HGO=0) | _ | 0.6 | _ | V | | | | Peak-to-peak amplitude of oscillation (oscillator mode) — low-frequency, high-gain mode (HGO=1) | _ | V <sub>DD</sub> | _ | V | | | | Peak-to-peak amplitude of oscillation (oscillator mode) — high-frequency, low-power mode (HGO=0) | _ | 0.6 | _ | V | | | | Peak-to-peak amplitude of oscillation (oscillator mode) — high-frequency, high-gain mode (HGO=1) | _ | V <sub>DD</sub> | _ | V | | <sup>1.</sup> $V_{DD}$ =3.3 V, Temperature =25 °C 2. See crystal or resonator manufacturer's recommendation #### Peripheral operating requirements and behaviors - 3. $C_x$ , $C_y$ can be provided by using the integrated capacitors when the low frequency oscillator (RANGE = 00) is used. For all other cases external capacitors must be used. - 4. When low power mode is selected, R<sub>F</sub> is integrated and must not be attached externally. - 5. The EXTAL and XTAL pins should only be connected to required oscillator components and must not be connected to any other devices. # 3.3.2.2 Oscillator frequency specifications Table 20. Oscillator frequency specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-----------------------|-------------------------------------------------------------------------------------------------|------|------|------|------|-------| | f <sub>osc_lo</sub> | Oscillator crystal or resonator frequency — low-frequency mode (MCG_C2[RANGE]=00) | 32 | _ | 40 | kHz | | | f <sub>osc_hi_1</sub> | Oscillator crystal or resonator frequency — high-frequency mode (low range) (MCG_C2[RANGE]=01) | 3 | _ | 8 | MHz | | | f <sub>osc_hi_2</sub> | Oscillator crystal or resonator frequency — high frequency mode (high range) (MCG_C2[RANGE]=1x) | 8 | _ | 32 | MHz | | | f <sub>ec_extal</sub> | Input clock frequency (external clock mode) | _ | _ | 48 | MHz | 1, 2 | | t <sub>dc_extal</sub> | Input clock duty cycle (external clock mode) | 40 | 50 | 60 | % | | | t <sub>cst</sub> | Crystal startup time — 32 kHz low-frequency, low-power mode (HGO=0) | _ | 750 | _ | ms | 3, 4 | | | Crystal startup time — 32 kHz low-frequency, high-gain mode (HGO=1) | _ | 250 | _ | ms | | | | Crystal startup time — 8 MHz high-frequency (MCG_C2[RANGE]=01), low-power mode (HGO=0) | _ | 0.6 | _ | ms | | | | Crystal startup time — 8 MHz high-frequency (MCG_C2[RANGE]=01), high-gain mode (HGO=1) | _ | 1 | _ | ms | | - 1. Other frequency limits may apply when external clock is being used as a reference for the FLL or PLL. - 2. When transitioning from FEI or FBI to FBE mode, restrict the frequency of the input clock so that, when it is divided by FRDIV, it remains within the limits of the DCO input clock frequency. - 3. Proper PC board layout procedures must be followed to achieve specifications. - 4. Crystal startup time is defined as the time between the oscillator being enabled and the OSCINIT bit in the MCG\_S register being set. # 3.4 Memories and memory interfaces ## 3.4.1 Flash electrical specifications This section describes the electrical characteristics of the flash memory module. ## 3.4.1.1 Flash timing specifications — program and erase The following specifications represent the amount of time the internal charge pumps are active and do not include command overhead. Table 21. NVM program/erase timing specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |---------------------------|------------------------------------------|------|------|------|------|-------| | t <sub>hvpgm4</sub> | Longword Program high-voltage time | _ | 7.5 | 18 | μs | _ | | t <sub>hversscr</sub> | Sector Erase high-voltage time | _ | 13 | 113 | ms | 1 | | t <sub>hversblk128k</sub> | Erase Block high-voltage time for 128 KB | _ | 52 | 452 | ms | 1 | | t <sub>hversall</sub> | Erase All high-voltage time | _ | 52 | 452 | ms | 1 | <sup>1.</sup> Maximum time based on expectations at cycling end-of-life. # 3.4.1.2 Flash timing specifications — commands Table 22. Flash command timing specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-------------------------|-----------------------------------------------|------|------|------|------|-------| | | Read 1s Block execution time | | | | | _ | | t <sub>rd1blk128k</sub> | 128 KB program flash | _ | _ | 1.7 | ms | | | t <sub>rd1sec1k</sub> | Read 1s Section execution time (flash sector) | _ | _ | 60 | μs | 1 | | t <sub>pgmchk</sub> | Program Check execution time | _ | _ | 45 | μs | 1 | | t <sub>rdrsrc</sub> | Read Resource execution time | _ | _ | 30 | μs | 1 | | t <sub>pgm4</sub> | Program Longword execution time | _ | 65 | 145 | μs | _ | | | Erase Flash Block execution time | | | | | 2 | | t <sub>ersblk128k</sub> | 128 KB program flash | _ | 88 | 600 | ms | | | t <sub>ersscr</sub> | Erase Flash Sector execution time | _ | 14 | 114 | ms | 2 | | t <sub>rd1all</sub> | Read 1s All Blocks execution time | _ | _ | 1.8 | ms | _ | | t <sub>rdonce</sub> | Read Once execution time | _ | _ | 25 | μs | 1 | | t <sub>pgmonce</sub> | Program Once execution time | _ | 65 | _ | μs | _ | | t <sub>ersall</sub> | Erase All Blocks execution time | _ | 175 | 1300 | ms | 2 | | t <sub>vfykey</sub> | Verify Backdoor Access Key execution time | _ | _ | 30 | μs | 1 | <sup>1.</sup> Assumes 25 MHz flash clock frequency. <sup>2.</sup> Maximum times for erase parameters based on expectations at cycling end-of-life. # 3.6.1.1 16-bit ADC operating conditions Table 25. 16-bit ADC operating conditions | Symbol | Description | Conditions | Min. | Typ. <sup>1</sup> | Max. | Unit | Notes | |-------------------|--------------------------------|----------------------------------------------------------------|-----------|-------------------|------------------|------|-------| | $V_{DDA}$ | Supply voltage | Absolute | 1.71 | _ | 3.6 | V | _ | | $\Delta V_{DDA}$ | Supply voltage | Delta to V <sub>DD</sub> (V <sub>DD</sub> – V <sub>DDA</sub> ) | -100 | 0 | +100 | mV | 2 | | $\Delta V_{SSA}$ | Ground voltage | Delta to V <sub>SS</sub> (V <sub>SS</sub> – V <sub>SSA</sub> ) | -100 | 0 | +100 | mV | 2 | | V <sub>REFH</sub> | ADC reference voltage high | | 1.13 | $V_{DDA}$ | $V_{DDA}$ | V | | | V <sub>REFL</sub> | ADC reference voltage low | | $V_{SSA}$ | V <sub>SSA</sub> | $V_{SSA}$ | V | | | V <sub>ADIN</sub> | Input voltage | 16-bit differential mode | VREFL | _ | 31/32 *<br>VREFH | V | _ | | | | All other modes | VREFL | _ | VREFH | | | | C <sub>ADIN</sub> | Input | 16-bit mode | _ | 8 | 10 | pF | _ | | | capacitance | 8-bit / 10-bit / 12-bit<br>modes | _ | 4 | 5 | | | | R <sub>ADIN</sub> | Input series resistance | | _ | 2 | 5 | kΩ | _ | | R <sub>AS</sub> | Analog source | 13-bit / 12-bit modes | | | | | 3 | | | resistance<br>(external) | f <sub>ADCK</sub> < 4 MHz | _ | _ | 5 | kΩ | | | f <sub>ADCK</sub> | ADC conversion clock frequency | ≤ 13-bit mode | 1.0 | _ | 18.0 | MHz | 4 | | f <sub>ADCK</sub> | ADC conversion clock frequency | 16-bit mode | 2.0 | _ | 12.0 | MHz | 4 | | C <sub>rate</sub> | ADC conversion | ≤ 13-bit modes | | | | | 5 | | | rate | No ADC hardware averaging | 20.000 | _ | 818.330 | Ksps | | | | | Continuous conversions enabled, subsequent conversion time | | | | | | | C <sub>rate</sub> | ADC conversion | 16-bit mode | | | | | 5 | | | rate | No ADC hardware averaging | 37.037 | _ | 461.467 | Ksps | | | | | Continuous conversions enabled, subsequent conversion time | | | | | | <sup>1.</sup> Typical values assume $V_{DDA} = 3.0 \text{ V}$ , Temp = 25 °C, $f_{ADCK} = 1.0 \text{ MHz}$ , unless otherwise stated. Typical values are for reference only, and are not tested in production. <sup>2.</sup> DC potential difference. <sup>3.</sup> This resistance is external to MCU. To achieve the best results, the analog source resistance must be kept as low as possible. The results in this data sheet were derived from a system that had < 8 $\Omega$ analog source resistance. The $R_{AS}/C_{AS}$ time constant should be kept to < 1 ns. <sup>4.</sup> To use the maximum ADC conversion clock frequency, CFG2[ADHSC] must be set and CFG1[ADLPC] must be clear. <sup>5.</sup> For guidelines and examples of conversion rate calculation, download the ADC calculator tool. Figure 7. ADC input impedance equivalency diagram ### 3.6.1.2 16-bit ADC electrical characteristics Table 26. 16-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ ) | Symbol | Description | Conditions <sup>1</sup> | Min. | Typ. <sup>2</sup> | Max. | Unit | Notes | |----------------------|--------------------------------|-----------------------------|--------------|-------------------|-----------------|------------------|----------------------| | I <sub>DDA_ADC</sub> | Supply current | | 0.215 | _ | 1.7 | mA | 3 | | | ADC | • ADLPC = 1, ADHSC = | 1.2 | 2.4 | 3.9 | MHz | t <sub>ADACK</sub> = | | | asynchronous<br>clock source | 0 | 2.4 | 4.0 | 6.1 | MHz | 1/f <sub>ADACK</sub> | | | Clock Source | • ADLPC = 1, ADHSC = 1 | 3.0 | 5.2 | 7.3 | MHz | | | f <sub>ADACK</sub> | | • ADLPC = 0, ADHSC = 0 | 4.4 | 6.2 | 9.5 | MHz | | | | | • ADLPC = 0, ADHSC = 1 | | | | | | | | Sample Time | See Reference Manual chapte | r for sample | times | | | | | TUE | Total unadjusted | 12-bit modes | _ | ±4 | ±6.8 | LSB <sup>4</sup> | 5 | | | error | • <12-bit modes | _ | ±1.4 | ±2.1 | | | | DNL | Differential non-<br>linearity | 12-bit modes | _ | ±0.7 | -1.1 to<br>+1.9 | LSB <sup>4</sup> | 5 | | | , | • <12-bit modes | _ | ±0.2 | -0.3 to 0.5 | | | # 3.6.2 CMP and 6-bit DAC electrical specifications Table 27. Comparator and 6-bit DAC electrical specifications | Symbol | Description | Min. | Тур. | Max. | Unit | |--------------------|-----------------------------------------------------|-----------------------|------|----------|------------------| | $V_{DD}$ | Supply voltage | 1.71 | _ | 3.6 | V | | I <sub>DDHS</sub> | Supply current, High-speed mode (EN=1, PMODE=1) | _ | _ | 200 | μА | | I <sub>DDLS</sub> | Supply current, low-speed mode (EN=1, PMODE=0) | _ | _ | 20 | μΑ | | V <sub>AIN</sub> | Analog input voltage | V <sub>SS</sub> - 0.3 | _ | $V_{DD}$ | V | | V <sub>AIO</sub> | Analog input offset voltage | _ | _ | 20 | mV | | V <sub>H</sub> | Analog comparator hysteresis <sup>1</sup> | | | | | | | • CR0[HYSTCTR] = 00 | _ | 5 | _ | mV | | | • CR0[HYSTCTR] = 01 | _ | 10 | _ | mV | | | • CR0[HYSTCTR] = 10 | _ | 20 | _ | mV | | | CR0[HYSTCTR] = 11 | _ | 30 | _ | mV | | V <sub>CMPOh</sub> | Output high | V <sub>DD</sub> – 0.5 | _ | _ | V | | V <sub>CMPOI</sub> | Output low | _ | _ | 0.5 | V | | t <sub>DHS</sub> | Propagation delay, high-speed mode (EN=1, PMODE=1) | 20 | 50 | 200 | ns | | t <sub>DLS</sub> | Propagation delay, low-speed mode (EN=1, PMODE=0) | 80 | 250 | 600 | ns | | | Analog comparator initialization delay <sup>2</sup> | _ | _ | 40 | μs | | I <sub>DAC6b</sub> | 6-bit DAC current adder (enabled) | _ | 7 | _ | μA | | INL | 6-bit DAC integral non-linearity | -0.5 | _ | 0.5 | LSB <sup>3</sup> | | DNL | 6-bit DAC differential non-linearity | -0.3 | _ | 0.3 | LSB | <sup>1.</sup> Typical hysteresis is measured with input voltage range limited to 0.6 to $V_{DD}$ -0.6 V. <sup>2.</sup> Comparator initialization delay is defined as the time between software writes to change control inputs (Writes to CMP\_DACCR[DACEN], CMP\_DACCR[VRSEL], CMP\_DACCR[VOSEL], CMP\_MUXCR[PSEL], and CMP\_MUXCR[MSEL]) and the comparator output settling to a stable level. <sup>3. 1</sup> LSB = V<sub>reference</sub>/64 ### 3.8.1 SPI switching specifications The Serial Peripheral Interface (SPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The following tables provide timing characteristics for classic SPI timing modes. See the SPI chapter of the chip's Reference Manual for information about the modified transfer formats used for communicating with slower peripheral devices. All timing is shown with respect to $20\%~V_{DD}$ and $80\%~V_{DD}$ thresholds, unless noted, as well as input signal transitions of 3 ns and a 30 pF maximum load on all SPI pins. Num. **Symbol** Description Min. Max. Unit Note f<sub>periph</sub>/2048 1 $f_{op}$ Frequency of operation f<sub>periph</sub>/2 Hz 1 SPSCK period 2 2048 x 2 t<sub>SPSCK</sub> 2 x t<sub>periph</sub> ns tperiph Enable lead time 1/2 3 t<sub>Lead</sub> t<sub>SPSCK</sub> 4 1/2 Enable lag time $t_{Laq}$ t<sub>SPSCK</sub> 5 Clock (SPSCK) high or low time 1024 x t<sub>periph</sub> - 30 ns t<sub>WSPSCK</sub> t<sub>periph</sub> 6 Data setup time (inputs) 18 $t_{SU}$ ns 7 Data hold time (inputs) 0 $t_{HI}$ ns 8 Data valid (after SPSCK edge) 15 $t_v$ ns 9 Data hold time (outputs) 0 $t_{HO}$ 10 Rise time input $t_{RI}$ t<sub>periph</sub> - 25 Fall time input $t_{FI}$ Rise time output 11 25 ns $t_{RO}$ Fall time output $t_{FO}$ Table 30. SPI master mode timing on slew rate disabled pads Table 31. SPI master mode timing on slew rate enabled pads | Num. | Symbol | Description | Min. | Max. | Unit | Note | |------|---------------------|--------------------------------|---------------------------|-------------------------------|--------------------|------| | 1 | f <sub>op</sub> | Frequency of operation | f <sub>periph</sub> /2048 | f <sub>periph</sub> /2 | Hz | 1 | | 2 | t <sub>SPSCK</sub> | SPSCK period | 2 x t <sub>periph</sub> | 2048 x<br>t <sub>periph</sub> | ns | 2 | | 3 | t <sub>Lead</sub> | Enable lead time | 1/2 | _ | t <sub>SPSCK</sub> | _ | | 4 | t <sub>Lag</sub> | Enable lag time | 1/2 | _ | t <sub>SPSCK</sub> | _ | | 5 | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>periph</sub> - 30 | 1024 x<br>t <sub>periph</sub> | ns | _ | | 6 | t <sub>SU</sub> | Data setup time (inputs) | 96 | _ | ns | _ | | 7 | t <sub>HI</sub> | Data hold time (inputs) | 0 | _ | ns | _ | <sup>1.</sup> For SPI0 f<sub>periph</sub> is the bus clock (f<sub>BUS</sub>). For SPI1 f<sub>periph</sub> is the system clock (f<sub>SYS</sub>). <sup>2.</sup> $t_{periph} = 1/f_{periph}$ Table 31. SPI master mode timing on slew rate enabled pads (continued) | Num. | Symbol | Description | Min. | Max. | Unit | Note | |------|-----------------|-------------------------------|------|--------------------------|------|------| | 8 | t <sub>v</sub> | Data valid (after SPSCK edge) | _ | 52 | ns | _ | | 9 | t <sub>HO</sub> | Data hold time (outputs) | 0 | _ | ns | _ | | 10 | t <sub>RI</sub> | Rise time input | _ | t <sub>periph</sub> - 25 | ns | _ | | | t <sub>FI</sub> | Fall time input | | | | | | 11 | t <sub>RO</sub> | Rise time output | _ | 36 | ns | _ | | | t <sub>FO</sub> | Fall time output | | | | | - 1. For SPI0 $f_{periph}$ is the bus clock ( $f_{BUS}$ ). For SPI1 $f_{periph}$ is the system clock ( $f_{SYS}$ ). - 2. $t_{periph} = 1/f_{periph}$ - 1. If configured as an output. - 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB. Figure 14. SPI master mode timing (CPHA = 0) Figure 17. SPI slave mode timing (CPHA = 1) # 3.8.2 Inter-Integrated Circuit Interface (I2C) timing Table 34. I2C timing | Characteristic | Symbol | Standa | rd Mode | Fast | Mode | Unit | |----------------------------------------------------------------------------------------------|-----------------------|------------------|-------------------|------------------------------------|------------------|------| | | | Minimum | Maximum | Minimum | Maximum | | | SCL Clock Frequency | f <sub>SCL</sub> | 0 | 100 | 0 | 400 <sup>1</sup> | kHz | | Hold time (repeated) START condition. After this period, the first clock pulse is generated. | t <sub>HD</sub> ; STA | 4 | _ | 0.6 | _ | μs | | LOW period of the SCL clock | t <sub>LOW</sub> | 4.7 | _ | 1.3 | _ | μs | | HIGH period of the SCL clock | t <sub>HIGH</sub> | 4 | _ | 0.6 | _ | μs | | Set-up time for a repeated START condition | t <sub>SU</sub> ; STA | 4.7 | _ | 0.6 | _ | μs | | Data hold time for I <sup>2</sup> C bus devices | t <sub>HD</sub> ; DAT | 0 <sup>2</sup> | 3.45 <sup>3</sup> | 04 | 0.9 <sup>2</sup> | μs | | Data set-up time | t <sub>SU</sub> ; DAT | 250 <sup>5</sup> | _ | 100 <sup>3</sup> , <sup>6</sup> | _ | ns | | Rise time of SDA and SCL signals | t <sub>r</sub> | _ | 1000 | 20 +0.1C <sub>b</sub> <sup>7</sup> | 300 | ns | | Fall time of SDA and SCL signals | t <sub>f</sub> | _ | 300 | 20 +0.1C <sub>b</sub> <sup>6</sup> | 300 | ns | | Set-up time for STOP condition | t <sub>SU</sub> ; STO | 4 | _ | 0.6 | _ | μs | | Bus free time between STOP and START condition | t <sub>BUF</sub> | 4.7 | _ | 1.3 | _ | μs | | Pulse width of spikes that must be suppressed by the input filter | t <sub>SP</sub> | N/A | N/A | 0 | 50 | ns | <sup>1.</sup> The maximum SCL Clock Frequency in Fast mode with maximum bus loading can only achieved when using the High drive pins (see Voltage and current operating behaviors) or when using the Normal drive pins and VDD ≥ 2.7 V #### **Pinout** | 121<br>BGA | 100<br>LQFP | 64<br>BGA | 64<br>LQFP | Pin Name | Default | ALT0 | ALT1 | ALT2 | ALT3 | ALT4 | ALT5 | ALT6 | ALT7 | |------------|-------------|-----------|------------|----------|-------------------------------------|-------------------------------------|-------|-----------|----------|----------------|-----------|------------------|-----------| | J2 | 17 | D2 | 8 | PTE19 | ADC0_DM2/<br>ADC0_SE6a | LCD_P58/<br>ADC0_DM2/<br>ADC0_SE6a | PTE19 | SPI0_MISO | | I2CO_SCL | SPI0_MOSI | | LCD_P58 | | K1 | 18 | G1 | 9 | PTE20 | ADC0_DP0/<br>ADC0_SE0 | LCD_P59/<br>ADC0_DP0/<br>ADC0_SE0 | PTE20 | | TPM1_CH0 | UARTO_TX | | | LCD_P59 | | K2 | 19 | F1 | 10 | PTE21 | ADC0_DM0/<br>ADC0_SE4a | LCD_P60/<br>ADC0_DM0/<br>ADC0_SE4a | PTE21 | | TPM1_CH1 | UARTO_RX | | | LCD_P60 | | L1 | 20 | G2 | 11 | PTE22 | ADC0_DP3/<br>ADC0_SE3 | ADC0_DP3/<br>ADC0_SE3 | PTE22 | | TPM2_CH0 | UART2_TX | | | | | L2 | 21 | F2 | 12 | PTE23 | ADC0_DM3/<br>ADC0_SE7a | ADC0_DM3/<br>ADC0_SE7a | PTE23 | | TPM2_CH1 | UART2_RX | | | | | F5 | 22 | F4 | 13 | VDDA | VDDA | VDDA | | | | | | | | | G5 | 23 | G4 | 14 | VREFH | VREFH | VREFH | | | | | | | | | G6 | 24 | G3 | 15 | VREFL | VREFL | VREFL | | | | | | | | | F6 | 25 | F3 | 16 | VSSA | VSSA | VSSA | | | | | | | | | L3 | 26 | H1 | 17 | PTE29 | CMP0_IN5/<br>ADC0_SE4b | CMP0_IN5/<br>ADC0_SE4b | PTE29 | | TPM0_CH2 | TPM_<br>CLKIN0 | | | | | K5 | 27 | H2 | 18 | PTE30 | DAC0_OUT/<br>ADC0_SE23/<br>CMP0_IN4 | DAC0_OUT/<br>ADC0_SE23/<br>CMP0_IN4 | PTE30 | | TPM0_CH3 | TPM_<br>CLKIN1 | | | | | L4 | 28 | Н3 | 19 | PTE31 | DISABLED | | PTE31 | | TPM0_CH4 | | | | | | L5 | 29 | - | _ | VSS | VSS | VSS | | | | | | | | | K6 | 30 | 1 | 1 | VDD | VDD | VDD | | | | | | | | | H5 | 31 | H4 | 20 | PTE24 | DISABLED | | PTE24 | | TPM0_CH0 | | I2C0_SCL | | | | J5 | 32 | H5 | 21 | PTE25 | DISABLED | | PTE25 | | TPM0_CH1 | | I2C0_SDA | | | | H6 | 33 | 1 | ı | PTE26 | DISABLED | | PTE26 | | TPM0_CH5 | | | RTC_<br>CLKOUT | | | J6 | 34 | D3 | 22 | PTA0 | SWD_CLK | TSI0_CH1 | PTA0 | | TPM0_CH5 | | | | SWD_CLK | | H8 | 35 | D4 | 23 | PTA1 | DISABLED | TSI0_CH2 | PTA1 | UARTO_RX | TPM2_CH0 | | | | | | J7 | 36 | E5 | 24 | PTA2 | DISABLED | TSI0_CH3 | PTA2 | UARTO_TX | TPM2_CH1 | | | | | | H9 | 37 | D5 | 25 | PTA3 | SWD_DIO | TSI0_CH4 | PTA3 | I2C1_SCL | TPM0_CH0 | | | | SWD_DIO | | J8 | 38 | G5 | 26 | PTA4 | NMI_b | TSI0_CH5 | PTA4 | I2C1_SDA | TPM0_CH1 | | | | NMI_b | | K7 | 39 | F5 | 27 | PTA5 | DISABLED | | PTA5 | | TPM0_CH2 | | | I2S0_TX_<br>BCLK | | | E5 | _ | - | ı | VDD | VDD | VDD | | | | | | | | | G3 | _ | _ | _ | VSS | VSS | VSS | | | | | | | | | K3 | 40 | _ | _ | PTA6 | DISABLED | | PTA6 | | TPM0_CH3 | | | | | | H4 | 41 | _ | _ | PTA7 | DISABLED | | PTA7 | | TPM0_CH4 | | | | | | K8 | 42 | H6 | 28 | PTA12 | DISABLED | | PTA12 | | TPM1_CH0 | | | I2S0_TXD0 | | | L8 | 43 | G6 | 29 | PTA13 | DISABLED | | PTA13 | | TPM1_CH1 | | | I2S0_TX_FS | | | K9 | 44 | _ | _ | PTA14 | DISABLED | | PTA14 | SPI0_PCS0 | UARTO_TX | | | I2S0_RX_<br>BCLK | 12S0_TXD0 | #### **Pinout** | 121<br>BGA | 100<br>LQFP | 64<br>BGA | 64<br>LQFP | Pin Name | Default | ALT0 | ALT1 | ALT2 | ALT3 | ALT4 | ALT5 | ALT6 | ALT7 | |------------|-------------|-----------|------------|-------------------|-------------------------------------|-------------------------------------|-------------------|-----------|----------------------|------------------|-----------|------------------|---------| | C8 | 72 | В7 | 45 | PTC2 | LCD_P22/<br>ADC0_SE11/<br>TSI0_CH15 | LCD_P22/<br>ADC0_SE11/<br>TSI0_CH15 | PTC2 | I2C1_SDA | | TPM0_CH1 | | I2S0_TX_FS | LCD_P22 | | B8 | 73 | C8 | 46 | PTC3/<br>LLWU_P7 | LCD_P23 | LCD_P23 | PTC3/<br>LLWU_P7 | | UART1_RX | TPM0_CH2 | CLKOUT | I2S0_TX_<br>BCLK | LCD_P23 | | F7 | 74 | E3 | 47 | VSS | VSS | VSS | | | | | | | | | E7 | - | E4 | ı | VDD | VDD | VDD | | | | | | | | | A11 | 75 | C5 | 48 | VLL3 | VLL3 | VLL3 | | | | | | | | | A10 | 76 | A6 | 49 | VLL2 | VLL2 | VLL2/<br>LCD_P4 | PTC20 | | | | | | LCD_P4 | | A9 | 77 | B5 | 50 | VLL1 | VLL1 | VLL1/<br>LCD_P5 | PTC21 | | | | | | LCD_P5 | | B11 | 78 | B4 | 51 | VCAP2 | VCAP2 | VCAP2/<br>LCD_P6 | PTC22 | | | | | | LCD_P6 | | C11 | 79 | A5 | 52 | VCAP1 | VCAP1 | VCAP1/<br>LCD_P39 | PTC23 | | | | | | LCD_P39 | | A8 | 80 | B8 | 53 | PTC4/<br>LLWU_P8 | LCD_P24 | LCD_P24 | PTC4/<br>LLWU_P8 | SPI0_PCS0 | UART1_TX | TPM0_CH3 | I2S0_MCLK | | LCD_P24 | | D7 | 81 | A8 | 54 | PTC5/<br>LLWU_P9 | LCD_P25 | LCD_P25 | PTC5/<br>LLWU_P9 | SPI0_SCK | LPTMR0_<br>ALT2 | 12S0_RXD0 | | CMP0_OUT | LCD_P25 | | C7 | 82 | A7 | 55 | PTC6/<br>LLWU_P10 | LCD_P26/<br>CMP0_IN0 | LCD_P26/<br>CMP0_IN0 | PTC6/<br>LLWU_P10 | SPI0_MOSI | EXTRG_IN | I2S0_RX_<br>BCLK | SPI0_MISO | I2S0_MCLK | LCD_P26 | | B7 | 83 | B6 | 56 | PTC7 | LCD_P27/<br>CMP0_IN1 | LCD_P27/<br>CMP0_IN1 | PTC7 | SPI0_MISO | audioUSB_<br>SOF_OUT | 12S0_RX_FS | SPI0_MOSI | | LCD_P27 | | A7 | 84 | - | - | PTC8 | LCD_P28/<br>CMP0_IN2 | LCD_P28/<br>CMP0_IN2 | PTC8 | I2C0_SCL | TPM0_CH4 | I2S0_MCLK | | | LCD_P28 | | D6 | 85 | - | _ | PTC9 | LCD_P29/<br>CMP0_IN3 | LCD_P29/<br>CMP0_IN3 | PTC9 | I2C0_SDA | TPM0_CH5 | I2S0_RX_<br>BCLK | | | LCD_P29 | | C6 | 86 | - | _ | PTC10 | LCD_P30 | LCD_P30 | PTC10 | I2C1_SCL | | I2S0_RX_FS | | | LCD_P30 | | C5 | 87 | _ | _ | PTC11 | LCD_P31 | LCD_P31 | PTC11 | I2C1_SDA | | I2S0_RXD0 | | | LCD_P31 | | B6 | 88 | 1 | 1 | PTC12 | LCD_P32 | LCD_P32 | PTC12 | | | TPM_<br>CLKIN0 | | | LCD_P32 | | A6 | 89 | | _ | PTC13 | LCD_P33 | LCD_P33 | PTC13 | | | TPM_<br>CLKIN1 | | | LCD_P33 | | D5 | 90 | - | _ | PTC16 | LCD_P36 | LCD_P36 | PTC16 | | | | | | LCD_P36 | | C4 | 91 | _ | _ | PTC17 | LCD_P37 | LCD_P37 | PTC17 | | | | | | LCD_P37 | | B4 | 92 | _ | _ | PTC18 | LCD_P38 | LCD_P38 | PTC18 | | | | | | LCD_P38 | | D4 | 93 | C3 | 57 | PTD0 | LCD_P40 | LCD_P40 | PTD0 | SPI0_PCS0 | | TPM0_CH0 | | | LCD_P40 | | D3 | 94 | A4 | 58 | PTD1 | LCD_P41/<br>ADC0_SE5b | LCD_P41/<br>ADC0_SE5b | PTD1 | SPI0_SCK | | TPM0_CH1 | | | LCD_P41 | | C3 | 95 | C2 | 59 | PTD2 | LCD_P42 | LCD_P42 | PTD2 | SPI0_MOSI | UART2_RX | TPM0_CH2 | SPI0_MISO | | LCD_P42 | | В3 | 96 | В3 | 60 | PTD3 | LCD_P43 | LCD_P43 | PTD3 | SPI0_MISO | UART2_TX | TPM0_CH3 | SPI0_MOSI | | LCD_P43 | | A3 | 97 | A3 | 61 | PTD4/<br>LLWU_P14 | LCD_P44 | LCD_P44 | PTD4/<br>LLWU_P14 | SPI1_PCS0 | UART2_RX | TPM0_CH4 | | | LCD_P44 | # 7 Part identification ## 7.1 Description Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received. ### 7.2 Format Part numbers for this device have the following format: Q KL## A FFF R T PP CC N ### 7.3 Fields This table lists the possible values for each field in the part number (not all combinations are valid): Table 41. Part number fields descriptions | Field | Description | <ul> <li>Values</li> <li>M = Fully qualified, general market flow</li> <li>P = Prequalification</li> </ul> | | |-------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Q | Qualification status | | | | KL## | Kinetis family | • KL36 | | | Α | Key attribute | • Z = Cortex-M0+ | | | FFF | Program flash memory size | <ul> <li>64 = 64 KB</li> <li>128 = 128 KB</li> <li>256 = 256 KB</li> </ul> | | | R | Silicon revision | <ul><li>(Blank) = Main</li><li>A = Revision after main</li></ul> | | | Т | Temperature range (°C) | • V = -40 to 105 | | | PP | Package identifier | <ul> <li>LH = 64 LQFP (10 mm x 10 mm)</li> <li>MP = 64 MAPBGA (5 mm x 5 mm)</li> <li>LL = 100 LQFP (14 mm x 14 mm)</li> <li>MC = 121 MAPBGA (8 mm x 8 mm)</li> </ul> | | | CC | Maximum CPU frequency (MHz) | • 4 = 48 MHz | | | N | Packaging type | R = Tape and reel | | ## 8.3.1 Example This is an example of an attribute: | Symbol | Description | Min. | Max. | Unit | |--------|---------------------------------|------|------|------| | CIN_D | Input capacitance: digital pins | _ | 7 | pF | ## 8.4 Definition: Rating A *rating* is a minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure: - Operating ratings apply during operation of the chip. - Handling ratings apply when the chip is not powered. # **8.4.1 Example** This is an example of an operating rating: | Symbol | Description | Min. | Max. | Unit | |----------|---------------------------|------|------|------| | $V_{DD}$ | 1.0 V core supply voltage | -0.3 | 1.2 | V | # 8.5 Result of exceeding a rating