



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | AVR                                                                     |
| Core Size                  | 8-Bit                                                                   |
| Speed                      | 16MHz                                                                   |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                               |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                   |
| Number of I/O              | 23                                                                      |
| Program Memory Size        | 8KB (8K x 8)                                                            |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | 512 x 8                                                                 |
| RAM Size                   | 1K x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                             |
| Data Converters            | A/D 8x10b                                                               |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 125°C (TC)                                                      |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 48-VFQFN Exposed Pad                                                    |
| Supplier Device Package    | 48-QFN (7x7)                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/ata6612p-plpw |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## 2. Pin Configuration

Figure 2-1. Pinning QFN48, 7mm × 7mm



| Table 2-1. | Pin Description |
|------------|-----------------|
|------------|-----------------|

| Pin               | Symbol  | Function                                                              |  |  |  |  |
|-------------------|---------|-----------------------------------------------------------------------|--|--|--|--|
| 1                 | PB5     | Port B 5 I/O line (SCK / PCINT5)                                      |  |  |  |  |
| 2                 | MCUAVDD | Microcontroller ADC-unit supply voltage                               |  |  |  |  |
| 3                 | ADC6    | ADC input channel 6                                                   |  |  |  |  |
| 4                 | AREF    | Analog reference voltage input                                        |  |  |  |  |
| 5                 | GND4    | Ground                                                                |  |  |  |  |
| 6                 | ADC7    | ADC input channel 7                                                   |  |  |  |  |
| 7                 | PC0     | Port C 0 I/O line (ADC0/PCINT8)                                       |  |  |  |  |
| 8                 | PC1     | Port C 1 I/O line (ADC1/PCINT9)                                       |  |  |  |  |
| 9                 | PC2     | Port C 2 I/O line (ADC2/PCINT10)                                      |  |  |  |  |
| 10                | PC3     | Port C 3 I/O line (ADC3/PCINT11)                                      |  |  |  |  |
| 11                | PC4     | Port C 4 I/O line (ADC4/SDA/PCINT12)                                  |  |  |  |  |
| 12                | PC5     | Port C 5 I/O line (ADC5/SCL/PCINT13)                                  |  |  |  |  |
| 13                | PC6     | Port C 6 I/O line (RESET/PCINT14)                                     |  |  |  |  |
| 14                | PD0     | Port D 0 I/O line (RXD/PCINT16)                                       |  |  |  |  |
| 15                | PD1     | Port D 1 I/O line (TXD/PCINT17)                                       |  |  |  |  |
| 16                | PD2     | Port D 2 I/O line (INT0/PCINT18)                                      |  |  |  |  |
| 17 <sup>(1)</sup> | RXD     | Receive data output                                                   |  |  |  |  |
| 18 <sup>(1)</sup> | INH     | High side switch output for controlling an external voltage regulator |  |  |  |  |
| 19 <sup>(1)</sup> | TXD     | Transmit data input / active low output after a local wake up request |  |  |  |  |

Note: 1. This identifies the pins of the LIN SBC Atmel ATA6624

# 2 Atmel ATA6612/ATA6613

| Table 2-1.        | Pin Descrip | otion (Continued)                                                             |
|-------------------|-------------|-------------------------------------------------------------------------------|
| Pin               | Symbol      | Function                                                                      |
| 20 <sup>(1)</sup> | NRES        | Watchdog and undervoltage reset output (open drain)                           |
| 21 <sup>(1)</sup> | WD_OSC      | External resistor for adjustable watchdog timing                              |
| 22 <sup>(1)</sup> | ТМ          | Tie to Ground – for factory use only                                          |
| 23 <sup>(1)</sup> | MODE        | Connect to GND for normal watchdog operation or connect to VCC for debug mode |
| 24 <sup>(1)</sup> | KL_15       | Ignition detection (edge sensitive)                                           |
| 25 <sup>(1)</sup> | PVCC        | Voltage regulator sense input                                                 |
| 26 <sup>(1)</sup> | VCC         | Voltage regulator output                                                      |
| 27 <sup>(1)</sup> | VS          | Battery connection                                                            |
| 28(1)             | EN          | LIN-transceiver enable input                                                  |
| 29 <sup>(1)</sup> | NTRIG       | Watchdog trigger input (negative edge)                                        |
| 30 <sup>(1)</sup> | WAKE        | System-basis-chip external wake-up input                                      |
| 31 <sup>(1)</sup> | GND         | Analog system GND                                                             |
| 32 <sup>(1)</sup> | LIN         | LIN-bus input/output                                                          |
| 33                | PD3         | Port D 3 I/O line (INT1 OC2B/PCINT19)                                         |
| 34                | PD4         | Port D 4 I/O line (T0/XCK/PCINT20)                                            |
| 35                | GND1        | Ground                                                                        |
| 36                | MCUVDD1     | Microcontroller supply voltage                                                |
| 37                | GND2        | Ground                                                                        |
| 38                | MCUVDD2     | Microcontroller supply voltage                                                |
| 39                | PB6         | Port B 6 I/O line (TOSC1/XTAL1/PCINT6)                                        |
| 40                | PB7         | Port B 7 I/O line (TOSC2/XTAL2/PCINT7)                                        |
| 41                | PD5         | Port D 5 I/O line (T1/OC0B/PCINT21)                                           |
| 42                | PD6         | Port D 6 I/O line (AIN0/OC0A PCINT22)                                         |
| 43                | PD7         | Port D 7 I/O line (AIN1/PCINT23)                                              |
| 44                | PB0         | Port B 0 I/O line (ICP1/CLKO/PCINT0)                                          |
| 45                | PB1         | Port B 1 I/O line (OC1A/PCINT1)                                               |
| 46                | PB2         | Port B 2 I/O line (OC1B/SS/PCINT2)                                            |
| 47                | PB3         | Port B 3 I/O line (MOSI/OC2A/PCINT3)                                          |
| 48                | PB4         | Port B 4 I/O line (MISO/PCINT4)                                               |
| Backside          |             | Heat slug is connected to GND                                                 |

Note: 1. This identifies the pins of the LIN SBC Atmel ATA6624





## 5. Electrical Characteristics (Continued)

 $5V < V_S < 27V$ ,  $-40^{\circ}C < T_{case} < 125^{\circ}C$ ,  $-40^{\circ}C < T_i < 150^{\circ}C$ , unless otherwise specified. All values refer to GND pins

| No.   | Parameters                                                                     | Test Conditions                                                                                                                                                                                   | Pin       | Symbol                                             | Min.  | Тур. | Max.  | Unit | Type* |
|-------|--------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------------------------------------------------|-------|------|-------|------|-------|
| 10    | Internal Timers                                                                |                                                                                                                                                                                                   |           | -                                                  |       |      |       |      |       |
| 10.1  | Dominant time for wake-up via LIN bus                                          | V <sub>LIN</sub> = 0V                                                                                                                                                                             | LIN       | t <sub>bus</sub>                                   | 30    | 90   | 150   | μs   | Α     |
| 10.2  | Time delay for mode<br>change from Fail-safe<br>into Normal Mode via<br>EN pin | V <sub>EN</sub> = 5V                                                                                                                                                                              | EN        | t <sub>norm</sub>                                  | 5     | 15   | 20    | μs   | A     |
| 10.3  | Time delay for mode<br>change from Normal<br>Mode to Sleep Mode via<br>EN pin  | $V_{EN} = 0V$                                                                                                                                                                                     | EN        | t <sub>sleep</sub>                                 | 2     | 7    | 12    | μs   | A     |
| 10.4  | TXD dominant time-out time                                                     | V <sub>TXD</sub> = 0V                                                                                                                                                                             | TXD       | t <sub>dom</sub>                                   | 6     | 13   | 20    | ms   | A     |
| 10.5  | Time delay for mode<br>change from Silent<br>Mode into Normal Mode<br>via EN   | $V_{EN} = 5V$                                                                                                                                                                                     | EN        | t <sub>s_n</sub>                                   | 5     | 15   | 40    | μs   | A     |
| 10.6  | Duty cycle 1                                                                   | $\begin{array}{l} TH_{Rec(max)} = 0.744 \times V_S \\ TH_{Dom(max)} = 0.581 \times V_S \\ V_S = 7.0V \ to \ 18V \\ t_{Bit} = 50 \mu s \\ D1 = t_{bus\_rec(min)} / (2 \times t_{Bit}) \end{array}$ | LIN       | D1                                                 | 0.396 |      |       |      | A     |
| 10.7  | Duty cycle 2                                                                   | $\begin{array}{l} TH_{Rec(min)}=0.422\times V_S\\ TH_{Dom(min)}=0.284\times V_S\\ V_S=7.6V\ to\ 18V\\ t_{Bit}=50\mu s\\ D2=t_{bus\_rec(max)}/(2\times t_{Bit}) \end{array}$                       | LIN       | D2                                                 |       |      | 0.581 |      | A     |
| 10.8  | Duty cycle 3                                                                   | $\begin{array}{l} TH_{Rec(max)} = 0.778 \times V_S \\ TH_{Dom(max)} = 0.616 \times V_S \\ V_S = 7.0V \ to \ 18V \\ t_{Bit} = 96 \mu s \\ D3 = t_{bus\_rec(min)} / (2 \times t_{Bit}) \end{array}$ | LIN       | D3                                                 | 0.417 |      |       |      | A     |
| 10.9  | Duty cycle 4                                                                   | $\begin{array}{l} TH_{Rec(min)}=0.389\times V_S\\ TH_{Dom(min)}=0.251\times V_S\\ V_S=7.6V\ to\ 18V\\ t_{Bit}=96\mu s\\ D4=t_{bus\_rec(max)}/(2\times t_{Bit}) \end{array}$                       | LIN       | D4                                                 |       |      | 0.590 |      | A     |
| 10.10 | Slope time falling and rising edge at LIN                                      | V <sub>S</sub> = 7.0V to 18V                                                                                                                                                                      | LIN       | t <sub>SLOPE_fall</sub><br>t <sub>SLOPE_rise</sub> | 3.5   |      | 22.5  | μs   | Α     |
| 11    | Receiver Electrical AC LIN Receiver, RXD Load                                  | Parameters of the LIN Phys<br>d Conditions (C <sub>RXD</sub> ): 20pF                                                                                                                              | ical Laye | er                                                 |       |      |       |      |       |
| 11.1  | Propagation delay of<br>receiver (Figure 5-1 on<br>page 27)                    | $V_{s} = 7.0V \text{ to } 18V$<br>$t_{rx_{pd}} = max(t_{rx_{pdr}}, t_{rx_{pdf}})$                                                                                                                 | RXD       | t <sub>rx_pd</sub>                                 |       |      | 6     | μs   | A     |
| 11.2  | Symmetry of receiver<br>propagation delay rising<br>edge minus falling edge    | $V_{s} = 7.0V$ to 18V<br>$t_{rx\_sym} = t_{rx\_pdr} - t_{rx\_pdf}$                                                                                                                                | RXD       | t <sub>rx_sym</sub>                                | -2    |      | +2    | μs   | A     |

\*) Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter

# 24 Atmel ATA6612/ATA6613

### 6.4.3 ALU – Arithmetic Logic Unit

The high-performance AVR<sup>®</sup> ALU operates in direct connection with all the 32 general purpose working registers. Within a single clock cycle, arithmetic operations between general purpose registers or between a register and an immediate are executed. The ALU operations are divided into three main categories – arithmetic, logical, and bit-functions. Some implementations of the architecture also provide a powerful multiplier supporting both signed/unsigned multiplication and fractional format. See the "Instruction Set" section for a detailed description.

#### 6.4.4 Status Register

The Status Register contains information about the result of the most recently executed arithmetic instruction. This information can be used for altering program flow in order to perform conditional operations. Note that the Status Register is updated after all ALU operations, as specified in the Instruction Set Reference. This will in many cases remove the need for using the dedicated compare instructions, resulting in faster and more compact code.

The Status Register is not automatically stored when entering an interrupt routine and restored when returning from an interrupt. This must be handled by software.

The AVR Status Register - SREG - is defined as:

| Bit           | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   | _    |
|---------------|-----|-----|-----|-----|-----|-----|-----|-----|------|
|               | I   | Т   | Н   | S   | V   | Ν   | Z   | С   | SREG |
| Read/Write    | R/W | -    |
| Initial Value | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |      |

• Bit 7 - I: Global Interrupt Enable

The Global Interrupt Enable bit must be set for the interrupts to be enabled. The individual interrupt enable control is then performed in separate control registers. If the Global Interrupt Enable Register is cleared, none of the interrupts are enabled independent of the individual interrupt enable settings. The I-bit is cleared by hardware after an interrupt has occurred, and is set by the RETI instruction to enable subsequent interrupts. The I-bit can also be set and cleared by the application with the SEI and CLI instructions, as described in the instruction set reference.

#### Bit 6 – T: Bit Copy Storage

The Bit Copy instructions BLD (Bit LoaD) and BST (Bit STore) use the T-bit as source or destination for the operated bit. A bit from a register in the Register File can be copied into T by the BST instruction, and a bit in T can be copied into a bit in a register in the Register File by the BLD instruction.

• Bit 5 - H: Half Carry Flag

The Half Carry Flag H indicates a Half Carry in some arithmetic operations. Half Carry Is useful in BCD arithmetic. See the "Instruction Set Description" for detailed information.

• Bit 4 – S: Sign Bit, S = N  $\oplus$  V

The S-bit is always an exclusive or between the Negative Flag N and the Two's Complement Overflow Flag V. See the "Instruction Set Description" for detailed information.



| BOOTRST | IVSEL | Reset Address      | Interrupt Vectors Start Address |  |  |  |
|---------|-------|--------------------|---------------------------------|--|--|--|
| 1       | 0     | 0x000              | 0x001                           |  |  |  |
| 1       | 1     | 0x000              | Boot Reset Address + 0x001      |  |  |  |
| 0       | 0     | Boot Reset Address | 0x001                           |  |  |  |
| 0       | 1     | Boot Reset Address | Boot Reset Address + 0x001      |  |  |  |

 Table 6-27.
 Reset and Interrupt Vectors Placement in Atmel<sup>®</sup> ATA6612<sup>(1)</sup>

Note: 1. The Boot Reset Address is shown in Table 6-107 on page 298. For the BOOTRST Fuse "1" means unprogrammed while "0" means programmed.

The most typical and general program setup for the Reset and Interrupt Vector Addresses in Atmel ATA6612 is:

| Address  | Labels Code                                       |                | Comments                             |
|----------|---------------------------------------------------|----------------|--------------------------------------|
| 0x000    | rjmp                                              | RESET          | ; Reset Handler                      |
| 0x001    | rjmp                                              | EXT_INT0       | ; IRQ0 Handler                       |
| 0x002    | rjmp                                              | EXT_INT1       | ; IRQ1 Handler                       |
| 0x003    | rjmp                                              | PCINT0         | ; PCINTO Handler                     |
| 0x004    | rjmp                                              | PCINT1         | ; PCINT1 Handler                     |
| 0x005    | rjmp                                              | PCINT2         | ; PCINT2 Handler                     |
| 0x006    | rjmp                                              | WDT            | ; Watchdog Timer Handler             |
| 0x007    | rjmp                                              | TIM2_COMPA     | ; Timer2 Compare A Handler           |
| 0X008    | rjmp                                              | TIM2_COMPB     | ; Timer2 Compare B Handler           |
| 0x009    | rjmp                                              | TIM2_OVF       | ; Timer2 Overflow Handler            |
| 0x00A    | rjmp                                              | TIM1_CAPT      | ; Timer1 Capture Handler             |
| 0x00B    | rjmp                                              | TIM1_COMPA     | ; Timer1 Compare A Handler           |
| 0x00C    | rjmp                                              | TIM1_COMPB     | ; Timer1 Compare B Handler           |
| 0x00D    | rjmp                                              | TIM1_OVF       | ; Timer1 Overflow Handler            |
| 0x00E    | rjmp                                              | TIM0_COMPA     | ; Timer0 Compare A Handler           |
| 0x00F    | rjmp                                              | TIM0_COMPB     | ; Timer0 Compare B Handler           |
| 0x010    | rjmp                                              | TIM0_OVF       | ; Timer0 Overflow Handler            |
| 0x011    | rjmp                                              | SPI_STC        | ; SPI Transfer Complete Handler      |
| 0x012    | rjmp                                              | USART_RXC      | ; USART, RX Complete Handler         |
| 0x013    | rjmp                                              | USART_UDRE     | ; USART, UDR Empty Handler           |
| 0x014    | rjmp                                              | USART_TXC      | ; USART, TX Complete Handler         |
| 0x015    | rjmp                                              | ADC            | ; ADC Conversion Complete Handler    |
| 0x016    | rjmp                                              | EE_RDY         | ; EEPROM Ready Handler               |
| 0x017    | rjmp                                              | ANA_COMP       | ; Analog Comparator Handler          |
| 0x018    | rjmp                                              | TWI            | ; 2-wire Serial Interface Handler    |
| 0x019    | rjmp                                              | SPM_RDY        | ; Store Program Memory Ready Handler |
| ;        |                                                   |                |                                      |
| 0x01ARES | ET: ldi                                           | r16, high(RAME | ND); Main program start              |
| 0x01B    | out                                               | SPH,r16        | ; Set Stack Pointer to top of RAM    |
| 0x01C    | ldi                                               | r16, low(RAMEN | D)                                   |
| 0x01D    | out                                               | SPL,r16        |                                      |
| 0x01E    | sei                                               |                | ; Enable interrupts                  |
| 0x01F    | <instr< td=""><td>&gt; xxx</td><td></td></instr<> | > xxx          |                                      |
|          |                                                   |                |                                      |





When the BOOTRST Fuse is unprogrammed, the Boot section size set to 2K bytes and the IVSEL bit in the MCUCR Register is set before any interrupts are enabled, the most typical and general program setup for the Reset and Interrupt Vector Addresses in ATA6613 is:

| Address Labels | Code                                                       |                 | Сс | omments                            |
|----------------|------------------------------------------------------------|-----------------|----|------------------------------------|
| 0x0000 RESET:  | ldi                                                        | r16,high(RAMENI | ); | : Main program start               |
| 0x0001         | out                                                        | SPH,r16         | ;  | Set Stack Pointer to top of RAM    |
| 0x0002         | ldi                                                        | r16,low(RAMEND) | )  |                                    |
| 0x0003         | out                                                        | SPL,r16         |    |                                    |
| 0x0004         | sei                                                        |                 | ;  | Enable interrupts                  |
| 0x0005         | <instr< td=""><td>&gt; xxx</td><td></td><td></td></instr<> | > xxx           |    |                                    |
| ;              |                                                            |                 |    |                                    |
| .org 0xC02     |                                                            |                 |    |                                    |
| 0x1C02         | jmp                                                        | EXT_INT0        | ;  | IRQ0 Handler                       |
| 0x1C04         | jmp                                                        | EXT_INT1        | ;  | IRQ1 Handler                       |
|                |                                                            |                 | ;  |                                    |
| 0x1C32         | jmp                                                        | SPM_RDY         | ;  | Store Program Memory Ready Handler |

When the BOOTRST Fuse is programmed and the Boot section size set to 2K bytes, the most typical and general program setup for the Reset and Interrupt Vector Addresses in ATA6613 is:

| Address Labels | s Code                                             | Comm           | nents                                |
|----------------|----------------------------------------------------|----------------|--------------------------------------|
| .org 0x0002    |                                                    |                |                                      |
| 0x0002         | jmp                                                | EXT_INT0       | ; IRQ0 Handler                       |
| 0x0004         | jmp                                                | EXT_INT1       | ; IRQ1 Handler                       |
|                |                                                    |                | ;                                    |
| 0x0032         | jmp                                                | SPM_RDY        | ; Store Program Memory Ready Handler |
| ;              |                                                    |                |                                      |
| .org 0x1C00    |                                                    |                |                                      |
| 0x1C00 RESET   | : ldi                                              | r16,high(RAMEN | ND); Main program start              |
| 0x1C01         | out                                                | SPH,r16        | ; Set Stack Pointer to top of RAM    |
| 0x1C02         | ldi                                                | r16,low(RAMENE | ))                                   |
| 0x1C03         | out                                                | SPL,r16        |                                      |
| 0x1C04         | sei                                                |                | ; Enable interrupts                  |
| 0x1C05         | <instr< td=""><td>c&gt; xxx</td><td></td></instr<> | c> xxx         |                                      |



Table 6-46 shows the COM0A1:0 bit functionality when the WGM02:0 bits are set to phase correct PWM mode.

| COM0A1 | COM0A0 | Description                                                                                      |
|--------|--------|--------------------------------------------------------------------------------------------------|
| 0      | 0      | Normal port operation, OC0A disconnected.                                                        |
| 0      | 1      | WGM02 = 0: Normal Port Operation, OC0A Disconnected.<br>WGM02 = 1: Toggle OC0A on Compare Match. |
| 1      | 0      | Clear OC0A on Compare Match when up-counting. Set OC0A on Compare Match when down-counting.      |
| 1      | 1      | Set OC0A on Compare Match when up-counting. Clear OC0A on Compare Match when down-counting.      |

 Table 6-46.
 Compare Output Mode, Phase Correct PWM Mode<sup>(1)</sup>

A special case occurs when OCR0A equals TOP and COM0A1 is set. In this case, the Compare Match is ignored, but the set or clear is done at TOP. See "Phase Correct PWM Mode" on page 149 for more details.

• Bits 5:4 - COM0B1:0: Compare Match Output B Mode

These bits control the Output Compare pin (OC0B) behavior. If one or both of the COM0B1:0 bits are set, the OC0B output overrides the normal port functionality of the I/O pin it is connected to. However, note that the Data Direction Register (DDR) bit corresponding to the OC0B pin must be set in order to enable the output driver.

When OC0B is connected to the pin, the function of the COM0B1:0 bits depends on the WGM02:0 bit setting. Table 6-47 shows the COM0B1:0 bit functionality when the WGM02:0 bits are set to a normal or CTC mode (non-PWM).

| COM0B1 | COM0B0 | Description                               |
|--------|--------|-------------------------------------------|
| 0      | 0      | Normal port operation, OC0B disconnected. |
| 0      | 1      | Toggle OC0B on Compare Match              |
| 1      | 0      | Clear OC0B on Compare Match               |
| 1      | 1      | Set OC0B on Compare Match                 |

Table 6-47. Compare Output Mode, non-PWM Mode

Table 6-48 shows the COM0B1:0 bit functionality when the WGM02:0 bits are set to fast PWM mode.

 Table 6-48.
 Compare Output Mode, Fast PWM Mode<sup>(1)</sup>

| COM0B1 | COM0B0 | Description                                  |
|--------|--------|----------------------------------------------|
| 0      | 0      | Normal port operation, OC0B disconnected.    |
| 0      | 1      | Reserved                                     |
| 1      | 0      | Clear OC0B on Compare Match, set OC0B at TOP |
| 1      | 1      | Set OC0B on Compare Match, clear OC0B at TOP |

Note: 1. A special case occurs when OCR0B equals TOP and COM0B1 is set. In this case, the Compare Match is ignored, but the set or clear is done at TOP. See "Fast PWM Mode" on page 120 for more details.







The Timer/Counter Overflow Flag (TOV1) is set each time the counter reaches BOTTOM. When either OCR1A or ICR1 is used for defining the TOP value, the OC1A or ICF1 Flag is set accordingly at the same timer clock cycle as the OCR1x Registers are updated with the double buffer value (at TOP). The Interrupt Flags can be used to generate an interrupt each time the counter reaches the TOP or BOTTOM value.

When changing the TOP value the program must ensure that the new TOP value is higher or equal to the value of all of the Compare Registers. If the TOP value is lower than any of the Compare Registers, a compare match will never occur between the TCNT1 and the OCR1x. Note that when using fixed TOP values, the unused bits are masked to zero when any of the OCR1x Registers are written. As the third period shown in Figure 6-47 illustrates, changing the TOP actively while the Timer/Counter is running in the phase correct mode can result in an unsymmetrical output. The reason for this can be found in the time of update of the OCR1x Register. Since the OCR1x update occurs at TOP, the PWM period starts and ends at TOP. This implies that the length of the falling slope is determined by the previous TOP value, while the length of the rising slope is determined by the new TOP value. When these two values differ the two slopes of the period will differ in length. The difference in length gives the unsymmetrical result on the output.

It is recommended to use the phase and frequency correct mode instead of the phase correct mode when changing the TOP value while the Timer/Counter is running. When using a static TOP value there are practically no differences between the two modes of operation.

In phase correct PWM mode, the compare units allow generation of PWM waveforms on the OC1x pins. Setting the COM1x1:0 bits to two will produce a non-inverted PWM and an inverted PWM output can be generated by setting the COM1x1:0 to three. The actual OC1x value will only be visible on the port pin if the data direction for the port pin is set as output (DDR\_OC1x). The PWM waveform is generated by setting (or clearing) the OC1x Register at the compare match between OCR1x and TCNT1 when the counter increments, and clearing (or setting) the OC1x Register at compare match between OCR1x and TCNT1 when the counter increments.

### 6.14.10 16-bit Timer/Counter Register Description



| Bit           | 7      | 6      | 5      | 4      | 3 | 2 | 1     | 0     |        |
|---------------|--------|--------|--------|--------|---|---|-------|-------|--------|
|               | COM1A1 | COM1A0 | COM1B1 | COM1B0 | _ | - | WGM11 | WGM10 | TCCR1A |
| Read/Write    | R/W    | R/W    | R/W    | R/W    | R | R | R/W   | R/W   |        |
| Initial Value | 0      | 0      | 0      | 0      | 0 | 0 | 0     | 0     |        |

• Bit 7:6 - COM1A1:0: Compare Output Mode for Channel A

• Bit 5:4 - COM1B1:0: Compare Output Mode for Channel B

The COM1A1:0 and COM1B1:0 control the Output Compare pins (OC1A and OC1B respectively) behavior. If one or both of the COM1A1:0 bits are written to one, the OC1A output overrides the normal port functionality of the I/O pin it is connected to. If one or both of the COM1B1:0 bit are written to one, the OC1B output overrides the normal port functionality of the I/O pin it is connected to. However, note that the *Data Direction Register* (DDR) bit corresponding to the OC1A or OC1B pin must be set in order to enable the output driver.

When the OC1A or OC1B is connected to the pin, the function of the COM1x1:0 bits is dependent of the WGM13:0 bits setting. Table 6-53 shows the COM1x1:0 bit functionality when the WGM13:0 bits are set to a Normal or a CTC mode (non-PWM).

| COM1A1/COM1B1 | COM1A0/COM1B0 | Description                                                 |
|---------------|---------------|-------------------------------------------------------------|
| 0             | 0             | Normal port operation, OC1A/OC1B disconnected.              |
| 0             | 1             | Toggle OC1A/OC1B on Compare Match.                          |
| 1             | 0             | Clear OC1A/OC1B on Compare Match (Set output to low level). |
| 1             | 1             | Set OC1A/OC1B on Compare Match (Set output to high level).  |

Table 6-53. Compare Output Mode, non-PWM

Table 6-54 shows the COM1x1:0 bit functionality when the WGM13:0 bits are set to the fast PWM mode.

| COM1A1/COM1B1 | COM1A0/COM1B0 | Description                                                                                                                                                                       |
|---------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0             | 0             | Normal port operation, OC1A/OC1B disconnected.                                                                                                                                    |
| 0             | 1             | WGM13:0 = 14 or 15: Toggle OC1A on Compare Match,<br>OC1B disconnected (normal port operation). For all<br>other WGM1 settings, normal port operation,<br>OC1A/OC1B disconnected. |
| 1             | 0             | Clear OC1A/OC1B on Compare Match, set<br>OC1A/OC1B at TOP                                                                                                                         |
| 1             | 1             | Set OC1A/OC1B on Compare Match, clear<br>OC1A/OC1B at TOP                                                                                                                         |

#### Table 6-54. Compare Output Mode, Fast PWM<sup>(1)</sup>

Note: 1. A special case occurs when OCR1A/OCR1B equals TOP and COM1A1/COM1B1 is set. In this case the compare match is ignored, but the set or clear is done at TOP. See "Fast PWM Mode" on page 147 for more details.



### 6.17.5 Data Transmission – The USART Transmitter

The USART Transmitter is enabled by setting the *Transmit Enable* (TXEN) bit in the UCSRnB Register. When the Transmitter is enabled, the normal port operation of the TxDn pin is overridden by the USART and given the function as the Transmitter's serial output. The baud rate, mode of operation and frame format must be set up once before doing any transmissions. If synchronous operation is used, the clock on the XCKn pin will be overridden and used as transmission clock.

#### 6.17.5.1 Sending Frames with 5 to 8 Data Bit

A data transmission is initiated by loading the transmit buffer with the data to be transmitted. The CPU can load the transmit buffer by writing to the UDRn I/O location. The buffered data in the transmit buffer will be moved to the Shift Register when the Shift Register is ready to send a new frame. The Shift Register is loaded with new data if it is in idle state (no ongoing transmission) or immediately after the last stop bit of the previous frame is transmitted. When the Shift Register is loaded with new data, it will transfer one complete frame at the rate given by the Baud Register, U2Xn bit or by XCKn depending on mode of operation.

The following code examples show a simple USART transmit function based on polling of the *Data Register Empty* (UDREn) Flag. When using frames with less than eight bits, the most significant bits written to the UDRn are ignored. The USART has to be initialized before the function can be used. For the assembly code, the data to be sent is assumed to be stored in Register R16.

Assembly Code Example<sup>(1)</sup>

```
USART_Transmit:

; Wait for empty transmit buffer

sbis UCSRnA,UDREn

rjmp USART_Transmit

; Put data (r16) into buffer, sends the data

out UDRn,r16

ret

<u>C Code Example<sup>(1)</sup></u>

void USART_Transmit( unsigned char data )

{

/* Wait for empty transmit buffer */

while ( !( UCSRnA & (1<<UDREn)) )

;

/* Put data into buffer, sends the data */

UDRn = data;

}
```

Note: 1. The example code assumes that the part specific header file is included. For I/O Registers located in extended I/O map, "IN", "OUT", "SBIS", "SBIC", "CBI", and "SBI" instructions must be replaced with instructions that allow access to extended I/O. Typically "LDS" and "STS" combined with "SBRS", "SBRC", "SBR", and "CBR".

The function simply waits for the transmit buffer to be empty by checking the UDREn Flag, before loading it with new data to be transmitted. If the Data Register Empty interrupt is utilized, the interrupt routine writes the data into the buffer.



The following code example shows a simple USART receive function that handles both nine bit characters and the status bits.

| Assembly Code Example <sup>(1)</sup>                                                       |
|--------------------------------------------------------------------------------------------|
| USART_Receive:                                                                             |
| ; Wait for data to be received                                                             |
| sbis UCSRnA, RXCn                                                                          |
| rjmp USART_Receive                                                                         |
| ; Get status and 9th bit, then data from buffer                                            |
| in r18, UCSRnA                                                                             |
| in r17, UCSRnB                                                                             |
| in r16, UDRn                                                                               |
| ; If error, return -1                                                                      |
| <b>andi</b> r18,(1< <fen) (1<<dorn) (1<<upen)< td=""></fen) (1<<dorn) (1<<upen)<>          |
| breq USART_ReceiveNoError                                                                  |
| <b>ldi</b> r17, HIGH(-1)                                                                   |
| <b>ldi</b> r16, LOW(-1)                                                                    |
| USART_ReceiveNoError:                                                                      |
| ; Filter the 9th bit, then return                                                          |
| lsr r17                                                                                    |
| <b>andi</b> r17, 0x01                                                                      |
| ret                                                                                        |
| C Code Example <sup>(1)</sup>                                                              |
| unsigned int USART_Receive( void )                                                         |
|                                                                                            |
| unsigned char status, resh, resl;                                                          |
| /* Wait for data to be received */                                                         |
| <pre>while ( !(UCSRnA &amp; (1&lt;<rxcn)) )<="" pre=""></rxcn))></pre>                     |
| ;                                                                                          |
| /* Get status and 9th bit, then data */                                                    |
| /* from buffer */                                                                          |
| status = UCSRnA;                                                                           |
| resh = UCSRnB;                                                                             |
| resl = UDRn;                                                                               |
| /* If error, return -1 */                                                                  |
| <b>if</b> ( status & (1< <fen) (1<<dorn) (1<<upen) )<="" td=""></fen) (1<<dorn) (1<<upen)> |
| return -1;                                                                                 |
| /* Filter the 9th bit, then return */                                                      |
| resh = (resh $>>$ 1) & 0x01;                                                               |
| <pre>return ((resh &lt;&lt; 8)   resl);</pre>                                              |
| }                                                                                          |

```
Note: 1. The example code assumes that the part specific header file is included.
For I/O Registers located in extended I/O map, "IN", "OUT", "SBIS", "SBIC", "CBI", and "SBI"
instructions must be replaced with instructions that allow access to extended I/O. Typically
"LDS" and "STS" combined with "SBRS", "SBRC", "SBR", and "CBR".
```





### 6.19.4 Multi-master Bus Systems, Arbitration and Synchronization

The TWI protocol allows bus systems with several masters. Special concerns have been taken in order to ensure that transmissions will proceed as normal, even if two or more masters initiate a transmission at the same time. Two problems arise in multi-master systems:

- An algorithm must be implemented allowing only one of the masters to complete the transmission. All other masters should cease transmission when they discover that they have lost the selection process. This selection process is called arbitration. When a contending master discovers that it has lost the arbitration process, it should immediately switch to Slave mode to check whether it is being addressed by the winning master. The fact that multiple masters have started transmission at the same time should not be detectable to the slaves, i.e. the data being transferred on the bus must not be corrupted.
- Different masters may use different SCL frequencies. A scheme must be devised to synchronize the serial clocks from all masters, in order to let the transmission proceed in a lockstep fashion. This will facilitate the arbitration process.

The wired-ANDing of the bus lines is used to solve both these problems. The serial clocks from all masters will be wired-ANDed, yielding a combined clock with a high period equal to the one from the Master with the shortest high period. The low period of the combined clock is equal to the low period of the Master with the longest low period. Note that all masters listen to the SCL line, effectively starting to count their SCL high and low time-out periods when the combined SCL line goes high or low, respectively.



Figure 6-83. SCL Synchronization Between Multiple Masters



| Table 6-92. | Status Codes for Slave Receiver Mode |
|-------------|--------------------------------------|
| Table 6-92. | Status Codes for Slave Receiver Mode |

| Status Code |                                                                                     | Application       | n Software Response |     |       |      |                                                                                                                                      |
|-------------|-------------------------------------------------------------------------------------|-------------------|---------------------|-----|-------|------|--------------------------------------------------------------------------------------------------------------------------------------|
| (TWSR)      |                                                                                     |                   |                     | To  | WCR   |      |                                                                                                                                      |
| Prescaler   | Status of the 2-wire Serial                                                         |                   |                     |     |       |      |                                                                                                                                      |
| are 0       | Interface Hardware                                                                  | To/from TWDR      | STA                 | STO | TWINT | TWEA | Next Action Taken by TWI Hardware                                                                                                    |
| 0x60        | Own SLA+W has been received;                                                        | No TWDR action or | Х                   | 0   | 1     | 0    | Data byte will be received and NOT ACK will be returned                                                                              |
|             | ACK has been returned                                                               | No TWDR action    | Х                   | 0   | 1     | 1    | Data byte will be received and ACK will be returned                                                                                  |
| 0x68        | Arbitration lost in SLA+R/W as<br>Master; own SLA+W has been                        | No TWDR action or | Х                   | 0   | 1     | 0    | Data byte will be received and NOT ACK will be returned                                                                              |
|             | received; ACK has been<br>returned                                                  | No TWDR action    | Х                   | 0   | 1     | 1    | Data byte will be received and ACK will be returned                                                                                  |
| 0x70        | General call address has been received; ACK has been                                | No TWDR action or | х                   | 0   | 1     | 0    | Data byte will be received and NOT ACK will be returned                                                                              |
|             | returned                                                                            | No TWDR action    | Х                   | 0   | 1     | 1    | Data byte will be received and ACK will be returned                                                                                  |
| 0x78        | Arbitration lost in SLA+R/W as Master; General call address                         | No TWDR action or | х                   | 0   | 1     | 0    | Data byte will be received and NOT ACK will be returned                                                                              |
|             | has been received; ACK has been returned                                            | No TWDR action    | Х                   | 0   | 1     | 1    | Data byte will be received and ACK will be returned                                                                                  |
| 0x80        | Previously addressed with own<br>SLA+W; data has been                               | Read data byte or | х                   | 0   | 1     | 0    | Data byte will be received and NOT ACK will be returned                                                                              |
|             | received; ACK has been returned                                                     | Read data byte    | Х                   | 0   | 1     | 1    | Data byte will be received and ACK will be returned                                                                                  |
|             |                                                                                     | Read data byte or | 0                   | 0   | 1     | 0    | Switched to the not addressed Slave mode;<br>no recognition of own SLA or GCA                                                        |
|             |                                                                                     | Read data byte or | 0                   | 0   | 1     | 1    | Switched to the not addressed Slave mode;<br>own SLA will be recognized;                                                             |
| 0x88        | Previously addressed with own<br>SLA+W; data has been<br>received; NOT ACK has been | Read data byte or | 1                   | 0   | 1     | 0    | Switched to the not addressed Slave mode;<br>no recognition of own SLA or GCA;<br>a START condition will be transmitted when the bus |
|             | returned                                                                            | Deed data histo   |                     | 0   |       |      | becomes free                                                                                                                         |
|             |                                                                                     | Head data byte    | 1                   | U   | 1     | 1    | Switched to the not addressed Slave mode;                                                                                            |
|             |                                                                                     |                   |                     |     |       |      | CCA will be recognized if TMCCE - "1"                                                                                                |
|             |                                                                                     |                   |                     |     |       |      | a START condition will be transmitted when the bus                                                                                   |
|             |                                                                                     |                   |                     |     |       |      | becomes free                                                                                                                         |
|             |                                                                                     |                   |                     |     |       | 1    |                                                                                                                                      |





Several different scenarios may arise during arbitration, as described below:

- Two or more masters are performing identical communication with the same Slave. In this case, neither the Slave nor any of the masters will know about the bus contention.
- Two or more masters are accessing the same Slave with different data or direction bit. In this case, arbitration will occur, either in the READ/WRITE bit or in the data bits. The masters trying to output a one on SDA while another Master outputs a zero will lose the arbitration. Losing masters will switch to not addressed Slave mode or wait until the bus is free and transmit a new START condition, depending on application software action.
- Two or more masters are accessing different slaves. In this case, arbitration will occur in the SLA bits. Masters trying to output a one on SDA while another Master outputs a zero will lose the arbitration. Masters losing arbitration in SLA will switch to Slave mode to check if they are being addressed by the winning Master. If addressed, they will switch to SR or ST mode, depending on the value of the READ/WRITE bit. If they are not being addressed, they will switch to not addressed Slave mode or wait until the bus is free and transmit a new START condition, depending on application software action.

This is summarized in Figure 6-98. Possible status values are given in circles.



Figure 6-98. Possible Status Codes Caused by Arbitration





### Figure 6-105. ADC Timing Diagram, Auto Triggered Conversion





| Table 6-97. | ADC Conversion | Time |
|-------------|----------------|------|
|-------------|----------------|------|

| Condition                        | Sample & Hold (Cycles from<br>Start of Conversion) | Conversion Time (Cycles) |
|----------------------------------|----------------------------------------------------|--------------------------|
| First conversion                 | 13.5                                               | 25                       |
| Normal conversions, single ended | 1.5                                                | 13                       |
| Auto Triggered conversions       | 2                                                  | 13.5                     |

### 6.21.4 Changing Channel or Reference Selection

The MUXn and REFS1:0 bits in the ADMUX Register are single buffered through a temporary register to which the CPU has random access. This ensures that the channels and reference selection only takes place at a safe point during the conversion. The channel and reference selection is continuously updated until a conversion is started. Once the conversion starts, the channel and reference selection is locked to ensure a sufficient sampling time for the ADC. Continuous updating resumes in the last ADC clock cycle before the conversion completes (ADIF in ADCSRA is set). Note that the conversion starts on the following rising ADC clock edge after ADSC is written. The user is thus advised not to write new channel or reference selection values to ADMUX until one ADC clock cycle after ADSC is written.

If Auto Triggering is used, the exact time of the triggering event can be indeterministic. Special care must be taken when updating the ADMUX Register, in order to control which conversion will be affected by the new settings.

If both ADATE and ADEN is written to one, an interrupt event can occur at any time. If the ADMUX Register is changed in this period, the user cannot tell if the next conversion is based on the old or the new settings. ADMUX can be safely updated in the following ways:

- a. When ADATE or ADEN is cleared.
- b. During conversion, minimum one ADC clock cycle after the trigger event.
- c. After a conversion, before the Interrupt Flag used as trigger source is cleared.

When updating ADMUX in one of these conditions, the new settings will affect the next ADC conversion.

### 6.21.4.1 ADC Input Channels

When changing channel selections, the user should observe the following guidelines to ensure that the correct channel is selected:

In Single Conversion mode, always select the channel before starting the conversion. The channel selection may be changed one ADC clock cycle after writing one to ADSC. However, the simplest method is to wait for the conversion to complete before changing the channel selection.

In Free Running mode, always select the channel before starting the first conversion. The channel selection may be changed one ADC clock cycle after writing one to ADSC. However, the simplest method is to wait for the first conversion to complete, and then change the channel selection. Since the next conversion has already started automatically, the next result will reflect the previous channel selection. Subsequent conversions will reflect the new channel selection.

#### 6.21.4.2 ADC Voltage Reference

The reference voltage for the ADC ( $V_{REF}$ ) indicates the conversion range for the ADC. Single ended channels that exceed  $V_{REF}$  will result in codes close to 0x3FF.  $V_{REF}$  can be selected as either AV<sub>CC</sub>, internal 1.1V reference, or external AREF pin.

 $AV_{CC}$  is connected to the ADC through a passive switch. The internal 1.1V reference is generated from the internal bandgap reference (V<sub>BG</sub>) through an internal amplifier. In either case, the external AREF pin is directly connected to the ADC, and the reference voltage can be made more immune to noise by connecting a capacitor between the AREF pin and ground.  $V_{REF}$  can also be measured at the AREF pin with a high impedant voltmeter. Note that  $V_{REF}$  is a high impedant source, and only a capacitive load should be connected in a system.





## 6.22 debugWIRE On-chip Debug System

#### 6.22.1 Features

- Complete Program Flow Control
- Emulates All On-chip Functions, Both Digital and Analog, except RESET Pin
- Real-time Operation
- Symbolic Debugging Support (Both at C and Assembler Source Level, or for Other HLLs)
- Unlimited Number of Program Break Points (Using Software Break Points)
- Non-intrusive Operation
- Electrical Characteristics Identical to Real Device
- Automatic Configuration System
- High-Speed Operation
- Programming of Non-volatile Memories

#### 6.22.2 Overview

The debugWIRE On-chip debug system uses a One-wire, bi-directional interface to control the program flow, execute AVR<sup>®</sup> instructions in the CPU and to program the different non-volatile memories.

#### 6.22.3 Physical Interface

When the debugWIRE Enable (DWEN) Fuse is programmed and Lock bits are unprogrammed, the debugWIRE system within the target device is activated. The RESET port pin is configured as a wire-AND (open-drain) bi-directional I/O pin with pull-up enabled and becomes the communication gateway between target and emulator.

#### Figure 6-113. The debugWIRE Setup



Figure 6-113 shows the schematic of a target MCU, with debugWIRE enabled, and the emulator connector. The system clock is not affected by debugWIRE and will always be the clock source selected by the CKSEL Fuses.

## 282 Atmel ATA6612/ATA6613



Figure 6-118. Addressing the Flash Which is Organized in Pages<sup>(1)</sup>

Note: 1. PCPAGE and PCWORD are listed in Table 6-123 on page 306.

Figure 6-119. Programming the Flash Waveforms<sup>(1)</sup>



Note: 1. "XX" is do not care. The letters refer to the programming description above.









I/O PIN OUTPUT VOLTAGE vs. SINK CURRENT Vcc = 3V

**Figure 7-11.** Output High Voltage vs. Output High Current ( $V_{CC} = 5V$ )



I/O PIN OUTPUT VOLTAGE vs. SOURCE CURRENT Vcc = 5.00v

## 7.5 Instruction Set Summary (Continued)

| Mnemonics    | Operands     | Description                      | Operation                               | Flags | #Clocks |
|--------------|--------------|----------------------------------|-----------------------------------------|-------|---------|
| CLI          |              | Global Interrupt Disable         | ←0                                      | I     | 1       |
| SES          |              | Set Signed Test Flag             | S ←1                                    | S     | 1       |
| CLS          |              | Clear Signed Test Flag           | S        ←0                             | S     | 1       |
| SEV          |              | Set Twos Complement Overflow.    | V                                       | V     | 1       |
| CLV          |              | Clear Twos Complement Overflow   | V ←0                                    | V     | 1       |
| SET          |              | Set T in SREG                    | T ←1                                    | Т     | 1       |
| CLT          |              | Clear T in SREG                  | T ←0                                    | Т     | 1       |
| SEH          |              | Set Half Carry Flag in SREG      | H ←1                                    | Н     | 1       |
| CLH          |              | Clear Half Carry Flag in SREG    | H ←0                                    | Н     | 1       |
| DATA TRANSFE | R INSTRUCTIO | NS                               |                                         |       |         |
| MOV          | Rd, Rr       | Move Between Registers           | Rd ←Rr                                  | None  | 1       |
| MOVW         | Rd, Rr       | Copy Register Word               | Rd+1:Rd ←Rr+1:Rr                        | None  | 1       |
| LDI          | Rd, K        | Load Immediate                   | Rd ←K                                   | None  | 1       |
| LD           | Rd, X        | Load Indirect                    | Rd ←(X)                                 | None  | 2       |
| LD           | Rd, X+       | Load Indirect and Post-Inc.      | $Rd \leftarrow (X), X \leftarrow X + 1$ | None  | 2       |
| LD           | Rd, - X      | Load Indirect and Pre-Dec.       | X                                       | None  | 2       |
| LD           | Rd, Y        | Load Indirect                    | Rd ←(Y)                                 | None  | 2       |
| LD           | Rd, Y+       | Load Indirect and Post-Inc.      | $Rd \leftarrow (Y), Y \leftarrow Y + 1$ | None  | 2       |
| LD           | Rd, - Y      | Load Indirect and Pre-Dec.       | Y ←Y - 1, Rd ←(Y)                       | None  | 2       |
| LDD          | Rd,Y+q       | Load Indirect with Displacement  | Rd ←(Y + q)                             | None  | 2       |
| LD           | Rd, Z        | Load Indirect                    | Rd ←(Z)                                 | None  | 2       |
| LD           | Rd, Z+       | Load Indirect and Post-Inc.      | Rd ←(Z), Z ←Z+1                         | None  | 2       |
| LD           | Rd, -Z       | Load Indirect and Pre-Dec.       | Z                                       | None  | 2       |
| LDD          | Rd, Z+q      | Load Indirect with Displacement  | $Rd \leftarrow (Z + q)$                 | None  | 2       |
| LDS          | Rd, k        | Load Direct from SRAM            | Rd ←(k)                                 | None  | 2       |
| ST           | X, Rr        | Store Indirect                   | (X) ←Rr                                 | None  | 2       |
| ST           | X+, Rr       | Store Indirect and Post-Inc.     | (X) ←Rr, X ←X + 1                       | None  | 2       |
| ST           | - X, Rr      | Store Indirect and Pre-Dec.      | X ←X - 1, (X) ←Rr                       | None  | 2       |
| ST           | Y, Rr        | Store Indirect                   | (Y) ←Rr                                 | None  | 2       |
| ST           | Y+, Rr       | Store Indirect and Post-Inc.     | $(Y) \leftarrow Rr, Y \leftarrow Y + 1$ | None  | 2       |
| ST           | - Y, Rr      | Store Indirect and Pre-Dec.      | Y ←Y - 1, (Y) ←Rr                       | None  | 2       |
| STD          | Y+q,Rr       | Store Indirect with Displacement | (Y + q) ←Rr                             | None  | 2       |
| ST           | Z, Rr        | Store Indirect                   | (Z) ←Rr                                 | None  | 2       |
| ST           | Z+, Rr       | Store Indirect and Post-Inc.     | (Z) ←Rr, Z ←Z + 1                       | None  | 2       |
| ST           | -Z, Rr       | Store Indirect and Pre-Dec.      | Z                                       | None  | 2       |
| STD          | Z+q,Rr       | Store Indirect with Displacement | (Z + q) ←Rr                             | None  | 2       |
| STS          | k, Rr        | Store Direct to SRAM             | (k) ←Rr                                 | None  | 2       |
| LPM          |              | Load Program Memory              | R0 ←(Z)                                 | None  | 3       |
| LPM          | Rd, Z        | Load Program Memory              | $Rd \leftarrow (Z)$                     | None  | 3       |
| LPM          | Rd, Z+       | Load Program Memory and Post-Inc | Rd ←(Z), Z ←Z+1                         | None  | 3       |
| SPM          |              | Store Program Memory             | (Z) ←R1:R0                              | None  | -       |
| IN           | Rd, P        | In Port                          | Rd ←P                                   | None  | 1       |
| OUT          | P, Rr        | Out Port                         | P ←Rr                                   | None  | 1       |

Note: 1. These instructions are only available in ATA6613

