



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                                          |
| Core Size                  | 32-Bit Single-Core                                                       |
| Speed                      | 72MHz                                                                    |
| Connectivity               | I <sup>2</sup> C, Microwire, SPI, SSI, SSP, UART/USART                   |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                         |
| Number of I/O              | 28                                                                       |
| Program Memory Size        | 32KB (32K x 8)                                                           |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | 2K x 8                                                                   |
| RAM Size                   | 8K x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                                |
| Data Converters            | A/D 8x12b                                                                |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 32-VQFN Exposed Pad                                                      |
| Supplier Device Package    | 32-HVQFN (7x7)                                                           |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc1315fhn33-551 |
|                            |                                                                          |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### **NXP Semiconductors**

## LPC1315/16/17/45/46/47

32-bit ARM Cortex-M3 microcontroller



#### 32-bit ARM Cortex-M3 microcontroller

### 6.2 Pin description

| Symbol                        |        |        |         |            | <u>e[1]</u>                |      | Description                                                                                                                                                                                                                                                                                                                                                                             |
|-------------------------------|--------|--------|---------|------------|----------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                               | LQFP64 | LQFP48 | HVQFN33 |            | Reset state <sup>[1]</sup> | Type |                                                                                                                                                                                                                                                                                                                                                                                         |
| RESET/PIO0_0                  | 4      | 3      | 2       | [2]        | I; PU                      | 1    | <b>RESET</b> — External reset input with 20 ns glitch filter. A LOW-going pulse as short as 50 ns on this pin resets the device, causing I/O ports and peripherals to take on their default states, and processor execution to begin at address 0. This pin also serves as the debug select input. LOW level selects the JTAG boundary scan. HIGH level selects the ARM SWD debug mode. |
|                               |        |        |         |            | -                          | I/O  | <b>PIO0_0</b> — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                                                               |
| PIO0_1/CLKOUT/<br>CT32B0_MAT2 | 5      | 4      | 3       | <u>[3]</u> | I; PU                      | I/O  | <b>PIO0_1</b> — General purpose digital input/output pin. A LOW level on this pin during reset starts the ISP command handler.                                                                                                                                                                                                                                                          |
|                               |        |        |         |            | -                          | 0    | CLKOUT — Clockout pin.                                                                                                                                                                                                                                                                                                                                                                  |
|                               |        |        |         |            | -                          | 0    | CT32B0_MAT2 — Match output 2 for 32-bit timer 0.                                                                                                                                                                                                                                                                                                                                        |
| PIO0_2/SSEL0/                 | 13     | 10     | 8       | [3]        | I; PU                      | I/O  | PIO0_2 — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                                                                      |
| CT16B0_CAP0                   |        |        |         |            |                            | I/O  | SSEL0 — Slave select for SSP0.                                                                                                                                                                                                                                                                                                                                                          |
|                               |        |        |         |            |                            | I    | CT16B0_CAP0 — Capture input 0 for 16-bit timer 0.                                                                                                                                                                                                                                                                                                                                       |
| PIO0_3                        | 19     | 14     | 9       | [3]        | I; PU                      | I/O  | PIO0_3 — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                                                                      |
| PIO0_4/SCL                    | 20     | 15     | 10      | <u>[4]</u> | IA                         | I/O  | <b>PIO0_4</b> — General purpose digital input/output pin (open-drain).                                                                                                                                                                                                                                                                                                                  |
|                               |        |        |         |            | -                          | I/O  | <b>SCL</b> — I <sup>2</sup> C-bus clock input/output (open-drain).<br>High-current sink only if I <sup>2</sup> C Fast-mode Plus is selected in the I/O configuration register.                                                                                                                                                                                                          |
| PIO0_5/SDA                    | 21     | 16     | 11      | [4]        | IA                         | I/O  | <b>PIO0_5</b> — General purpose digital input/output pin (open-drain).                                                                                                                                                                                                                                                                                                                  |
|                               |        |        |         |            | -                          | I/O  | <b>SDA</b> — I <sup>2</sup> C-bus data input/output (open-drain).<br>High-current sink only if I <sup>2</sup> C Fast-mode Plus is selected in the I/O configuration register.                                                                                                                                                                                                           |
| PIO0_6/R/                     | 29     | 22     | 15      | [3]        | I; PU                      | I/O  | PIO0_6 — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                                                                      |
| SCK0                          |        |        |         |            | -                          | -    | R — Reserved.                                                                                                                                                                                                                                                                                                                                                                           |
|                               |        |        |         |            | -                          | I/O  | SCK0 — Serial clock for SSP0.                                                                                                                                                                                                                                                                                                                                                           |
| PIO0_7/CTS                    | 30     | 23     | 16      | [5]        | I; PU                      | I/O  | <b>PIO0_7</b> — General purpose digital input/output pin (high-current output driver).                                                                                                                                                                                                                                                                                                  |
|                               |        |        |         |            | -                          | I    | <b>CTS</b> — Clear To Send input for USART.                                                                                                                                                                                                                                                                                                                                             |
| PIO0_8/MISO0/                 | 36     | 27     | 17      | [3]        | I; PU                      | I/O  | PIO0_8 — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                                                                      |
| CT16B0_MAT0                   |        |        |         |            | -                          | I/O  | MISO0 — Master In Slave Out for SSP0.                                                                                                                                                                                                                                                                                                                                                   |
|                               |        |        |         |            | -                          | 0    | CT16B0_MAT0 — Match output 0 for 16-bit timer 0.                                                                                                                                                                                                                                                                                                                                        |
| PIO0_9/MOSI0/                 | 37     | 28     | 18      | [3]        | I; PU                      | I/O  | PIO0_9 — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                                                                      |
| CT16B0_MAT1/                  |        |        |         |            | -                          | I/O  | MOSI0 — Master Out Slave In for SSP0.                                                                                                                                                                                                                                                                                                                                                   |
| SWO                           |        |        |         |            | -                          | 0    | CT16B0_MAT1 — Match output 1 for 16-bit timer 0.                                                                                                                                                                                                                                                                                                                                        |
|                               |        |        |         |            | -                          | 0    | SWO — Serial wire trace output.                                                                                                                                                                                                                                                                                                                                                         |

#### LPC1315\_16\_17\_45\_46\_47

All information provided in this document is subject to legal disclaimers.

#### 32-bit ARM Cortex-M3 microcontroller

| Symbol                 | LQFP64  | LQFP48 | HVQFN33 |     | Reset state <u>[1]</u> | Type     | Description                                                |
|------------------------|---------|--------|---------|-----|------------------------|----------|------------------------------------------------------------|
| PIO1_10                | ت<br>12 |        | т<br>-  | [3] | rਔ<br>I; PU            | Г<br>1/0 | <b>PIO1_10</b> — General purpose digital input/output pin. |
| PIO1_11                | 43      | -      | -       | [3] | I; PU                  | I/O      | PIO1_11 — General purpose digital input/output pin.        |
| PIO1_13/DTR/           | 47      | 36     | -       | [3] | I; PU                  | I/O      | PIO1_13 — General purpose digital input/output pin.        |
| CT16B0_MAT0/TXD        |         |        |         |     | -                      | 0        | <b>DTR</b> — Data Terminal Ready output for USART.         |
|                        |         |        |         |     | -                      | 0        | <b>CT16B0_MAT0</b> — Match output 0 for 16-bit timer 0.    |
|                        |         |        |         |     | -                      | 0        | <b>TXD</b> — Transmitter output for USART.                 |
| PIO1_14/DSR/           | 49      | 37     | -       | [3] | I; PU                  | I/O      | PIO1_14 — General purpose digital input/output pin.        |
| CT16B0_MAT1/RXD        |         |        |         |     | -                      | 1        | <b>DSR</b> — Data Set Ready input for USART.               |
|                        |         |        |         |     | -                      | 0        | CT16B0_MAT1 — Match output 1 for 16-bit timer 0.           |
|                        |         |        |         |     | -                      | -        | <b>RXD</b> — Receiver input for USART.                     |
| PIO1_15/DCD/           | 57      | 43     | 28      | [3] | I; PU                  | I/O      | PIO1_15 — General purpose digital input/output pin.        |
| CT16B0_MAT2/SCK1       |         |        |         |     | -                      | I        | <b>DCD</b> — Data Carrier Detect input for USART.          |
|                        |         |        |         |     | -                      | 0        | CT16B0_MAT2 — Match output 2 for 16-bit timer 0.           |
|                        |         |        |         |     | -                      | I/O      | SCK1 — Serial clock for SSP1.                              |
| PIO1_16/RI/CT16B0_CAP0 | 63      | 48     | -       | [3] | I; PU                  | I/O      | PIO1_16 — General purpose digital input/output pin.        |
|                        |         |        |         |     | -                      | I        | <b>RI</b> — Ring Indicator input for USART.                |
|                        |         |        |         |     | -                      | I        | CT16B0_CAP0 — Capture input 0 for 16-bit timer 0.          |
| PIO1_17/CT16B0_CAP1/   | 23      | -      | -       | [3] | I; PU                  | I/O      | PIO1_17 — General purpose digital input/output pin.        |
| RXD                    |         |        |         |     | -                      | I        | CT16B0_CAP1 — Capture input 1 for 16-bit timer 0.          |
|                        |         |        |         |     | -                      | I        | <b>RXD</b> — Receiver input for USART.                     |
| PIO1_18/CT16B1_CAP1/   | 28      | -      | -       | [3] | I; PU                  | I/O      | PIO1_18 — General purpose digital input/output pin.        |
| TXD                    |         |        |         |     | -                      | I        | CT16B1_CAP1 — Capture input 1 for 16-bit timer 1.          |
|                        |         |        |         |     | -                      | 0        | <b>TXD</b> — Transmitter output for USART.                 |
| PIO1_19/DTR/SSEL1      | 3       | 2      | 1       | [3] | I; PU                  | I/O      | PIO1_19 — General purpose digital input/output pin.        |
|                        |         |        |         |     | -                      | 0        | <b>DTR</b> — Data Terminal Ready output for USART.         |
|                        |         |        |         |     | -                      | I/O      | SSEL1 — Slave select for SSP1.                             |
| PIO1_20/DSR/SCK1       | 18      | 13     | -       | [3] | I; PU                  | I/O      | PIO1_20 — General purpose digital input/output pin.        |
|                        |         |        |         |     | -                      | I        | <b>DSR</b> — Data Set Ready input for USART.               |
|                        |         |        |         |     | -                      | I/O      | SCK1 — Serial clock for SSP1.                              |
| PIO1_21/DCD/MISO1      | 35      | 26     | -       | [3] | I; PU                  | I/O      | PIO1_21 — General purpose digital input/output pin.        |
|                        |         |        |         |     | -                      | I        | <b>DCD</b> — Data Carrier Detect input for USART.          |
|                        |         |        |         |     | -                      | I/O      | MISO1 — Master In Slave Out for SSP1.                      |
| PIO1_22/RI/MOSI1       | 51      | 38     | -       | [3] | I; PU                  | I/O      | PIO1_22 — General purpose digital input/output pin.        |
|                        |         |        |         |     | -                      | I        | RI — Ring Indicator input for USART.                       |
|                        |         |        |         |     | -                      | I/O      | MOSI1 — Master Out Slave In for SSP1.                      |
| PIO1_23/CT16B1_MAT1/   | 24      | 18     | -       | [3] | I; PU                  | I/O      | PIO1_23 — General purpose digital input/output pin.        |
| SSEL1                  |         |        |         |     | -                      | 0        | CT16B1_MAT1 — Match output 1 for 16-bit timer 1.           |
|                        |         |        |         |     |                        |          | SSEL1 — Slave select for SSP1.                             |

#### Table 4. Pin description (LPC1345/46/47 - with USB)

Product data sheet

#### 32-bit ARM Cortex-M3 microcontroller

| Symbol                       | LQFP64 | LQFP48 | HVQFN33 |     | Reset state <sup>[1]</sup> | Type | Description                                                                                                                                                                                                                                             |
|------------------------------|--------|--------|---------|-----|----------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIO1_24/CT32B0_MAT0          | 27     | 21     | -       | [3] | I; PU                      | I/O  | PIO1_24 — General purpose digital input/output pin.                                                                                                                                                                                                     |
|                              |        |        |         |     | -                          | 0    | CT32B0_MAT0 — Match output 0 for 32-bit timer 0.                                                                                                                                                                                                        |
| PIO1_25/CT32B0_MAT1          | 2      | 1      | -       | [3] | I; PU                      | I/O  | PIO1_25 — General purpose digital input/output pin.                                                                                                                                                                                                     |
|                              |        |        |         |     | -                          | 0    | CT32B0_MAT1 — Match output 1 for 32-bit timer 0.                                                                                                                                                                                                        |
| PIO1_26/CT32B0_MAT2/         | 14     | 11     | -       | [3] | I; PU                      | I/O  | PIO1_26 — General purpose digital input/output pin.                                                                                                                                                                                                     |
| RXD                          |        |        |         |     | -                          | 0    | CT32B0_MAT2 — Match output 2 for 32-bit timer 0.                                                                                                                                                                                                        |
|                              |        |        |         |     | -                          | I    | RXD — Receiver input for USART.                                                                                                                                                                                                                         |
| PIO1_27/CT32B0_MAT3/         | 15     | 12     | -       | [3] | I; PU                      | I/O  | PIO1_27 — General purpose digital input/output pin.                                                                                                                                                                                                     |
| TXD                          |        |        |         |     | -                          | 0    | CT32B0_MAT3 — Match output 3 for 32-bit timer 0.                                                                                                                                                                                                        |
|                              |        |        |         |     | -                          | 0    | <b>TXD</b> — Transmitter output for USART.                                                                                                                                                                                                              |
| PIO1_28/CT32B0_CAP0/<br>SCLK | 31     | 24     | -       | [3] | I; PU                      | I/O  | PIO1_28 — General purpose digital input/output pin.                                                                                                                                                                                                     |
|                              |        |        |         |     | -                          | I    | CT32B0_CAP0 — Capture input 0 for 32-bit timer 0.                                                                                                                                                                                                       |
|                              |        |        |         |     | -                          | I/O  | <b>SCLK</b> — Serial clock input/output for USART in synchronous mode.                                                                                                                                                                                  |
| PIO1_29/SCK0/                | 41     | 31     | -       | [3] | I; PU                      | I/O  | PIO1_29 — General purpose digital input/output pin.                                                                                                                                                                                                     |
| CT32B0_CAP1                  |        |        |         |     | -                          | I/O  | SCK0 — Serial clock for SSP0.                                                                                                                                                                                                                           |
|                              |        |        |         |     | -                          | I    | CT32B0_CAP1 — Capture input 1 for 32-bit timer 0.                                                                                                                                                                                                       |
| PIO1_31                      | -      | 25     | -       | [3] | I; PU                      | I/O  | PIO1_31 — General purpose digital input/output pin.                                                                                                                                                                                                     |
| USB_DM                       | 25     | 19     | 13      | [8] | F                          | -    | <b>USB_DM</b> — USB bidirectional D– line. (LPC1345/46/46 only.)                                                                                                                                                                                        |
| USB_DP                       | 26     | 20     | 14      | [8] | F                          | -    | <b>USB_DP</b> — USB bidirectional D+ line. (LPC1345/46/46 only.)                                                                                                                                                                                        |
| XTALIN                       | 8      | 6      | 4       | [9] | -                          | -    | Input to the oscillator circuit and internal clock generator circuits. Input voltage must not exceed 1.8 V.                                                                                                                                             |
| XTALOUT                      | 9      | 7      | 5       | [9] | -                          | -    | Output from the oscillator amplifier.                                                                                                                                                                                                                   |
| V <sub>DDA</sub>             | 59     | -      | -       |     | -                          | -    | Analog 3.3 V pad supply voltage: This should be<br>nominally the same voltage as $V_{DD}$ but should be isolated<br>to minimize noise and error. This voltage is used to power<br>the ADC. This pin should be tied to 3.3 V if the ADC are<br>not used. |
| VREFN                        | 48     | -      | -       |     | -                          | -    | ADC negative reference voltage: This should be nominally the same voltage as $V_{SS}$ but should be isolated to minimize noise and error. Level on this pin is used as a reference for ADC.                                                             |

#### Table 4. Pin description (LPC1345/46/47 - with USB)

#### 32-bit ARM Cortex-M3 microcontroller

receivers can operate in either master or slave mode, depending on whether the chip has to initiate a data transfer or is only addressed. The I<sup>2</sup>C is a multi-master bus and can be controlled by more than one bus master connected to it.

#### 7.12.1 Features

- The I<sup>2</sup>C-interface is an I<sup>2</sup>C-bus compliant interface with open-drain pins. The I<sup>2</sup>C-bus interface supports Fast-mode Plus with bit rates up to 1 Mbit/s.
- Easy to configure as master, slave, or master/slave.
- Programmable clocks allow versatile rate control.
- Bidirectional data transfer between masters and slaves.
- Multi-master bus (no central master).
- Arbitration between simultaneously transmitting masters without corruption of serial data on the bus.
- Serial clock synchronization allows devices with different bit rates to communicate via one serial bus.
- Serial clock synchronization can be used as a handshake mechanism to suspend and resume serial transfer.
- The I<sup>2</sup>C-bus can be used for test and diagnostic purposes.
- The I<sup>2</sup>C-bus controller supports multiple address recognition and a bus monitor mode.

#### 7.13 12-bit ADC

The LPC1315/16/17/45/46/47 contains one ADC. It is a single 12-bit successive approximation ADC with eight channels.

#### 7.13.1 Features

- 12-bit successive approximation ADC.
- Input multiplexing among 8 pins and three internal sources.
- Low-power mode.
- 10-bit double-conversion rate mode (conversion rate of up to 1 Msample/s).
- Measurement range VREFN to VREFP (typically 3 V; not to exceed VDDA voltage level).
- 12-bit conversion rate of up to 500 kHz.
- Burst conversion mode for single or multiple inputs.
- Optional conversion on transition of input pin or timer match signal.
- On the LQFP64 package, power and reference pins (V<sub>DDA</sub>, V<sub>SSA</sub>, VREFP, VREFN) are brought out on separate pins for superior noise immunity.

#### 7.14 General purpose external event counter/timers

The LPC1315/16/17/45/46/47 includes two 32-bit counter/timers and two 16-bit counter/timers. The counter/timer is designed to count cycles of the system derived clock. It can optionally generate interrupts or perform other actions at specified timer values, based on four match registers. Each counter/timer also includes one capture input to trap the timer value when an input signal transitions, optionally generating an interrupt.

#### 32-bit ARM Cortex-M3 microcontroller

#### 7.14.1 Features

- A 32-bit/16-bit timer/counter with a programmable 32-bit/16-bit prescaler.
- Counter or timer operation.
- One capture channel per timer, that can take a snapshot of the timer value when an input signal transitions. A capture event may also generate an interrupt.
- Four match registers per timer that allow:
  - Continuous operation with optional interrupt generation on match.
  - Stop timer on match with optional interrupt generation.
  - Reset timer on match with optional interrupt generation.
- Up to four external outputs corresponding to match registers, with the following capabilities:
  - Set LOW on match.
  - Set HIGH on match.
  - Toggle on match.
  - Do nothing on match.
- The timer and prescaler may be configured to be cleared on a designated capture event. This feature permits easy pulse-width measurement by clearing the timer on the leading edge of an input pulse and capturing the timer value on the trailing edge.

#### 7.15 Repetitive Interrupt (RI) timer

The repetitive interrupt timer provides a free-running 48-bit counter which is compared to a selectable value, generating an interrupt when a match occurs. Any bits of the timer/compare can be masked such that they do not contribute to the match detection. The repetitive interrupt timer can be used to create an interrupt that repeats at predetermined intervals.

#### 7.15.1 Features

- 48-bit counter running from the main clock. Counter can be free-running or can be reset when an RIT interrupt is generated.
- 48-bit compare value.
- 48-bit compare mask. An interrupt is generated when the counter value equals the compare value, after masking. This allows for combinations not possible with a simple compare.
- Support for ETM timestamp generator.

#### 7.16 System tick timer

The ARM Cortex-M3 includes a system tick timer (SYSTICK) that is intended to generate a dedicated SYSTICK exception at a fixed time interval (typically 10 ms).

### 7.17 Windowed WatchDog Timer (WWDT)

The purpose of the watchdog is to reset the controller if software fails to periodically service it within a programmable time window.

#### 32-bit ARM Cortex-M3 microcontroller

controlled as needed by changing clock sources, reconfiguring PLL values, and/or altering the CPU clock divider value. This allows a trade-off of power versus processing speed based on application requirements. In addition, a register is provided for shutting down the clocks to individual on-chip peripherals, allowing fine tuning of power consumption by eliminating all dynamic power use in any peripherals that are not required for the application. Selected peripherals have their own clock divider which provides even better power control.

#### 7.18.5.1 Power profiles

The power consumption in Active and Sleep modes can be optimized for the application through simple calls to the power profile. The power configuration routine configures the LPC1315/16/17/45/46/47 for one of the following power modes:

- Default mode corresponding to power configuration after reset.
- · CPU performance mode corresponding to optimized processing capability.
- Efficiency mode corresponding to optimized balance of current consumption and CPU performance.
- Low-current mode corresponding to lowest power consumption.

In addition, the power profile includes routines to select the optimal PLL settings for a given system clock and PLL input clock.

**Remark:** When using the USB, configure the LPC1345/46/47 in Default mode.

#### 7.18.5.2 Sleep mode

When Sleep mode is entered, the clock to the core is stopped. Resumption from the Sleep mode does not need any special sequence but re-enabling the clock to the ARM core.

In Sleep mode, execution of instructions is suspended until either a reset or interrupt occurs. Peripheral functions continue operation during Sleep mode and may generate interrupts to cause the processor to resume execution. Sleep mode eliminates dynamic power used by the processor itself, memory systems and related controllers, and internal buses.

#### 7.18.5.3 Deep-sleep mode

In Deep-sleep mode, the LPC1315/16/17/45/46/47 is in Sleep-mode and all peripheral clocks and all clock sources are off with the exception of the IRC. The IRC output is disabled unless the IRC is selected as input to the watchdog timer. In addition all analog blocks are shut down and the flash is in stand-by mode. In Deep-sleep mode, the user has the option to keep the watchdog oscillator and the BOD circuit running for self-timed wake-up and BOD protection.

The LPC1315/16/17/45/46/47 can wake up from Deep-sleep mode via reset, selected GPIO pins, a watchdog timer interrupt, or an interrupt generating USB port activity.

Deep-sleep mode saves power and allows for short wake-up times.

LPC1315\_16\_17\_45\_46\_47

32-bit ARM Cortex-M3 microcontroller

### 8. Limiting values

#### Table 5. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).[1]

| Symbol                 | Parameter                               | Conditions                                                                                  | Min              | Max   | Unit |
|------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------|------------------|-------|------|
| V <sub>DD</sub>        | supply voltage (core and external rail) |                                                                                             | 2.0              | 3.6   | V    |
| VI                     | input voltage                           | 5 V tolerant I/O pins; only valid when the $V_{DD}$ supply voltage is present               | [2] -0.5         | +5.5  | V    |
| I <sub>DD</sub>        | supply current                          | per supply pin                                                                              | -                | 100   | mA   |
| I <sub>SS</sub>        | ground current                          | per ground pin                                                                              | -                | 100   | mA   |
| I <sub>latch</sub>     | I/O latch-up current                    | –(0.5V <sub>DD</sub> ) < V <sub>I</sub> < (1.5V <sub>DD</sub> );<br>T <sub>j</sub> < 125 °C | -                | 100   | mA   |
| T <sub>stg</sub>       | storage temperature                     | non-operating                                                                               | <u>[3]</u> –65   | +150  | °C   |
| T <sub>j(max)</sub>    | maximum junction temperature            |                                                                                             | -                | 150   | °C   |
| P <sub>tot(pack)</sub> | total power dissipation (per package)   | based on package heat transfer, not device power consumption                                | -                | 1.5   | W    |
| V <sub>ESD</sub>       | electrostatic discharge voltage         | human body model; all pins                                                                  | <u>[4]</u> –5000 | +5000 | V    |
|                        |                                         |                                                                                             |                  |       |      |

[1] The following applies to the limiting values:

a) This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maximum.

b) Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise noted.

[2] Including voltage on outputs in 3-state mode.

[3] The maximum non-operating storage temperature is different than the temperature for required shelf life which should be determined based on required shelf lifetime. Please refer to the JEDEC spec (J-STD-033B.1) for further details.

[4] Human body model: equivalent to discharging a 100 pF capacitor through a 1.5 k $\Omega$  series resistor.

32-bit ARM Cortex-M3 microcontroller

| Symbol                | Parameter                                                                                                       | Conditions                                                                                                                   |         | Min          | Typ <u>[1]</u> | Max         | Uni |
|-----------------------|-----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|---------|--------------|----------------|-------------|-----|
| pu                    | pull-up current                                                                                                 | $\begin{array}{l} V_I = 0 \ V \\ 2.0 \ V < V_{DD} \leq 3.6 \ V \end{array}$                                                  |         | –15          | -50            | -85         | μΑ  |
|                       |                                                                                                                 | V <sub>DD</sub> = 2.0 V                                                                                                      |         | -10          | -50            | -85         | μA  |
|                       |                                                                                                                 | $V_{DD} < V_{I} < 5 V$                                                                                                       |         | 0            | 0              | 0           | μA  |
| <sup>2</sup> C-bus    | pins (PIO0_4 and PIO0_                                                                                          | 5)                                                                                                                           |         |              |                |             |     |
| V <sub>IH</sub>       | HIGH-level input voltage                                                                                        |                                                                                                                              |         | $0.7 V_{DD}$ | -              | -           | V   |
| VIL                   | LOW-level input voltage                                                                                         |                                                                                                                              |         | -            | -              | $0.3V_{DD}$ | V   |
| V <sub>hys</sub>      | hysteresis voltage                                                                                              |                                                                                                                              |         | -            | $0.05V_{DD}$   | -           | V   |
| OL                    | LOW-level output current                                                                                        | $V_{OL}$ = 0.4 V; I <sup>2</sup> C-bus pins configured<br>as standard mode pins<br>2.5 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V |         | 3.5          | -              | -           | mA  |
|                       |                                                                                                                 | $\frac{2.3 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}}{2.0 \text{ V} \le \text{V}_{\text{DD}} < 2.5 \text{ V}}$    |         | 3.0          |                |             | mA  |
|                       | LOW-level output                                                                                                | $V_{OL} = 0.4 \text{ V}; \text{ I}^2\text{C-bus pins configured}$                                                            |         | 20           | -              | -           | mA  |
| OL                    | current                                                                                                         | as Fast-mode Plus pins                                                                                                       |         | 20           | -              | -           | ША  |
|                       |                                                                                                                 | $2.5 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$                                                                   |         | 40           |                |             |     |
|                       | in a state of the second se | $2.0 \text{ V} \le \text{V}_{\text{DD}} < 2.5 \text{ V}$                                                                     | [16]    | 16           | -              | -           | •   |
| LI                    | input leakage current                                                                                           | $\frac{V_{I} = V_{DD}}{V_{I} = V_{DD}}$                                                                                      | [16]    | -            | 2              | 4           | μΑ  |
| <b>.</b>              | • • •                                                                                                           | V <sub>1</sub> = 5 V                                                                                                         |         | -            | 10             | 22          | μA  |
| Oscillato             | •                                                                                                               |                                                                                                                              |         | 0.5          |                | 4.05        |     |
| V <sub>i(xtal)</sub>  | crystal input voltage                                                                                           |                                                                                                                              |         | -0.5         | 1.8            | 1.95        | V   |
| V <sub>o(xtal)</sub>  | crystal output voltage                                                                                          |                                                                                                                              |         | -0.5         | 1.8            | 1.95        | V   |
| JSB pin               |                                                                                                                 | <u> </u>                                                                                                                     | [0]     |              |                |             |     |
| OZ                    | OFF-state output<br>current                                                                                     | 0 V < V <sub>I</sub> < 3.3 V                                                                                                 | [2]     |              | -              | ±10         | μA  |
| V <sub>BUS</sub>      | bus supply voltage                                                                                              |                                                                                                                              | [2]     | -            | -              | 5.25        | V   |
| V <sub>DI</sub>       | differential input<br>sensitivity voltage                                                                       | (D+) – (D–)                                                                                                                  | [2]     | 0.2          | -              | -           | V   |
| V <sub>CM</sub>       | differential common mode voltage range                                                                          | includes V <sub>DI</sub> range                                                                                               | [2]     | 0.8          | -              | 2.5         | V   |
| / <sub>th(rs)se</sub> | single-ended receiver<br>switching threshold<br>voltage                                                         |                                                                                                                              | [2]     | 0.8          | -              | 2.0         | V   |
| V <sub>OL</sub>       | LOW-level output voltage                                                                                        | for low-/full-speed; $R_L$ of 1.5 k $\Omega$ to 3.6 V                                                                        | [2]     | -            | -              | 0.18        | V   |
| V <sub>OH</sub>       | HIGH-level output voltage                                                                                       | driven; for low-/full-speed; $R_L$ of 15 k $\Omega$ to GND                                                                   | [2]     | 2.8          | -              | 3.5         | V   |
| C <sub>trans</sub>    | transceiver capacitance                                                                                         | pin to GND                                                                                                                   | [2]     | -            | -              | 20          | pF  |
| Z <sub>DRV</sub>      | driver output<br>impedance for driver<br>which is not high-speed<br>capable                                     | with 33 $\Omega$ series resistor; steady state drive                                                                         | [17][2] | 36           | -              | 44.1        | Ω   |

#### Table 6 Static characteristics continued

[1] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.

[2] For USB operation 3.0 V  $\leq$  V\_{DD}  $\leq$  3.6 V. Guaranteed by design.

LPC1315\_16\_17\_45\_46\_47 Product data sheet

#### 32-bit ARM Cortex-M3 microcontroller



#### Table 8. Power consumption for individual analog and digital blocks

The supply current per peripheral is measured as the difference in supply current between the peripheral block enabled and the peripheral block disabled in the SYSAHBCLKCTRL or PDRUNCFG (for analog blocks) registers. All other blocks are disabled in both registers and no code is executed. Measured on a typical sample at T<sub>amb</sub> = 25 °C. Unless noted otherwise, the system oscillator and PLL are running in both measurements.

|                                        | in mA fo | Typical supply current per peripheral<br>in mA for different system clock<br>frequencies |                 |                     | Notes                                                                                                                                              |  |  |
|----------------------------------------|----------|------------------------------------------------------------------------------------------|-----------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                        | n/a      | 12 MHz                                                                                   | 48 MHz          | 72 MHz              |                                                                                                                                                    |  |  |
| IRC                                    | 0.23     | -                                                                                        | -               | -                   | System oscillator running; PLL off; independent of main clock frequency.                                                                           |  |  |
| System oscillator<br>at 12 MHz         | 0.23     | -                                                                                        | -               | -                   | IRC running; PLL off; independent of main clock frequency.                                                                                         |  |  |
| Watchdog<br>oscillator at<br>500 kHz/2 | 0.002    | -                                                                                        | -               | -                   | System oscillator running; PLL off; independent of main clock frequency.                                                                           |  |  |
| BOD                                    | 0.045    | -                                                                                        | -               | -                   | Independent of main clock frequency.                                                                                                               |  |  |
| Main PLL or USB<br>PLL                 | -        | 0.26                                                                                     | 0.34            | 0.48                |                                                                                                                                                    |  |  |
| ADC                                    | -        | 0.07                                                                                     | 0.25            | 0.37                |                                                                                                                                                    |  |  |
| CLKOUT                                 | -        | 0.14                                                                                     | 0.56            | 0.82                | Main clock divided by 4 in the CLKOUTDIV register.                                                                                                 |  |  |
| CT16B0                                 | -        | 0.01                                                                                     | 0.05            | 0.08                |                                                                                                                                                    |  |  |
| CT16B1                                 | -        | 0.01                                                                                     | 0.04            | 0.06                |                                                                                                                                                    |  |  |
| CT32B0                                 | -        | 0.01                                                                                     | 0.05            | 0.07                |                                                                                                                                                    |  |  |
| CT32B1                                 | -        | 0.01                                                                                     | 0.04            | 0.06                |                                                                                                                                                    |  |  |
| GPIO                                   | -        | 0.21                                                                                     | 0.80            | 1.17                | GPIO pins configured as outputs and set to LOW. Direction<br>and pin state are maintained if the GPIO is disabled in the<br>SYSAHBCLKCFG register. |  |  |
| IOCON                                  | -        | 0.00                                                                                     | 0.02            | 0.02                |                                                                                                                                                    |  |  |
| 12C                                    | -        | 0.03                                                                                     | 0.12            | 0.17                |                                                                                                                                                    |  |  |
| LPC1315_16_17_45_46_47                 |          |                                                                                          | All information | provided in this do | cument is subject to legal disclaimers. © NXP B.V. 2012. All rights reserve                                                                        |  |  |

#### 32-bit ARM Cortex-M3 microcontroller





#### **NXP Semiconductors**

## LPC1315/16/17/45/46/47

#### 32-bit ARM Cortex-M3 microcontroller

- [8] The maximum t<sub>HD;DAT</sub> could be 3.45 μs and 0.9 μs for Standard-mode and Fast-mode but must be less than the maximum of t<sub>VD;DAT</sub> or t<sub>VD;ACK</sub> by a transition time (see *UM10204*). This maximum must only be met if the device does not stretch the LOW period (t<sub>LOW</sub>) of the SCL signal. If the clock stretches the SCL, the data must be valid by the set-up time before it releases the clock.
- [9] tSU;DAT is the data set-up time that is measured with respect to the rising edge of SCL; applies to data in transmission and the acknowledge.
- [10] A Fast-mode l<sup>2</sup>C-bus device can be used in a Standard-mode l<sup>2</sup>C-bus system but the requirement  $t_{SU;DAT} = 250$  ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line  $t_{r(max)} + t_{SU;DAT} = 1000 + 250 = 1250$  ns (according to the Standard-mode l<sup>2</sup>C-bus specification) before the SCL line is released. Also the acknowledge timing must meet this set-up time.



32-bit ARM Cortex-M3 microcontroller

### 11. ADC electrical characteristics

#### Table 17. ADC characteristics

 $V_{DDA} = 2.7 \text{ V}$  to 3.6 V;  $T_{amb} = -40 \text{ }^{\circ}\text{C}$  to +85  $\text{ }^{\circ}\text{C}$  unless otherwise specified; 12-bit resolution.

| Symbol                | Parameter                           | Conditions                |            | Min | Тур | Max              | Unit |
|-----------------------|-------------------------------------|---------------------------|------------|-----|-----|------------------|------|
| VIA                   | analog input voltage                |                           |            | 0   | -   | V <sub>DDA</sub> | V    |
| C <sub>ia</sub>       | analog input capacitance            |                           |            | -   | 5   | -                | pF   |
| I <sub>DDA(ADC)</sub> | ADC analog supply current           | package only)             | <u>[1]</u> | -   | 5   | -                | μΑ   |
|                       |                                     | low-power mode            |            |     |     |                  |      |
|                       |                                     | during ADC<br>conversions |            | -   | 350 | -                | μA   |
| E <sub>D</sub>        | differential linearity error        |                           | [2][3]     | -   | -   | ±1               | LSB  |
| E <sub>L(adj)</sub>   | integral non-linearity              |                           | [4]        | -   | -   | ±5               | LSB  |
| Eo                    | offset error                        |                           | [5][6]     | -   | -   | ±2.5             | LSB  |
| E <sub>G</sub>        | gain error                          |                           | [7]        | -   | -   | ±0.3             | %    |
| Ε <sub>T</sub>        | absolute error                      |                           | [8]        | -   | -   | 7                | LSB  |
| R <sub>vsi</sub>      | voltage source interface resistance |                           | [9]        | -   | 1   | -                | kΩ   |
| f <sub>clk(ADC)</sub> | ADC clock frequency                 |                           |            | -   | -   | 15.5             | MHz  |
| f <sub>c(ADC)</sub>   | ADC conversion frequency            |                           | [10]       | -   | -   | 500              | kHz  |

[1] Select the ADC low-power mode by setting the LPWRMODE bit in the ADC CR register. See the LPC1315/16/17/45/46/47 user manual.

[2] The ADC is monotonic, there are no missing codes.

[3] The differential linearity error (E<sub>D</sub>) is the difference between the actual step width and the ideal step width. See Figure 27.

[4] The integral non-linearity (E<sub>L(adj)</sub>) is the peak difference between the center of the steps of the actual and the ideal transfer curve after appropriate adjustment of gain and offset errors. See Figure 27.

[5] The offset error (E<sub>0</sub>) is the absolute difference between the straight line which fits the actual curve and the straight line which fits the ideal curve. See Figure 27.

[6] ADCOFFS value (bits 7:4) = 2 in the ADC TRM register. See the LPC1315/16/17/45/46/47 user manual.

[7] The gain error (E<sub>G</sub>) is the relative difference in percent between the straight line fitting the actual transfer curve after removing offset error, and the straight line which fits the ideal transfer curve. See Figure 27.

[8] The absolute error (E<sub>T</sub>) is the maximum difference between the center of the steps of the actual transfer curve of the non-calibrated ADC and the ideal transfer curve. See <u>Figure 27</u>.

[9] See Figure 27.

[10] The conversion frequency corresponds to the number of samples per second.

#### **NXP Semiconductors**

## LPC1315/16/17/45/46/47

32-bit ARM Cortex-M3 microcontroller



32-bit ARM Cortex-M3 microcontroller

### 12. Application information



### 12.1 Suggested USB interface solutions



### 12.2 XTAL input

The input voltage to the on-chip oscillators is limited to 1.8 V. If the oscillator is driven by a clock in slave mode, it is recommended that the input be coupled through a capacitor with  $C_i = 100 \text{ pF}$ . To limit the input voltage to the specified range, choose an additional capacitor to ground  $C_g$  which attenuates the input voltage by a factor  $C_i/(C_i + C_g)$ . In slave mode, a minimum of 200 mV(RMS) is needed.

© NXP B.V. 2012. All rights reserved.

#### 32-bit ARM Cortex-M3 microcontroller

| components parameters) low frequency mode          |                                            |                                                     |                                                            |  |  |
|----------------------------------------------------|--------------------------------------------|-----------------------------------------------------|------------------------------------------------------------|--|--|
| Fundamental oscillation frequency F <sub>OSC</sub> | Crystal load<br>capacitance C <sub>L</sub> | Maximum crystal<br>series resistance R <sub>S</sub> | External load capacitors C <sub>X1</sub> , C <sub>X2</sub> |  |  |
| 5 MHz - 10 MHz                                     | 10 pF                                      | < <b>300</b> Ω                                      | 18 pF, 18 pF                                               |  |  |
|                                                    | 20 pF                                      | < 200 Ω                                             | 39 pF, 39 pF                                               |  |  |
|                                                    | 30 pF                                      | < 100 Ω                                             | 57 pF, 57 pF                                               |  |  |
| 10 MHz - 15 MHz                                    | 10 pF                                      | < 160 Ω                                             | 18 pF, 18 pF                                               |  |  |
|                                                    | 20 pF                                      | < 60 Ω                                              | 39 pF, 39 pF                                               |  |  |
| 15 MHz - 20 MHz                                    | 10 pF                                      | < 80 Ω                                              | 18 pF, 18 pF                                               |  |  |
|                                                    |                                            |                                                     |                                                            |  |  |

| Table 18. | Recommended values for $C_{\chi_1}/C_{\chi_2}$ in oscillation mode (crystal and external |
|-----------|------------------------------------------------------------------------------------------|
|           | components parameters) low frequency mode                                                |

Table 19. Recommended values for  $C_{X1}/C_{X2}$  in oscillation mode (crystal and external components parameters) high frequency mode

| Fundamental oscillation frequency F <sub>OSC</sub> | Crystal load<br>capacitance C <sub>L</sub> | Maximum crystal<br>series resistance R <sub>S</sub> | External load<br>capacitors C <sub>X1</sub> , C <sub>X2</sub> |
|----------------------------------------------------|--------------------------------------------|-----------------------------------------------------|---------------------------------------------------------------|
| 15 MHz - 20 MHz                                    | 10 pF                                      | < 180 Ω                                             | 18 pF, 18 pF                                                  |
|                                                    | 20 pF                                      | < 100 Ω                                             | 39 pF, 39 pF                                                  |
| 20 MHz - 25 MHz                                    | 10 pF                                      | < 160 Ω                                             | 18 pF, 18 pF                                                  |
|                                                    | 20 pF                                      | < 80 Ω                                              | 39 pF, 39 pF                                                  |

### 12.3 XTAL Printed-Circuit Board (PCB) layout guidelines

The crystal should be connected on the PCB as close as possible to the oscillator input and output pins of the chip. Take care that the load capacitors  $C_{x1}$ ,  $C_{x2}$ , and  $C_{x3}$  in case of third overtone crystal usage have a common ground plane. The external components must also be connected to the ground plain. Loops must be made as small as possible in order to keep the noise coupled in via the PCB as small as possible. Also parasitics should stay as small as possible. Values of  $C_{x1}$  and  $C_{x2}$  should be chosen smaller accordingly to the increase in parasitics of the PCB layout.

32-bit ARM Cortex-M3 microcontroller

### 12.5 Reset pad configuration



#### 12.6 ADC usage notes

The following guidelines show how to increase the performance of the ADC in a noisy environment beyond the ADC specifications listed in <u>Table 17</u>:

- The ADC input trace must be short and as close as possible to the LPC1315/16/17/45/46/47 chip.
- The ADC input traces must be shielded from fast switching digital signals and noisy power supply lines.
- Because the ADC and the digital core share the same power supply, the power supply line must be adequately filtered.
- To improve the ADC performance in a very noisy environment, put the device in Sleep mode during the ADC conversion.

**Remark:** On the LQFP64 package, the analog power supply and the reference voltage can be connected on separate pins for better noise immunity.

32-bit ARM Cortex-M3 microcontroller



32-bit ARM Cortex-M3 microcontroller

### 17. Legal information

### 17.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

### 17.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### 17.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

#### 32-bit ARM Cortex-M3 microcontroller

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b)

### 18. Contact information

whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

### 17.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. I<sup>2</sup>C-bus — logo is a trademark of NXP B.V.

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com