Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 33MHz | | Connectivity | UART/USART | | Peripherals | POR, PWM, WDT | | Number of I/O | 33 | | Program Memory Size | 4KB (2K x 16) | | Program Memory Type | OTP | | EEPROM Size | - | | RAM Size | 232 x 8 | | Voltage - Supply (Vcc/Vdd) | 4.5V ~ 6V | | Data Converters | - | | Oscillator Type | External | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 44-TQFP | | Supplier Device Package | 44-TQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic17c42a-33e-pt | NOTES: ## 6.2.2.3 TMR0 STATUS/CONTROL REGISTER (T0STA) This register contains various control bits. Bit7 (INTEDG) is used to control the edge upon which a signal on the RA0/INT pin will set the RB0/INT interrupt flag. The other bits configure the Timer0 prescaler and clock source. (Figure 11-1). #### FIGURE 6-9: TOSTA REGISTER (ADDRESS: 05h, UNBANKED) R/W - 0 U - 0 INTEDG TOSE TOCS PS3 PS2 PS1 PS0 — bit7 bit0 R = Readable bit W = Writable bit U = Unimplemented, reads as '0' -n = Value at POR reset bit 7: INTEDG: RA0/INT Pin Interrupt Edge Select bit This bit selects the edge upon which the interrupt is detected. 1 = Rising edge of RA0/INT pin generates interrupt 0 = Falling edge of RA0/INT pin generates interrupt bit 6: T0SE: Timer0 Clock Input Edge Select bit This bit selects the edge upon which TMR0 will increment. When TOCS = 0 1 = Rising edge of RA1/T0CKI pin increments TMR0 and/or generates a T0CKIF interrupt 0 = Falling edge of RA1/T0CKI pin increments TMR0 and/or generates a T0CKIF interrupt $\underline{\text{When TOCS}} = 1$ Don't care bit 5: TOCS: Timer0 Clock Source Select bit This bit selects the clock source for Timer0. 1 = Internal instruction clock cycle (Tcy) 0 = TOCKI pin bit 4-1: PS3:PS0: Timer0 Prescale Selection bits These bits select the prescale value for Timer0. | PS3:PS0 | Prescale Valu | |---------|---------------| | 0000 | 1:1 | | 0001 | 1:2 | | 0010 | 1:4 | | 0011 | 1:8 | | 0100 | 1:16 | | 0101 | 1:32 | | 0110 | 1:64 | | 0111 | 1:128 | | 1xxx | 1:256 | bit 0: Unimplemented: Read as '0' Example 8-3 shows the sequence to do a 16 $\times$ 16 unsigned multiply. Equation 8-1 shows the algorithm that is used. The 32-bit result is stored in 4 registers RES3:RES0. # EQUATION 8-1: 16 x 16 UNSIGNED MULTIPLICATION ALGORITHM RES3:RES0 = ARG1H:ARG1L \* ARG2H:ARG2L = $(ARG1H * ARG2H * 2^{16}) + (ARG1H * ARG2L * 2^{8}) +$ (ARG1L \* ARG2H \* 2<sup>8</sup>) + (ARG1L \* ARG2L) #### **EXAMPLE 8-3: 16 x 16 MULTIPLY ROUTINE** ``` ARG1L, WREG MOVFP ARG2L ; ARG1L * ARG2L -> {\tt MULWF} ; PRODH:PRODL MOVPF PRODH, RES1 ; MOVPF PRODL, RESO ; MOVFP ARG1H, WREG ARG2H ; ARG1H * ARG2H -> MULWF PRODH: PRODL PRODH, RES3 ; MOVPF PRODL, RES2 ; MOVPF MOVFP ARG1L, WREG ARG2H ; ARG1L * ARG2H -> MULWF ; PRODH:PRODL MOVFP PRODL, WREG; ADDWF RES1, F ; Add cross PRODH, WREG; products MOVFP ADDWFC RES2, F CLRF WREG, F ; RES3, F ADDWFC ARG1H, WREG; MOVFP MULWF ARG2L ; ARG1H * ARG2L -> ; PRODH:PRODL MOVFP PRODL, WREG; RES1, F ; Add cross ADDWF MOVFP PRODH, WREG; products ADDWFC RES2, F ; WREG, F CLRF ; ADDWFC RES3, F ``` ## 10.0 OVERVIEW OF TIMER RESOURCES The PIC17C4X has four timer modules. Each module can generate an interrupt to indicate that an event has occurred. These timers are called: - Timer0 16-bit timer with programmable 8-bit prescaler - Timer1 8-bit timer - Timer2 8-bit timer - Timer3 16-bit timer For enhanced time-base functionality, two input Captures and two Pulse Width Modulation (PWM) outputs are possible. The PWMs use the TMR1 and TMR2 resources and the input Captures use the TMR3 resource. #### 10.1 <u>Timer0 Overview</u> The Timer0 module is a simple 16-bit overflow counter. The clock source can be either the internal system clock (Fosc/4) or an external clock. The Timer0 module also has a programmable prescaler option. The PS3:PS0 bits (T0STA<4:1>) determine the prescaler value. TMR0 can increment at the following rates: 1:1, 1:2, 1:4, 1:8, 1:16, 1:32, 1:64, 1:128, 1:256. When Timer0's clock source is an external clock, the Timer0 module can be selected to increment on either the rising or falling edge. Synchronization of the external clock occurs after the prescaler. When the prescaler is used, the external clock frequency may be higher then the device's frequency. The maximum frequency is 50 MHz, given the high and low time requirements of the clock. #### 10.2 <u>Timer1 Overview</u> The TImer0 module is an 8-bit timer/counter with an 8-bit period register (PR1). When the TMR1 value rolls over from the period match value to 0h, the TMR1IF flag is set, and an interrupt will be generated when enabled. In counter mode, the clock comes from the RB4/TCLK12 pin, which can also be selected to be the clock for the Timer2 module. TMR1 can be concatenated to TMR2 to form a 16-bit timer. The TMR1 register is the LSB and TMR2 is the MSB. When in the 16-bit timer mode, there is a corresponding 16-bit period register (PR2:PR1). When the TMR2:TMR1 value rolls over from the period match value to 0h, the TMR1IF flag is set, and an interrupt will be generated when enabled. #### 10.3 <u>Timer2 Overview</u> The TMR2 module is an 8-bit timer/counter with an 8-bit period register (PR2). When the TMR2 value rolls over from the period match value to 0h, the TMR2IF flag is set, and an interrupt will be generated when enabled. In counter mode, the clock comes from the RB4/TCLK12 pin, which can also be selected to be the clock for the TMR1 module. TMR1 can be concatenated to TMR2 to form a 16-bit timer. The TMR2 register is the MSB and TMR1 is the LSB. When in the 16-bit timer mode, there is a corresponding 16-bit period register (PR2:PR1). When the TMR2:TMR1 value rolls over from the period match value to 0h, the TMR1IF flag is set, and an interrupt will be generated when enabled. #### 10.4 <u>Timer3 Overview</u> The TImer3 module is a 16-bit timer/counter with a 16-bit period register. When the TMR3H:TMR3L value rolls over to 0h, the TMR3IF bit is set and an interrupt will be generated when enabled. In counter mode, the clock comes from the RB5/TCLK3 pin. When operating in the dual capture mode, the period registers become the second 16-bit capture register. #### 10.5 Role of the Timer/Counters The timer modules are general purpose, but have dedicated resources associated with them. Tlmer1 and Timer2 are the time-bases for the two Pulse Width Modulation (PWM) outputs, while Timer3 is the time-base for the two input captures. #### 12.1.2 TIMER1 & TIMER2 IN 16-BIT MODE To select 16-bit mode, the T16 bit must be set. In this mode TMR1 and TMR2 are concatenated to form a 16-bit timer (TMR2:TMR1). The 16-bit timer increments until it matches the 16-bit period register (PR2:PR1). On the following timer clock, the timer value is reset to 0h, and the TMR1IF bit is set. When selecting the clock source for the 16-bit timer, the TMR1CS bit controls the entire 16-bit timer and TMR2CS is a "don't care." When TMR1CS is clear, the timer increments once every instruction cycle (Fosc/4). When TMR1CS is set, the timer increments on every falling edge of the RB4/TCLK12 pin. For the 16-bit timer to increment, both TMR1ON and TMR2ON bits must be set (Table 12-1). ### 12.1.2.1 EXTERNAL CLOCK INPUT FOR TMR1:TMR2 When TMR1CS is set, the 16-bit TMR2:TMR1 increments on the falling edge of clock input TCLK12. The input on the RB4/TCLK12 pin is sampled and synchronized by the internal phase clocks twice every instruction cycle. This causes a delay from the time a falling edge appears on RB4/TCLK12 to the time TMR2:TMR1 is actually incremented. For the external clock input timing requirements, see the Electrical Specification section. TABLE 12-1: TURNING ON 16-BIT TIMER | TMR2ON | TMR10N | Result | |--------|--------|--------------------------------| | 1 | 1 | 16-bit timer<br>(TMR2:TMR1) ON | | 0 | 1 | Only TMR1 increments | | х | 0 | 16-bit timer OFF | FIGURE 12-4: TMR1 AND TMR2 IN 16-BIT TIMER/COUNTER MODE TABLE 12-2: SUMMARY OF TIMER1 AND TIMER2 REGISTERS | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>Power-on<br>Reset | Value on all<br>other resets<br>(Note1) | |---------------|--------|-----------|--------------|--------|--------|---------|--------|--------|--------|-------------------------------|-----------------------------------------| | 16h, Bank 3 | TCON1 | CA2ED1 | CA2ED0 | CA1ED1 | CA1ED0 | T16 | TMR3CS | TMR2CS | TMR1CS | 0000 0000 | 0000 0000 | | 17h, Bank 3 | TCON2 | CA2OVF | CA10VF | PWM2ON | PWM10N | CA1/PR3 | TMR3ON | TMR2ON | TMR10N | 0000 0000 | 0000 0000 | | 10h, Bank 2 | TMR1 | Timer1 re | gister | | | | | | | xxxx xxxx | uuuu uuuu | | 11h, Bank 2 | TMR2 | Timer2 re | gister | | | | | | | xxxx xxxx | uuuu uuuu | | 16h, Bank 1 | PIR | RBIF | TMR3IF | TMR2IF | TMR1IF | CA2IF | CA1IF | TXIF | RCIF | 0000 0010 | 0000 0010 | | 17h, Bank 1 | PIE | RBIE | TMR3IE | TMR2IE | TMR1IE | CA2IE | CA1IE | TXIE | RCIE | 0000 0000 | 0000 0000 | | 07h, Unbanked | INTSTA | PEIF | T0CKIF | TOIF | INTF | PEIE | T0CKIE | TOIE | INTE | 0000 0000 | 0000 0000 | | 06h, Unbanked | CPUSTA | _ | _ | STKAV | GLINTD | TO | PD | _ | _ | 11 11 | 11 qq | | 14h, Bank 2 | PR1 | Timer1 pe | riod registe | r | | | | | | xxxx xxxx | uuuu uuuu | | 15h, Bank 2 | PR2 | Timer2 pe | riod registe | r | | | | | | xxxx xxxx | uuuu uuuu | | 10h, Bank 3 | PW1DCL | DC1 | DC0 | _ | _ | _ | _ | _ | _ | xx | uu | | 11h, Bank 3 | PW2DCL | DC1 | DC0 | TM2PW2 | _ | _ | _ | _ | _ | xx0 | uu0 | | 12h, Bank 3 | PW1DCH | DC9 | DC8 | DC7 | DC6 | DC5 | DC4 | DC3 | DC2 | xxxx xxxx | uuuu uuuu | | 13h, Bank 3 | PW2DCH | DC9 | DC8 | DC7 | DC6 | DC5 | DC4 | DC3 | DC2 | xxxx xxxx | uuuu uuuu | Legend: x = unknown, u = unchanged, - = unimplemented read as a '0', q - value depends on condition, shaded cells are not used by Timer1 or Timer2. Note 1: Other (non power-up) resets include: external reset through MCLR and WDT Timer Reset. #### TABLE 13-8: REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER RECEPTION | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>Power-on<br>Reset | Value on all<br>other resets<br>(Note1) | |------------------------------------------------|-------|-------|--------|--------|--------|-------|-------|-----------|-----------|-------------------------------|-----------------------------------------| | 16h, Bank 1 | PIR | RBIF | TMR3IF | TMR2IF | TMR1IF | CA2IF | CA1IF | TXIF | RCIF | 0000 0010 | 0000 0010 | | 13h, Bank 0 | RCSTA | SPEN | RX9 | SREN | CREN | _ | FERR | OERR | RX9D | 0000 -00x | 0000 -00u | | 14h, Bank 0 | RCREG | RX7 | RX6 | RX5 | RX4 | RX3 | RX2 | RX1 | RX0 | xxxx xxxx | uuuu uuuu | | 17h, Bank 1 | PIE | RBIE | TMR3IE | TMR2IE | TMR1IE | CA2IE | CA1IE | TXIE | RCIE | 0000 0000 | 0000 0000 | | 15h, Bank 0 | TXSTA | CSRC | TX9 | TXEN | SYNC | _ | _ | TRMT | TX9D | 00001x | 00001u | | 17h, Bank 0 SPBRG Baud rate generator register | | | | | | | | xxxx xxxx | uuuu uuuu | | | Legend: x = unknown, u = unchanged, - = unimplemented read as a '0', shaded cells are not used for synchronous master reception. Note 1: Other (non power-up) resets include: external reset through MCLR and Watchdog Timer Reset. TABLE 15-2: PIC17CXX INSTRUCTION SET (Cont.'d) | Mnemonic, | | Description | Cycles | | 16-bit | Opcod | е | Status | Notes | |------------|--------|-----------------------------------------------|--------|------|--------|-------|------|-----------|-------| | Operands | | | | MSb | | | LSb | Affected | | | TABLWT | t,i,f | Table Write | 2 | 1010 | 11ti | ffff | ffff | None | 5 | | TLRD | t,f | Table Latch Read | 1 | 1010 | 00tx | ffff | ffff | None | | | TLWT | t,f | Table Latch Write | 1 | 1010 | 01tx | ffff | ffff | None | | | TSTFSZ | f | Test f, skip if 0 | 1 (2) | 0011 | 0011 | ffff | ffff | None | 6,8 | | XORWF | f,d | Exclusive OR WREG with f | 1 | 0000 | 110d | ffff | ffff | Z | | | BIT-ORIENT | ED FIL | E REGISTER OPERATIONS | | | | | | | | | BCF | f,b | Bit Clear f | 1 | 1000 | 1bbb | ffff | ffff | None | | | BSF | f,b | Bit Set f | 1 | 1000 | 0bbb | ffff | ffff | None | | | BTFSC | f,b | Bit test, skip if clear | 1 (2) | 1001 | 1bbb | ffff | ffff | None | 6,8 | | BTFSS | f,b | Bit test, skip if set | 1 (2) | 1001 | 0bbb | ffff | ffff | None | 6,8 | | BTG | f,b | Bit Toggle f | 1 | 0011 | 1bbb | ffff | ffff | None | | | LITERAL A | ND CO | NTROL OPERATIONS | | • | | | | | | | ADDLW | k | ADD literal to WREG | 1 | 1011 | 0001 | kkkk | kkkk | OV,C,DC,Z | | | ANDLW | k | AND literal with WREG | 1 | 1011 | 0101 | kkkk | kkkk | Z | | | CALL | k | Subroutine Call | 2 | 111k | kkkk | kkkk | kkkk | None | 7 | | CLRWDT | _ | Clear Watchdog Timer | 1 | 0000 | 0000 | 0000 | 0100 | TO,PD | | | GOTO | k | Unconditional Branch | 2 | 110k | kkkk | kkkk | kkkk | None | 7 | | IORLW | k | Inclusive OR literal with WREG | 1 | 1011 | 0011 | kkkk | kkkk | Z | | | LCALL | k | Long Call | 2 | 1011 | 0111 | kkkk | kkkk | None | 4,7 | | MOVLB | k | Move literal to low nibble in BSR | 1 | 1011 | 1000 | uuuu | kkkk | None | | | MOVLR | k | Move literal to high nibble in BSR | 1 | 1011 | 101x | kkkk | uuuu | None | 9 | | MOVLW | k | Move literal to WREG | 1 | 1011 | 0000 | kkkk | kkkk | None | | | MULLW | k | Multiply literal with WREG | 1 | 1011 | 1100 | kkkk | kkkk | None | 9 | | RETFIE | _ | Return from interrupt (and enable interrupts) | 2 | 0000 | 0000 | 0000 | 0101 | GLINTD | 7 | | RETLW | k | Return literal to WREG | 2 | 1011 | 0110 | kkkk | kkkk | None | 7 | | RETURN | _ | Return from subroutine | 2 | 0000 | 0000 | 0000 | 0010 | None | 7 | | SLEEP | _ | Enter SLEEP Mode | 1 | 0000 | 0000 | 0000 | 0011 | TO, PD | | | SUBLW | k | Subtract WREG from literal | 1 | 1011 | 0010 | kkkk | kkkk | OV,C,DC,Z | | | XORLW | k | Exclusive OR literal with WREG | 1 | 1011 | 0100 | kkkk | kkkk | Z | | | | | | | _ | | | | | | Legend: Refer to Table 15-1 for opcode field descriptions. - Note 1: 2's Complement method. - 2: Unsigned arithmetic. - 3: If s = '1', only the file is affected: If s = '0', both the WREG register and the file are affected; If only the Working register (WREG) is required to be affected, then f = WREG must be specified. - 4: During an LCALL, the contents of PCLATH are loaded into the MSB of the PC and kkkk kkkk is loaded into the LSB of the PC (PCL) - 5: Multiple cycle instruction for EPROM programming when table pointer selects internal EPROM. The instruction is terminated by an interrupt event. When writing to external program memory, it is a two-cycle instruction. - 6: Two-cycle instruction when condition is true, else single cycle instruction. - 7: Two-cycle instruction except for TABLRD to PCL (program counter low byte) in which case it takes 3 cycles. - 8: A "skip" means that instruction fetched during execution of current instruction is not executed, instead an NOP is executed. - 9: These instructions are not available on the PIC17C42. | DECF | Decreme | ent f | | | | | |-------------------|------------------------------------------|-----------|-------------|----------|--|--| | Syntax: | [ label ] | DECF f, | d | | | | | Operands: | $0 \le f \le 255$<br>$d \in [0,1]$ | | | | | | | Operation: | $(f)-1\rightarrow$ | (dest) | | | | | | Status Affected: | OV, C, DC, Z | | | | | | | Encoding: | 0000 011d ffff ffff | | | | | | | Description: | Decremen<br>result is st<br>result is st | ored in W | REG. If 'd' | is 1 the | | | | Words: | 1 | | | | | | | Cycles: | 1 | | | | | | | Q Cycle Activity: | | | | | | | | Q1 | Q2 | Q3 | 3 | Q4 | | | | | <b>~</b> - | Q3 | Q4 | |--------|---------------------|---------|----------------------| | Decode | Read<br>egister 'f' | Execute | Write to destination | CNT, 1 Example: DECF Before Instruction $\begin{array}{rcl} \mathsf{CNT} & = & \mathsf{0x01} \\ \mathsf{Z} & = & \mathsf{0} \end{array}$ After Instruction CNT = 0x00 Z = 1 | DECFSZ | Decreme | ent f, ski | ip if 0 | | | | | | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|----------------------------|----------|--|--|--|--| | Syntax: | [ label ] | [ label ] DECFSZ f,d | | | | | | | | Operands: | $0 \le f \le 255$<br>$d \in [0,1]$ | | | | | | | | | Operation: | (f) − 1 → (dest);<br>skip if result = 0 | | | | | | | | | Status Affected: | None | | | | | | | | | Encoding: | 0001 | 011d | ffff | ffff | | | | | | Description: | The contents of register 'f' are decremented. If 'd' is 0 the result is placed in WREG. If 'd' is 1 the result is placed back in register 'f'. | | | | | | | | | | If the resu<br>which is a<br>and an NO<br>ing it a two | Iready fet<br>DP is exec | ched, is di<br>cuted inste | scarded, | | | | | | 34/ 1 | 4 | | | | | | | | Words: 1 Cycles: 1(2) Q Cycle Activity: | | Q1 | Q2 | Q3 | Q4 | |-------------|--------|----------------------|---------|----------------------| | | Decode | Read<br>register 'f' | Execute | Write to destination | | <u>Exar</u> | mple: | HERE | DECFSZ | CNT, 1 | GOTO CONTINUE LOOP Before Instruction PC = Address (HERE) After Instruction CNT = CNT - 1If CNT = 0; PC = Address (CONTINUE) If CNT $\neq$ 0; PC = Address (HERE+1) | SUBWF | | WREG from | ı f | SUB | WFB | Subtrac<br>Borrow | t WREG from | f with | |-------------------------|--------------------------------|-------------------------------------------------------------------|----------------------|-------------|-----------------|----------------------------------|-----------------------------------------------------|-------------------------------------------------| | Syntax: | | SUBWF f,d | | Synta | ıx. | | SUBWFB f, | 1 | | Operands: | $0 \le f \le 25$ $d \in [0,1]$ | - | | | ands: | 0 ≤ f ≤ 2 | | - | | Operation: | (f) - (W) | | | | | d ∈ [0,1 | | | | Status Affected: | OV, C, D | | | Oper | ation: | (f) - (W) | $-\overline{C} \rightarrow (dest)$ | | | Encoding: | 0000 | 010d fff | f ffff | Statu | s Affected: | OV, C, E | OC, Z | | | Description: | Subtract V | VREG from reg | | Enco | ding: | 0000 | 001d ff | f ffff | | Words: | result is st | ent method). If <sup>t</sup><br>tored in WREG<br>tored back in re | . If 'd' is 1 the | Desc | ription: | (borrow)<br>ment me<br>stored in | WREG and the from register 'f' thod). If 'd' is 0 t | (2's comple-<br>he result is<br>1 the result is | | Cycles: | 1 | | | Word | 0. | | ck in register 'f' | | | Q Cycle Activity: | | | | Cycle | _ | 1<br>1 | | | | Q1 | Q2 | Q3 | Q4 | - | cle Activity: | ı | | | | Decode | Read<br>register 'f' | Execute | Write to destination | Q Cy | Q1 | Q2 | Q3 | Q4 | | Evenne 1 | | DEG1 1 | destination | | Decode | Read | Execute | Write to | | Example 1: | SUBWF | REG1, 1 | | L | | register 'f' | | destination | | Before Instruc<br>REG1 | = 3 | | | <u>Exam</u> | <u>nple 1</u> : | SUBWFB | REG1, 1 | | | | = 2 | | | E | Before Instru | uction | | | | · · | = ? | | | | REG1<br>WREG | = 0x19<br>= 0x0D | (0001 100<br>(0000 110 | , | | After Instructi<br>REG1 | on<br>= 1 | | | | C | = 1 | (0000 110 | ± <i>)</i> | | | = 2 | | | , | After Instruc | tion | | | | C<br>Z | = 1; | result is positiv | re | | REG1<br>WREG | = 0x0C<br>= 0x0D | (0000 101<br>(0000 110 | , | | Example 2: | _ 0 | | | | C | = 0000 | ; result is po | , | | Before Instru | otion | | | | Z | = 0 | | | | | = 2 | | | Exam | nple2: | SUBWFB | REG1,0 | | | | = 2 | | | E | Before Instru | | | | | C | = ? | | | | REG1<br>WREG | = 0x1B<br>= 0x1A | (0001 101<br>(0001 101 | , | | After Instructi<br>REG1 | on<br>= 0 | | | | C | = 0 | (0001 101 | 0) | | _ | = 2 | | | , | After Instruc | tion | | | | _ | = 1 ;<br>= 1 | result is zero | | | REG1 | | (0001 101 | 1) | | | = ' | | | | WREG<br>C | = 0x00<br>= 1 | ; result is ze | ro | | Example 3: | -4: - ·- | | | | Z | = 1 | | | | Before Instru | ction<br>= 1 | | | Exam | nple3: | SUBWFB | REG1,1 | | | | = 2 | | | E | Before Instru | uction | | | | _ | = ? | | | | REG1<br>WREG | = 0x03<br>= 0x0E | (0000 001)<br>(0000 110 | | | After Instructi<br>REG1 | on<br>= FF | | | | C | = 0000 | (0000 110 | ⊥ <i>)</i> | | | = rr<br>= 2 | | | , | After Instruc | tion | | | | | | result is negati | ve | | REG1 | = 0xF5 | | 0) [2's comp] | | Z | = 0 | | | | WREG<br>C | = 0x0E<br>= 0 | (0000 110<br>; result is ne | | | | | | | | Z | = 0 | , result is fie | 941110 | Applicable Devices 42 R42 42A 43 R43 44 #### 17.4 Timing Diagrams and Specifications #### FIGURE 17-2: EXTERNAL CLOCK TIMING TABLE 17-2: EXTERNAL CLOCK TIMING REQUIREMENTS | Parameter<br>No. | Sym | Characteristic | Min | Тур† | Max | Units | Conditions | |------------------|-------|-----------------------------------|------|--------|-------|-------|---------------------------| | | Fosc | External CLKIN Frequency | DC | _ | 16 | MHz | EC osc mode - PIC17C42-16 | | | | (Note 1) | DC | _ | 25 | MHz | - PIC17C42-25 | | | | Oscillator Frequency | DC | _ | 4 | MHz | RC osc mode | | | | (Note 1) | 1 | _ | 16 | MHz | XT osc mode - PIC17C42-16 | | | | | 1 | _ | 25 | MHz | - PIC17C42-25 | | | | | DC | _ | 2 | MHz | LF osc mode | | 1 | Tosc | External CLKIN Period | 62.5 | _ | _ | ns | EC osc mode - PIC17C42-16 | | | | (Note 1) | 40 | _ | _ | ns | - PIC17C42-25 | | | | Oscillator Period | 250 | _ | _ | ns | RC osc mode | | | | (Note 1) | 62.5 | _ | 1,000 | ns | XT osc mode - PIC17C42-16 | | | | | 40 | _ | 1,000 | ns | - PIC17C42-25 | | | | | 500 | _ | _ | ns | LF osc mode | | 2 | Tcy | Instruction Cycle Time (Note 1) | 160 | 4/Fosc | DC | ns | | | 3 | TosL, | Clock in (OSC1) High or Low Time | 10 ‡ | _ | _ | ns | EC oscillator | | | TosH | | | | | | | | 4 | TosR, | Clock in (OSC1) Rise or Fall Time | _ | _ | 5‡ | ns | EC oscillator | | | TosF | | | | | | | <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested Note 1: Instruction cycle period (TcY) equals four times the input oscillator time-base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1 pin. When an external clock input is used, the "Max." cycle time limit is "DC" (no clock) for all devices. <sup>†</sup> These parameters are for design guidance only and are not tested, nor characterized. Applicable Devices 42 R42 42A 43 R43 44 #### FIGURE 17-9: USART MODULE: SYNCHRONOUS TRANSMISSION (MASTER/SLAVE) TIMING #### TABLE 17-9: SERIAL PORT SYNCHRONOUS TRANSMISSION REQUIREMENTS | Parameter<br>No. | Sym | Characteristic | Min | Тур† | Max | Units | Conditions | |------------------|----------|---------------------------------------------------------|-----|------|-----|-------|------------| | 120 | TckH2dtV | SYNC XMIT (MASTER & SLAVE) Clock high to data out valid | _ | _ | 65 | ns | | | 121 | TckRF | Clock out rise time and fall time (Master Mode) | _ | 10 | 35 | ns | | | 122 | TdtRF | Data out rise time and fall time | _ | 10 | 35 | ns | | <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. #### FIGURE 17-10: USART MODULE: SYNCHRONOUS RECEIVE (MASTER/SLAVE) TIMING TABLE 17-10: SERIAL PORT SYNCHRONOUS RECEIVE REQUIREMENTS | Parameter<br>No. | Sym | Characteristic | Min | Тур† | Max | Units | Conditions | |------------------|----------|---------------------------------------------------------------|-----|------|-----|-------|------------| | 125 | TdtV2ckL | SYNC RCV (MASTER & SLAVE) Data hold before CK↓ (DT hold time) | 15 | _ | _ | ns | | | 126 | TckL2dtl | Data hold after CK↓ (DT hold time) | 15 | _ | _ | ns | | <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Applicable Devices | 42 | R42 | 42A | 43 | R43 | 44 #### FIGURE 17-12: MEMORY INTERFACE READ TIMING **TABLE 17-12: MEMORY INTERFACE READ REQUIREMENTS** | Parameter<br>No. | Sym | Characteristic | Min | Тур† | Max | Units | Conditions | |------------------|----------|--------------------------------------------------------|---------------|-----------|--------------|-------|------------| | 150 | TadV2alL | AD<15:0> (address) valid to ALE↓ (address setup time) | 0.25Tcy - 30 | _ | _ | ns | | | 151 | TalL2adl | ALE↓ to address out invalid (address hold time) | 5* | _ | _ | ns | | | 160 | TadZ2oeL | AD<15:0> high impedance to OE↓ | 0* | _ | _ | ns | | | 161 | ToeH2adD | OE↑ to AD<15:0> driven | 0.25Tcy - 15 | _ | _ | ns | | | 162 | TadV2oeH | Data in valid before <del>OE</del> ↑ (data setup time) | 35 | _ | _ | ns | | | 163 | ToeH2adl | OE↑to data in invalid (data hold time) | 0 | _ | _ | ns | | | 164 | TalH | ALE pulse width | _ | 0.25Tcy § | _ | ns | | | 165 | ToeL | OE pulse width | 0.5Tcy - 35 § | _ | _ | ns | | | 166 | TalH2alH | ALE↑ to ALE↑ (cycle time) | _ | Tcy § | _ | ns | | | 167 | Tacc | Address access time | _ | _ | 0.75 Tcy-40 | ns | | | 168 | Toe | Output enable access time (OE low to Data Valid) | _ | _ | 0.5 Tcy - 60 | ns | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested <sup>§</sup> This specification guaranteed by design. Applicable Devices | 42 | R42 | 42A | 43 | R43 | 44 FIGURE 18-2: TYPICAL RC OSCILLATOR FREQUENCY vs. VDD FIGURE 18-3: TYPICAL RC OSCILLATOR FREQUENCY vs. VDD Applicable Devices | 42 | R42 | 42A | 43 | R43 | 44 FIGURE 18-9: TYPICAL IPD vs. VDD WATCHDOG DISABLED 25°C FIGURE 18-10: MAXIMUM IPD vs. VDD WATCHDOG DISABLED Applicable Devices 42 R42 42A 43 R43 44 #### FIGURE 19-5: TIMERO CLOCK TIMINGS **TABLE 19-5: TIMERO CLOCK REQUIREMENTS** | Parameter No. | Sym | Characteristic | | Min | Тур† | Max | Units | Conditions | |---------------|------|------------------------|----------------|---------------------------------|------|-----|-------|--------------------| | 40 | Tt0H | T0CKI High Pulse Width | No Prescaler | 0.5Tcy + 20 § | _ | _ | ns | | | | | | With Prescaler | 10* | _ | _ | ns | | | 41 | Tt0L | T0CKI Low Pulse Width | No Prescaler | 0.5Tcy + 20 § | _ | _ | ns | | | | | | With Prescaler | 10* | _ | _ | ns | | | 42 | Tt0P | T0CKI Period | | Greater of: | _ | _ | ns | N = prescale value | | | | | | 20 ns or <u>Tcy + 40 §</u><br>N | | | | (1, 2, 4,, 256) | - These parameters are characterized but not tested. - † Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - § This specification ensured by design. FIGURE 19-6: TIMER1, TIMER2, AND TIMER3 CLOCK TIMINGS TABLE 19-6: TIMER1, TIMER2, AND TIMER3 CLOCK REQUIREMENTS | Parameter | | | | Тур | | | | |-----------|-----------|---------------------------------------------------------------|-----------------|-----|---------|-------|------------------------------------| | No. | Sym | Characteristic | Min | † | Max | Units | Conditions | | 45 | Tt123H | TCLK12 and TCLK3 high time | 0.5Tcy + 20 § | _ | _ | ns | | | 46 | Tt123L | TCLK12 and TCLK3 low time | 0.5Tcy + 20 § | _ | _ | ns | | | 47 | Tt123P | TCLK12 and TCLK3 input period | Tcy + 40 §<br>N | _ | _ | | N = prescale value<br>(1, 2, 4, 8) | | 48 | TckE2tmrl | Delay from selected External Clock Edge to<br>Timer increment | 2Tosc § | | 6Tosc § | | | - \* These parameters are characterized but not tested. - † Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - § This specification ensured by design. #### 21.2 40-Lead Plastic Dual In-line (600 mil) | | Package Group: Plastic Dual In-Line (PLA) | | | | | | | | | |--------|-------------------------------------------|-------------|-----------|--------|-------|-----------|--|--|--| | | | Millimeters | | Inches | | | | | | | Symbol | Min | Max | Notes | Min | Max | Notes | | | | | α | 0° | 10° | | 0° | 10° | | | | | | Α | _ | 5.080 | | _ | 0.200 | | | | | | A1 | 0.381 | _ | | 0.015 | _ | | | | | | A2 | 3.175 | 4.064 | | 0.125 | 0.160 | | | | | | В | 0.355 | 0.559 | | 0.014 | 0.022 | | | | | | B1 | 1.270 | 1.778 | Typical | 0.050 | 0.070 | Typical | | | | | С | 0.203 | 0.381 | Typical | 0.008 | 0.015 | Typical | | | | | D | 51.181 | 52.197 | | 2.015 | 2.055 | | | | | | D1 | 48.260 | 48.260 | Reference | 1.900 | 1.900 | Reference | | | | | E | 15.240 | 15.875 | | 0.600 | 0.625 | | | | | | E1 | 13.462 | 13.970 | | 0.530 | 0.550 | | | | | | e1 | 2.489 | 2.591 | Typical | 0.098 | 0.102 | Typical | | | | | eA | 15.240 | 15.240 | Reference | 0.600 | 0.600 | Reference | | | | | eB | 15.240 | 17.272 | | 0.600 | 0.680 | | | | | | L | 2.921 | 3.683 | | 0.115 | 0.145 | | | | | | N | 40 | 40 | | 40 | 40 | | | | | | S | 1.270 | _ | | 0.050 | _ | | | | | | S1 | 0.508 | _ | | 0.020 | _ | | | | | #### 1.0ø (0.039ø) Ref. 8888888888 11°/13°(4x) Pin#1 Pin#1 $\blacksquare$ 2 == 2 == 0° Min < H <del>-</del>EI-I E1 Е ш 11°/13°(4x) ΙПП **Detail B** -3.0ø (0.118ø) Ref. R 1 0.08 Min Option 1 (TOP side) R 0.08/0.20 Option 2 (TOP side) Gage Plane Lead Finish Base Metal 0.20 Min С - c1 **Detail A Detail B** 1.00 Ref 1.00 Ref. b1 **Detail B Detail A** #### 21.5 44-Lead Plastic Surface Mount (TQFP 10x10 mm Body 1.0/0.10 mm Lead Form) | Package Group: Plastic TQFP | | | | | | | | | |-----------------------------|-------|-------------|-------|-----------|------------|-------|--|--| | | | Millimeters | | | Inches | | | | | Symbol | Min | Max | Notes | Min | Max | Notes | | | | Α | 1.00 | 1.20 | | 0.039 | 0.047 | | | | | A1 | 0.05 | 0.15 | | 0.002 | 0.006 | | | | | A2 | 0.95 | 1.05 | | 0.037 | 0.041 | | | | | D | 11.75 | 12.25 | | 0.463 | 0.482 | | | | | D1 | 9.90 | 10.10 | | 0.390 | 0.398 | | | | | Е | 11.75 | 12.25 | | 0.463 | 0.482 | | | | | E1 | 9.90 | 10.10 | | 0.390 | 0.398 | | | | | L | 0.45 | 0.75 | | 0.018 | 0.030 | | | | | е | 0.80 | BSC | | 0.031 BSC | | | | | | b | 0.30 | 0.45 | | 0.012 | 0.018 | | | | | b1 | 0.30 | 0.40 | | 0.012 | 0.016 | | | | | С | 0.09 | 0.20 | | 0.004 | 0.008 | | | | | c1 | 0.09 | 0.16 | | 0.004 | 0.006 | | | | | N | 44 | 44 | | 44 | 44 | | | | | Θ | 0° | 7° | | 0° | <b>7</b> ° | | | | - Note 1: Dimensions D1 and E1 do not include mold protrusion. Allowable mold protrusion is 0.25m/m (0.010") per side. D1 and E1 dimensions including mold mismatch. - 2: Dimension "b" does not include Dambar protrusion, allowable Dambar protrusion shall be 0.08m/m (0.003")max. - 3: This outline conforms to JEDEC MS-026. #### **APPENDIX A: MODIFICATIONS** The following is the list of modifications over the PIC16CXX microcontroller family: - Instruction word length is increased to 16-bit. This allows larger page sizes both in program memory (8 Kwords verses 2 Kwords) and register file (256 bytes versus 128 bytes). - Four modes of operation: microcontroller, protected microcontroller, extended microcontroller, and microprocessor. - 22 new instructions. The MOVF, TRIS and OPTION instructions have been removed. - 4 new instructions for transferring data between data memory and program memory. This can be used to "self program" the EPROM program memory. - Single cycle data memory to data memory transfers possible (MOVPF and MOVFP instructions). These instructions do not affect the Working register (WREG). - 6. W register (WREG) is now directly addressable. - A PC high latch register (PCLATH) is extended to 8-bits. The PCLATCH register is now both readable and writable. - 8. Data memory paging is redefined slightly. - DDR registers replaces function of TRIS registers. - Multiple Interrupt vectors added. This can decrease the latency for servicing the interrupt. - 11. Stack size is increased to 16 deep. - 12. BSR register for data memory paging. - Wake up from SLEEP operates slightly differently. - 14. The Oscillator Start-Up Timer (OST) and Power-Up Timer (PWRT) operate in parallel and not in series. - PORTB interrupt on change feature works on all eight port pins. - 16. TMR0 is 16-bit plus 8-bit prescaler. - Second indirect addressing register added (FSR1 and FSR2). Configuration bits can select the FSR registers to auto-increment, auto-decrement, remain unchanged after an indirect address. - 18. Hardware multiplier added (8 x 8 $\rightarrow$ 16-bit) (PIC17C43 and PIC17C44 only). - 19. Peripheral modules operate slightly differently. - 20. Oscillator modes slightly redefined. - Control/Status bits and registers have been placed in different registers and the control bit for globally enabling interrupts has inverse polarity. - 22. Addition of a test mode pin. - In-circuit serial programming is not implemented. #### APPENDIX B: COMPATIBILITY To convert code written for PIC16CXX to PIC17CXX, the user should take the following steps: - Remove any TRIS and OPTION instructions, and implement the equivalent code. - Separate the interrupt service routine into its four vectors. - 3. Replace: ``` MOVF REG1, W with: MOVFP REG1, WREG ``` 4. Replace: ``` MOVF REG1, W MOVWF REG2 with: MOVPF REG1, REG2; Addr(REG1)<20h or MOVFP REG1, REG2; Addr(REG2)<20h ``` | Note: | | then 20h | | ooth at addres<br>instructions | | |-------|-------|----------|------|--------------------------------|--| | | MOVFP | REG1, | WREG | ; | | | | MOVPF | WREG, | REG2 | ; | | - 5. Ensure that all bit names and register names are updated to new data memory map location. - 6. Verify data memory banking. - 7. Verify mode of operation for indirect addressing. - 8. Verify peripheral routines for compatibility. - Weak pull-ups are enabled on reset. To convert code from the PIC17C42 to all the other PIC17C4X devices, the user should take the following steps. - If the hardware multiply is to be used, ensure that any variables at address 18h and 19h are moved to another address. - Ensure that the upper nibble of the BSR was not written with a non-zero value. This may cause unexpected operation since the RAM bank is no longer 0. - The disabling of global interrupts has been enhanced so there is no additional testing of the GLINTD bit after a BSF CPUSTA, GLINTD instruction. #### **INDEX** CA1IE ......23 CA1IF ......24 CA1OVF ......72 Α CA2ED0 ......71 CA2ED1 ......71 ADDLW ......112 CA2H ......20, 35 ADDWF ......112 CA2IE ......23, 78 ADDWFC ......113 CA2IF ......24, 78 ALU ......9 ALU STATUS Register (ALUSTA) ......36 CA2OVF ......72 ALUSTA ......34, 36, 108 Calculating Baud Rate Error .....86 ALUSTA Register .......36 CALL ......39, 117 ANDLW ......113 Capacitor Selection ANDWF ......114 Ceramic Resonators ......101 Application Notes Crystal Oscillator ......101 AN552 ......55 Capture ......71, 78 Assembler .......144 Capture Sequence to Read Example ......78 Asynchronous Master Transmission ......90 Capture1 Asynchronous Transmitter ......89 Mode ......71 Overflow ......72 Capture2 В Mode 71 Overflow .......72 Bank Select Register (BSR) ......42 Carry (C) ......9 Banking .......42 Ceramic Resonators ......100 Baud Rate Formula ......86 Circular Buffer ......39 Baud Rate Generator (BRG) ......86 Clearing the Prescaler ......103 **Baud Rates** Clock/Instruction Cycle (Figure) ......14 Asynchronous Mode ......88 Clocking Scheme/Instruction Cycle (Section) ......14 Synchronous Mode ......87 CLRF ......117 BCF ......114 CLRWDT ......118 Bit Manipulation ......108 Code Protection .......99, 106 **Block Diagrams** COMF ......118 On-chip Reset Circuit ......15 Configuration PIC17C42 ......10 Bits ......100 PORTD ......60 Locations ......100 Oscillator ......100 Word ......99 RA0 and RA1 .....53 CPFSEQ ......119 RA2 and RA3 ......54 CPFSGT ......119 RA4 and RA5 ......54 CPFSLT ......120 RB3:RB2 Port Pins ......56 CPU STATUS Register (CPUSTA) ......37 RB7:RB4 and RB1:RB0 Port Pins ......55 CPUSTA ......34, 37, 105 RC7:RC0 Port Pins ......58 CREN ......84 Timer3 with One Capture and One Period Register .. 78 Crystal Operation, Overtone Crystals ......101 TMR1 and TMR2 in 16-bit Timer/Counter Mode ....... 74 Crystal or Ceramic Resonator Operation ......100 TMR1 and TMR2 in Two 8-bit Timer/Counter Mode .. 73 TMR3 with Two Capture Registers ......79 CSRC ......83 WDT ......104 BORROW .......9 BRG ......86 D BSF ......115 Data Memory BSR ......34, 42 GPR ......29, 32 BSR Operation ......42 Indirect Addressing ......39 BTFSC ......115 Organization ......32 BTFSS ......116 SFR ......29, 32 BTG .......116 Transfer to Program Memory ......43 DAW ......120 DC ......9, 36 C DDRB ......19, 34, 55 DDRC ......19, 34, 58 DDRD ......19, 34, 60 C Compiler (MP-C) .......145 DDRE ......19, 34, 62 DECF ......121 CA1ED0 ......71 DECFSNZ ......122 CA1ED1 ......71 DECFSZ ......121 NOTES: