

Welcome to E-XFL.COM

# What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

# Details

E·XF

| Product Status             | Obsolete                                                                   |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 16MHz                                                                      |
| Connectivity               | UART/USART                                                                 |
| Peripherals                | POR, PWM, WDT                                                              |
| Number of I/O              | 33                                                                         |
| Program Memory Size        | 4KB (2K x 16)                                                              |
| Program Memory Type        | OTP                                                                        |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 232 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 6V                                                                  |
| Data Converters            | -                                                                          |
| Oscillator Type            | External                                                                   |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                            |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 44-QFP                                                                     |
| Supplier Device Package    | 44-MQFP (10x10)                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic17c42at-16-pq |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

NOTES:

# 6.1.2 EXTERNAL MEMORY INTERFACE

When either microprocessor or extended microcontroller mode is selected, PORTC, PORTD and PORTE are configured as the system bus. PORTC and PORTD are the multiplexed address/data bus and PORTE is for the control signals. External components are needed to demultiplex the address and data. This can be done as shown in Figure 6-4. The waveforms of address and data are shown in Figure 6-3. For complete timings, please refer to the electrical specification section.

# FIGURE 6-3: EXTERNAL PROGRAM MEMORY ACCESS WAVEFORMS

|        |                     | ••••••                 |
|--------|---------------------|------------------------|
|        | Q1   Q2   Q3   Q4   | Q1   Q2   Q3   Q4   Q1 |
| AD     | X                   |                        |
| <15:0> | Address out Data in | Address out Data out   |
| ALE    |                     |                        |
| OE,    | '1'                 |                        |
| WR     |                     |                        |
|        | Read cycle          | Write cycle            |
|        |                     |                        |

The system bus requires that there is no bus conflict (minimal leakage), so the output value (address) will be capacitively held at the desired value.

As the speed of the processor increases, external EPROM memory with faster access time must be used. Table 6-2 lists external memory speed requirements for a given PIC17C4X device frequency.

In extended microcontroller mode, when the device is executing out of internal memory, the control signals will continue to be active. That is, they indicate the action that is occurring in the internal memory. The external memory access is ignored.

This following selection is for use with Microchip EPROMs. For interfacing to other manufacturers memory, please refer to the electrical specifications of the desired PIC17C4X device, as well as the desired memory device to ensure compatibility.

| TABLE 6-2: | EPROM MEMORY ACCESS  |
|------------|----------------------|
|            | TIME ORDERING SUFFIX |

|                         | Instruction         | EPROM    | I Suffix             |
|-------------------------|---------------------|----------|----------------------|
| Oscillator<br>Frequency | Cycle<br>Time (Tcy) | PIC17C42 | PIC17C43<br>PIC17C44 |
| 8 MHz                   | 500 ns              | -25      | -25                  |
| 16 MHz                  | 250 ns              | -12      | -15                  |
| 20 MHz                  | 200 ns              | -90      | -10                  |
| 25 MHz                  | 160 ns              | N.A.     | -70                  |
| 33 MHz                  | 121 ns              | N.A.     | (1)                  |

Note 1: The access times for this requires the use of fast SRAMS.

**Note:** The external memory interface is not supported for the LC devices.



# FIGURE 6-4: TYPICAL EXTERNAL PROGRAM MEMORY CONNECTION DIAGRAM

© 1996 Microchip Technology Inc.

# 6.2.2.1 ALU STATUS REGISTER (ALUSTA)

The ALUSTA register contains the status bits of the Arithmetic and Logic Unit and the mode control bits for the indirect addressing register.

As with all the other registers, the ALUSTA register can be the destination for any instruction. If the ALUSTA register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. Therefore, the result of an instruction with the ALUSTA register as destination may be different than intended.

For example, CLRF ALUSTA will clear the upper four bits and set the Z bit. This leaves the ALUSTA register as 0000u1uu (where u = unchanged).

It is recommended, therefore, that only BCF, BSF, SWAPF and MOVWF instructions be used to alter the ALUSTA register because these instructions do not affect any status bit. To see how other instructions affect the status bits, see the "Instruction Set Summary."

| N | ote 1: | The C and DC bits operate as a borrow out bit in subtraction. See the SUBLW and SUBWF instructions for examples. |
|---|--------|------------------------------------------------------------------------------------------------------------------|
| N | ote 2: | The overflow bit will be set if the 2's com-<br>plement result exceeds +127 or is less<br>than -128.             |

Arithmetic and Logic Unit (ALU) is capable of carrying out arithmetic or logical operations on two operands or a single operand. All single operand instructions operate either on the WREG register or a file register. For two operand instructions, one of the operands is the WREG register and the other one is either a file register or an 8-bit immediate constant.

|             | R/W - 1                                                                                                                                                 | R/W - 1                                                                                     | R/W - 1                                                                                  | R/W - x                                                                        | R/W - x                                                             | R/W - x                                           | R/W - x                            |                                                                                  |  |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|---------------------------------------------------------------------|---------------------------------------------------|------------------------------------|----------------------------------------------------------------------------------|--|
| FS3<br>bit7 | FS2                                                                                                                                                     | FS1                                                                                         | FS0                                                                                      | OV                                                                             | Z                                                                   | DC                                                | C<br>bit0                          | R = Readable bit<br>W = Writable bit<br>-n = Value at POR reset<br>(x = unknown) |  |
| bit 7-6:    | <b>FS3:FS2</b> : FSR1 Mode Select bits<br>00 = Post auto-decrement FSR1 value<br>01 = Post auto-increment FSR1 value<br>1x = FSR1 value does not change |                                                                                             |                                                                                          |                                                                                |                                                                     |                                                   |                                    |                                                                                  |  |
| bit 5-4:    | <b>FS1:FS0</b> : FSR0 Mode Select bits<br>00 = Post auto-decrement FSR0 value<br>01 = Post auto-increment FSR0 value<br>1x = FSR0 value does not change |                                                                                             |                                                                                          |                                                                                |                                                                     |                                                   |                                    |                                                                                  |  |
| bit 3:      | <b>OV</b> : Overf<br>This bit is<br>which cau<br>1 = Overfl<br>0 = No over                                                                              | flow bit<br>s used for<br>uses the si<br>ow occurr<br>erflow occ                            | signed ar<br>ign bit (bit<br>ed for sigr<br>surred                                       | thmetic (2<br>7) to chang<br>red arithm                                        | 's complen<br>ge state.<br>etic, (in this                           | nent). It inc<br>arithmetic                       | dicates an c<br>coperation)        | overflow of the 7-bit magnitude,                                                 |  |
| bit 2:      | <b>Z</b> : Zero bi<br>1 = The re<br>0 = The re                                                                                                          | t<br>esult of an<br>esults of a                                                             | arithmetic<br>n arithmet                                                                 | : or logic o<br>ic or logic                                                    | peration is operation is                                            | zero<br>s not zero                                |                                    |                                                                                  |  |
| bit 1:      | DC: Digit<br>For ADDW<br>1 = A carr<br>0 = No ca<br>Note: For                                                                                           | carry/borr<br>F and ADD<br>y-out from<br>rry-out fro<br>borrow th                           | ow bit<br>pLw instruc<br>n the 4th lo<br>m the 4th<br>e polarity                         | tions.<br>w order b<br>low order<br>s reversed                                 | it of the res<br>bit of the re<br>J.                                | ult occurre<br>sult                               | d                                  |                                                                                  |  |
| bit 0:      | C: carry/b<br>For ADDW<br>1 = A carr<br>Note that<br>(RRCF, RL<br>0 = No ca<br>Note: For                                                                | orrow bit<br>F and ADD<br>y-out from<br>a subtrac<br>CF) instru<br>rry-out fro<br>borrow th | DLW instruct<br>in the most<br>tion is exe<br>ctions, this<br>m the most<br>e polarity i | tions.<br>significan<br>cuted by a<br>bit is load<br>t significa<br>s reversed | t bit of the r<br>adding the<br>ded with eit<br>nt bit of the<br>d. | result occu<br>two's com<br>her the hig<br>result | rred<br>plement of<br>h or low ord | the second operand. For rotate<br>der bit of the source register.                |  |

# FIGURE 6-7: ALUSTA REGISTER (ADDRESS: 04h, UNBANKED)

# 7.3 <u>Table Reads</u>

FIGURE 7-7:

The table read allows the program memory to be read. This allows constant data to be stored in the program memory space, and retrieved into data memory when needed. Example 7-2 reads the 16-bit value at program memory address TBLPTR. After the dummy byte has been read from the TABLATH, the TABLATH is loaded with the 16-bit data from program memory address TBLPTR + 1. The first read loads the data into the latch, and can be considered a dummy read (unknown data loaded into 'f'). INDF0 should be configured for either auto-increment or auto-decrement.

# + 1. The first read loads the data into TABLRD 0,1,INDF0 ; Read LO byte ; of TABLATCH and ; of TABLATCH and ; Update TABLATCH auto-increment or auto-decrement.

MOVLW

MOVWF

MOVLW

MOVWF

TLRD

TABLRD

EXAMPLE 7-2: TABLE READ

LOW (TBL\_ADDR)

TBLPTRH

TBLPTRL

0,0,DUMMY

1, INDF0

HIGH (TBL\_ADDR) ; Load the Table

;

;

;

;

address

; Dummy read,

; Read HI byte

; Updates TABLATCH

of TABLATCH

# Q4 | AD15:AD0 Data in PC PC-TBL PC4 Instruction TABLRD INST (PC+1) INST (PC+2) fetched Instruction INST (PC-1) TABLRD cycle1 TABLRD cycle2 INST (PC+1) executed Data read cycle ALE ŌĒ $\overline{\mathsf{WR}}$

# FIGURE 7-8: TABLRD TIMING (CONSECUTIVE TABLRD INSTRUCTIONS)



DS30412C-page 48

Example 9-1 shows the instruction sequence to initialize PORTB. The Bank Select Register (BSR) must be selected to Bank 0 for the port to be initialized.

# EXAMPLE 9-1: INITIALIZING PORTB

| MOVLB | 0     | ; | Select Bank 0                |
|-------|-------|---|------------------------------|
| CLRF  | PORTB | ; | Initialize PORTB by clearing |
|       |       | ; | output data latches          |
| MOVLW | 0xCF  | ; | Value used to initialize     |
|       |       | ; | data direction               |
| MOVWF | DDRB  | ; | Set RB<3:0> as inputs        |
|       |       | ; | RB<5:4> as outputs           |
|       |       | ; | RB<7:6> as inputs            |
|       |       |   |                              |

| Name       | Bit  | Buffer Type | Function                                                                                                                                 |
|------------|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------|
| RB0/CAP1   | bit0 | ST          | Input/Output or the RB0/CAP1 input pin. Software programmable weak pull-<br>up and interrupt on change features.                         |
| RB1/CAP2   | bit1 | ST          | Input/Output or the RB1/CAP2 input pin. Software programmable weak pull-<br>up and interrupt on change features.                         |
| RB2/PWM1   | bit2 | ST          | Input/Output or the RB2/PWM1 output pin. Software programmable weak pull-up and interrupt on change features.                            |
| RB3/PWM2   | bit3 | ST          | Input/Output or the RB3/PWM2 output pin. Software programmable weak pull-up and interrupt on change features.                            |
| RB4/TCLK12 | bit4 | ST          | Input/Output or the external clock input to Timer1 and Timer2. Software pro-<br>grammable weak pull-up and interrupt on change features. |
| RB5/TCLK3  | bit5 | ST          | Input/Output or the external clock input to Timer3. Software programmable weak pull-up and interrupt on change features.                 |
| RB6        | bit6 | ST          | Input/Output pin. Software programmable weak pull-up and interrupt on change features.                                                   |
| RB7        | bit7 | ST          | Input/Output pin. Software programmable weak pull-up and interrupt on change features.                                                   |

# TABLE 9-3: PORTB FUNCTIONS

Legend: ST = Schmitt Trigger input.

# TABLE 9-4: REGISTERS/BITS ASSOCIATED WITH PORTB

| Address       | Name   | Bit 7     | Bit 6         | Bit 5        | Bit 4  | Bit 3   | Bit 2  | Bit 1     | Bit 0   | Value on<br>Power-on<br>Reset | Value on all<br>other<br>resets<br>(Note1) |
|---------------|--------|-----------|---------------|--------------|--------|---------|--------|-----------|---------|-------------------------------|--------------------------------------------|
| 12h, Bank 0   | PORTB  | PORTB d   | ata latch     |              |        |         |        |           |         | xxxx xxxx                     | uuuu uuuu                                  |
| 11h, Bank 0   | DDRB   | Data dire | ction registe | er for PORTE | 3      |         |        |           |         | 1111 1111                     | 1111 1111                                  |
| 10h, Bank 0   | PORTA  | RBPU      | —             | RA5          | RA4    | RA3     | RA2    | RA1/T0CKI | RA0/INT | 0-xx xxxx                     | 0-uu uuuu                                  |
| 06h, Unbanked | CPUSTA | _         | _             | STKAV        | GLINTD | TO      | PD     | —         |         | 11 11                         | 11 qq                                      |
| 07h, Unbanked | INTSTA | PEIF      | TOCKIF        | T0IF         | INTF   | PEIE    | TOCKIE | T0IE      | INTE    | 0000 0000                     | 0000 0000                                  |
| 16h, Bank 1   | PIR    | RBIF      | TMR3IF        | TMR2IF       | TMR1IF | CA2IF   | CA1IF  | TXIF      | RCIF    | 0000 0010                     | 0000 0010                                  |
| 17h, Bank 1   | PIE    | RBIE      | TMR3IE        | TMR2IE       | TMR1IE | CA2IE   | CA1IE  | TXIE      | RCIE    | 0000 0000                     | 0000 0000                                  |
| 16h, Bank 3   | TCON1  | CA2ED1    | CA2ED0        | CA1ED1       | CA1ED0 | T16     | TMR3CS | TMR2CS    | TMR1CS  | 0000 0000                     | 0000 0000                                  |
| 17h, Bank 3   | TCON2  | CA2OVF    | CA10VF        | PWM2ON       | PWM1ON | CA1/PR3 | TMR3ON | TMR2ON    | TMR10N  | 0000 0000                     | 0000 0000                                  |

Legend: x = unknown, u = unchanged, - = unimplemented read as '0', q = Value depends on condition.

Shaded cells are not used by PORTB.

Note 1: Other (non power-up) resets include: external reset through MCLR and the Watchdog Timer Reset.

# 9.5 I/O Programming Considerations

# 9.5.1 BI-DIRECTIONAL I/O PORTS

Any instruction which writes, operates internally as a read followed by a write operation. For example, the BCF and BSF instructions read the register into the CPU, execute the bit operation, and write the result back to the register. Caution must be used when these instructions are applied to a port with both inputs and outputs defined. For example, a BSF operation on bit5 of PORTB will cause all eight bits of PORTB to be read into the CPU. Then the BSF operation takes place on bit5 and PORTB is written to the output latches. If another bit of PORTB is used as a bi-directional I/O pin (e.g. bit0) and it is defined as an input at this time, the input signal present on the pin itself would be read into the CPU and re-written to the data latch of this particular pin, overwriting the previous content. As long as the pin stays in the input mode, no problem occurs. However, if bit0 is switched into output mode later on, the content of the data latch may now be unknown.

Reading a port reads the values of the port pins. Writing to the port register writes the value to the port latch. When using read-modify-write instructions (BCF, BSF, BTG, etc.) on a port, the value of the port pins is read, the desired operation is performed with this value, and the value is then written to the port latch.

Example 9-5 shows the effect of two sequential read-modify-write instructions on an I/O port.

# EXAMPLE 9-5: READ MODIFY WRITE INSTRUCTIONS ON AN I/O PORT

; Initial PORT settings: PORTB<7:4> Inputs PORTB<3:0> Outputs ; ; PORTB<7:6> have pull-ups and are ; not connected to other circuitry ; PORT latch PORT pins ; ; \_\_\_\_\_ \_\_\_\_\_ ; PORTB, 7 BCF 01pp pppp 11pp pppp BCF PORTB, 6 10pp pppp 11pp pppp ; BCF DDRB, 7 10pp pppp 11pp pppp BCF DDRB, 6 10pp pppp 10pp pppp ; ; Note that the user may have expected the ; pin values to be 00pp pppp. The 2nd BCF ; caused RB7 to be latched as the pin value ; (High).

Note: A pin actively outputting a Low or High should not be driven from external devices in order to change the level on this pin (i.e. "wired-or", "wired-and"). The resulting high output currents may damage the device.

# 9.5.2 SUCCESSIVE OPERATIONS ON I/O PORTS

The actual write to an I/O port happens at the end of an instruction cycle, whereas for reading, the data must be valid at the beginning of the instruction cycle (Figure 9-9). Therefore, care must be exercised if a write followed by a read operation is carried out on the same I/O port. The sequence of instructions should be such to allow the pin voltage to stabilize (load dependent) before executing the instruction that reads the values on that I/O port. Otherwise, the previous state of that pin may be read into the CPU rather than the "new" state. When in doubt, it is better to separate these instructions with a NOP or another instruction not accessing this I/O port.

# FIGURE 9-9: SUCCESSIVE I/O OPERATION

| Instruction<br>fetched  | Q1  Q2  Q3  Q4<br>PC<br>MOVWF PORTB<br>write to<br>PORTB | Q1  Q2  Q3  Q4<br>PC + 1<br>MOVF PORTB,W | Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4<br><u>PC + 2</u> <u>PC + 3</u><br>NOP NOP | <ul> <li>Note:</li> <li>This example shows a write to PORTB followed by a read from PORTB.</li> <li>Note that:</li> <li>data setup time = (0.25 TcY - TPD) where TcY = instruction cycle.</li> </ul> |
|-------------------------|----------------------------------------------------------|------------------------------------------|-------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RB7:RB0                 | L                                                        | I                                        | X                                                                 | Therefore, at higher clock     frequencies, a write followed by a                                                                                                                                    |
|                         |                                                          |                                          | Port pin<br>sampled here                                          | read may be problematic.                                                                                                                                                                             |
| Instruction<br>executed |                                                          | MOVWF PORTB<br>write to<br>PORTB         | MOVF PORTB,W NOP                                                  |                                                                                                                                                                                                      |

# 10.0 OVERVIEW OF TIMER RESOURCES

The PIC17C4X has four timer modules. Each module can generate an interrupt to indicate that an event has occurred. These timers are called:

- Timer0 16-bit timer with programmable 8-bit
- prescaler
- Timer1 8-bit timer
- Timer2 8-bit timer
- Timer3 16-bit timer

For enhanced time-base functionality, two input Captures and two Pulse Width Modulation (PWM) outputs are possible. The PWMs use the TMR1 and TMR2 resources and the input Captures use the TMR3 resource.

# 10.1 <u>Timer0 Overview</u>

The Timer0 module is a simple 16-bit overflow counter. The clock source can be either the internal system clock (Fosc/4) or an external clock.

The Timer0 module also has a programmable prescaler option. The PS3:PS0 bits (T0STA<4:1>) determine the prescaler value. TMR0 can increment at the following rates: 1:1, 1:2, 1:4, 1:8, 1:16, 1:32, 1:64, 1:128, 1:256.

When TImer0's clock source is an external clock, the Timer0 module can be selected to increment on either the rising or falling edge.

Synchronization of the external clock occurs after the prescaler. When the prescaler is used, the external clock frequency may be higher then the device's frequency. The maximum frequency is 50 MHz, given the high and low time requirements of the clock.

# 10.2 <u>Timer1 Overview</u>

The TImer0 module is an 8-bit timer/counter with an 8bit period register (PR1). When the TMR1 value rolls over from the period match value to 0h, the TMR1IF flag is set, and an interrupt will be generated when enabled. In counter mode, the clock comes from the RB4/TCLK12 pin, which can also be selected to be the clock for the Timer2 module.

TMR1 can be concatenated to TMR2 to form a 16-bit timer. The TMR1 register is the LSB and TMR2 is the MSB. When in the 16-bit timer mode, there is a corresponding 16-bit period register (PR2:PR1). When the TMR2:TMR1 value rolls over from the period match value to 0h, the TMR1IF flag is set, and an interrupt will be generated when enabled.

# 10.3 <u>Timer2 Overview</u>

The TMR2 module is an 8-bit timer/counter with an 8bit period register (PR2). When the TMR2 value rolls over from the period match value to 0h, the TMR2IF flag is set, and an interrupt will be generated when enabled. In counter mode, the clock comes from the RB4/TCLK12 pin, which can also be selected to be the clock for the TMR1 module.

TMR1 can be concatenated to TMR2 to form a 16-bit timer. The TMR2 register is the MSB and TMR1 is the LSB. When in the 16-bit timer mode, there is a corresponding 16-bit period register (PR2:PR1). When the TMR2:TMR1 value rolls over from the period match value to 0h, the TMR1IF flag is set, and an interrupt will be generated when enabled.

# 10.4 <u>Timer3 Overview</u>

The TImer3 module is a 16-bit timer/counter with a 16bit period register. When the TMR3H:TMR3L value rolls over to 0h, the TMR3IF bit is set and an interrupt will be generated when enabled. In counter mode, the clock comes from the RB5/TCLK3 pin.

When operating in the dual capture mode, the period registers become the second 16-bit capture register.

# 10.5 Role of the Timer/Counters

The timer modules are general purpose, but have dedicated resources associated with them. Tlmer1 and Timer2 are the time-bases for the two Pulse Width Modulation (PWM) outputs, while Timer3 is the timebase for the two input captures.

© 1996 Microchip Technology Inc.

# 11.0 TIMER0

The Timer0 module consists of a 16-bit timer/counter, TMR0. The high byte is TMR0H and the low byte is TMR0L. A software programmable 8-bit prescaler makes an effective 24-bit overflow timer. The clock source is also software programmable as either the internal instruction clock or the RA1/T0CKI pin. The control bits for this module are in register T0STA (Figure 11-1).

| R/W - (<br>INTED)<br>bit7 | 0 R/W - 0<br>G T0SE T0CS PS3 PS2 PS1 PS0                                                                                                                                                                                                                        | U - 0<br>—<br>bit0             | R = Readable bit<br>W = Writable bit<br>U = Unimplemented,<br>Read as '0'<br>-n = Value at POR reset |
|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|------------------------------------------------------------------------------------------------------|
| bit 7:                    | INTEDG: RA0/INT Pin Interrupt Edge Select bit<br>This bit selects the edge upon which the interrupt is detected<br>1 = Rising edge of RA0/INT pin generates interrupt<br>0 = Falling edge of RA0/INT pin generates interrupt                                                                    |                                |                                                                                                      |
| bit 6:                    | <b>TOSE</b> : Timer0 Clock Input Edge Select bit<br>This bit selects the edge upon which TMR0 will increment<br>When $TOCS = 0$<br>1 = Rising edge of RA1/T0CKI pin increments TMR0 and/or gel<br>0 = Falling edge of RA1/T0CKI pin increments TMR0 and/or gel<br>When $TOCS = 1$<br>Don't care | nerates a T0C<br>nerates a T0C | KIF interrupt<br>KIF interrupt                                                                       |
| bit 5:                    | <b>TOCS</b> : Timer0 Clock Source Select bit<br>This bit selects the clock source for TMR0.<br>1 = Internal instruction clock cycle (Tcy)<br>0 = T0CKI pin                                                                                                                                      |                                |                                                                                                      |
| bit 4-1:                  | <b>PS3:PS0</b> : Timer0 Prescale Selection bits<br>These bits select the prescale value for TMR0.                                                                                                                                                                                               |                                |                                                                                                      |
|                           | PS3:PS0 Prescale Value                                                                                                                                                                                                                                                                          |                                |                                                                                                      |
|                           | 0000       1:1         0001       1:2         0010       1:4         0011       1:8         0100       1:16         0101       1:32         0110       1:64         0111       1:128         1xxx       1:256                                                                                   |                                |                                                                                                      |
| bit 0:                    | Unimplemented: Read as '0'                                                                                                                                                                                                                                                                      |                                |                                                                                                      |

# FIGURE 11-1: T0STA REGISTER (ADDRESS: 05h, UNBANKED)

# © 1996 Microchip Technology Inc.

# 12.1.3 USING PULSE WIDTH MODULATION (PWM) OUTPUTS WITH TMR1 AND TMR2

Two high speed pulse width modulation (PWM) outputs are provided. The PWM1 output uses Timer1 as its time-base, while PWM2 may be software configured to use either Timer1 or Timer2 as the time-base. The PWM outputs are on the RB2/PWM1 and RB3/PWM2 pins.

Each PWM output has a maximum resolution of 10-bits. At 10-bit resolution, the PWM output frequency is 24.4 kHz (@ 25 MHz clock) and at 8-bit resolution the PWM output frequency is 97.7 kHz. The duty cycle of the output can vary from 0% to 100%.

Figure 12-5 shows a simplified block diagram of the PWM module. The duty cycle register is double buffered for glitch free operation. Figure 12-6 shows how a glitch could occur if the duty cycle registers were not double buffered.

The user needs to set the PWM1ON bit (TCON2<4>) to enable the PWM1 output. When the PWM1ON bit is set, the RB2/PWM1 pin is configured as PWM1 output and forced as an output irrespective of the data direction bit (DDRB<2>). When the PWM1ON bit is clear, the pin behaves as a port pin and its direction is controlled by its data direction bit (DDRB<2>). Similarly, the PWM2ON (TCON2<5>) bit controls the configuration of the RB3/PWM2 pin.

# FIGURE 12-5: SIMPLIFIED PWM BLOCK DIAGRAM





# FIGURE 12-6: PWM OUTPUT

# 12.2.3 EXTERNAL CLOCK INPUT FOR TIMER3

When TMR3CS is set, the 16-bit TMR3 increments on the falling edge of clock input TCLK3. The input on the RB5/TCLK3 pin is sampled and synchronized by the internal phase clocks twice every instruction cycle. This causes a delay from the time a falling edge appears on TCLK3 to the time TMR3 is actually incremented. For the external clock input timing requirements, see the Electrical Specification section. Figure 12-9 shows the timing diagram when operating from an external clock.

# 12.2.4 READING/WRITING TIMER3

Since Timer3 is a 16-bit timer and only 8-bits at a time can be read or written, care should be taken when reading or writing while the timer is running. The best method to read or write the timer is to stop the timer, perform any read or write operation, and then restart Timer3 (using the TMR3ON bit). However, if it is necessary to keep Timer3 free-running, care must be taken. For writing to the 16-bit TMR3, Example 12-2 may be used. For reading the 16-bit TMR3, Example 12-3 may be used. Interrupts must be disabled during this routine.

# EXAMPLE 12-2: WRITING TO TMR3

BSF CPUSTA, GLINTD ;Disable interrupt MOVFP RAM\_L, TMR3L ; MOVFP RAM\_H, TMR3H ; BCF CPUSTA, GLINTD ;Done,enable interrupt

# EXAMPLE 12-3: READING FROM TMR3

| MOVPF  | TMR3L, | TMPLO | ;read low tmr0  |
|--------|--------|-------|-----------------|
| MOVPF  | TMR3H, | TMPHI | ;read high tmr0 |
| MOVFP  | TMPLO, | WREG  | ;tmplo -> wreg  |
| CPFSLT | TMR3L, | WREG  | ;tmr0l < wreg?  |
| RETURN |        |       | ;no then return |
| MOVPF  | TMR3L, | TMPLO | ;read low tmr0  |
| MOVPF  | TMR3H, | TMPHI | ;read high tmr0 |
| RETURN |        |       | ;return         |
|        |        |       |                 |



# FIGURE 12-9: TMR1, TMR2, AND TMR3 OPERATION IN EXTERNAL CLOCK MODE

# 14.1 Configuration Bits

The PIC17CXX has up to seven configuration locations (Table 14-1). These locations can be programmed (read as '0') or left unprogrammed (read as '1') to select various device configurations. Any write to a configuration location, regardless of the data, will program that configuration bit. A TABLWT instruction is required to write to program memory locations. The configuration bits can be read by using the TABLRD instructions. Reading any configuration location between FE00h and FE07h will read the low byte of the configuration word (Figure 14-1) into the TABLATL register. The TABLATH register will be FFh. Reading a configuration location between FE08h and FE0Fh will read the high byte of the configuration word into the TABLATL register. The TABLATH register will be FFh.

Addresses FE00h thorough FE0Fh are only in the program memory space for microcontroller and code protected microcontroller modes. A device programmer will be able to read the configuration word in any processor mode. See programming specifications for more detail.

# TABLE 14-1: CONFIGURATION LOCATIONS

| Bit                | Address              |
|--------------------|----------------------|
| FOSC0              | FE00h                |
| FOSC1              | FE01h                |
| WDTPS0             | FE02h                |
| WDTPS1             | FE03h                |
| PM0                | FE04h                |
| PM1                | FE06h                |
| PM2 <sup>(1)</sup> | FE0Fh <sup>(1)</sup> |

Note 1: This location does not exist on the PIC17C42.

| Note: | When programming the desired configura-    |        |          |      |         |  |
|-------|--------------------------------------------|--------|----------|------|---------|--|
|       | tion locations, they must be programmed in |        |          |      |         |  |
|       | ascending                                  | order. | Starting | with | address |  |
|       | FE00h.                                     |        |          |      |         |  |

# 14.2 Oscillator Configurations

# 14.2.1 OSCILLATOR TYPES

The PIC17CXX can be operated in four different oscillator modes. The user can program two configuration bits (FOSC1:FOSC0) to select one of these four modes:

- LF: Low Power Crystal
- XT: Crystal/Resonator
- EC: External Clock Input
- RC: Resistor/Capacitor

# 14.2.2 CRYSTAL OSCILLATOR / CERAMIC RESONATORS

In XT or LF modes, a crystal or ceramic resonator is connected to the OSC1/CLKIN and OSC2/CLKOUT pins to establish oscillation (Figure 14-2). The PIC17CXX Oscillator design requires the use of a parallel cut crystal. Use of a series cut crystal may give a frequency out of the crystal manufacturers specifications.

For frequencies above 20 MHz, it is common for the crystal to be an overtone mode crystal. Use of overtone mode crystals require a tank circuit to attenuate the gain at the fundamental frequency. Figure 14-3 shows an example of this.

# FIGURE 14-2: CRYSTAL OR CERAMIC RESONATOR OPERATION (XT OR LF OSC CONFIGURATION)



Note 1: A series resistor may be required for AT strip cut crystals.

# FIGURE 14-8: WATCHDOG TIMER BLOCK DIAGRAM



# TABLE 14-4: REGISTERS/BITS ASSOCIATED WITH THE WATCHDOG TIMER

| Address       | Name   | Bit 7 | Bit 6 | Bit 5 | Bit 4  | Bit 3  | Bit 2  | Bit 1 | Bit 0 | Value on<br>Power-on<br>Reset | Value on all<br>other resets<br>(Note1) |
|---------------|--------|-------|-------|-------|--------|--------|--------|-------|-------|-------------------------------|-----------------------------------------|
| _             | Config | —     | PM1   | —     | PM0    | WDTPS1 | WDTPS0 | FOSC1 | FOSC0 | (Note 2)                      | (Note 2)                                |
| 06h, Unbanked | CPUSTA | —     | —     | STKAV | GLINTD | TO     | PD     |       | —     | 11 11                         | 11 qq                                   |

Legend: - = unimplemented read as '0', q - value depends on condition, shaded cells are not used by the WDT.

Note 1: Other (non power-up) resets include: external reset through MCLR and Watchdog Timer Reset.

2: This value will be as the device was programmed, or if unprogrammed, will read as all '1's.

# 14.4 Power-down Mode (SLEEP)

The Power-down mode is entered by executing a SLEEP instruction. This clears the Watchdog Timer and postscaler (if enabled). The  $\overrightarrow{PD}$  bit is cleared and the  $\overrightarrow{TO}$  bit is set (in the CPUSTA register). In SLEEP mode, the oscillator driver is turned off. The I/O ports maintain their status (driving high, low, or hi-impedance).

The  $\overline{\text{MCLR}}/\text{VPP}$  pin must be at a logic high level (VIHMC). A WDT time-out RESET does not drive the  $\overline{\text{MCLR}}/\text{VPP}$  pin low.

# 14.4.1 WAKE-UP FROM SLEEP

The device can wake up from SLEEP through one of the following events:

- A POR reset
- External reset input on MCLR/VPP pin
- WDT Reset (if WDT was enabled)
- Interrupt from RA0/INT pin, RB port change, T0CKI interrupt, or some Peripheral Interrupts

The following peripheral interrupts can wake-up from SLEEP:

- · Capture1 interrupt
- Capture2 interrupt
- · USART synchronous slave transmit interrupt
- · USART synchronous slave receive interrupt

Other peripherals can not generate interrupts since during SLEEP, no on-chip Q clocks are present.

Any reset event will cause a device reset. Any interrupt event is considered a continuation of program execution. The  $\overline{\text{TO}}$  and  $\overline{\text{PD}}$  bits in the CPUSTA register can be used to determine the cause of device reset. The

 $\overline{PD}$  bit, which is set on power-up, is cleared when SLEEP is invoked. The  $\overline{TO}$  bit is cleared if WDT time-out occurred (and caused wake-up).

When the SLEEP instruction is being executed, the next instruction (PC + 1) is pre-fetched. For the device to wake-up through an interrupt event, the corresponding interrupt enable bit must be set (enabled). Wake-up is regardless of the state of the GLINTD bit. If the GLINTD bit is set (disabled), the device continues execution at the instruction after the SLEEP instruction. If the GLINTD bit is clear (enabled), the device executes the instruction after the SLEEP instruction and then branches to the interrupt vector address. In cases where the execution of the instruction following SLEEP is not desirable, the user should have a NOP after the SLEEP instruction.

Note: If the global interrupts are disabled (GLINTD is set), but any interrupt source has both its interrupt enable bit and the corresponding interrupt flag bits set, the device will immediately wake-up from sleep. The TO bit is set, and the PD bit is cleared.

The WDT is cleared when the device wake from SLEEP, regardless of the source of wake-up.

14.4.1.1 WAKE-UP DELAY

When the oscillator type is configured in XT or LF mode, the Oscillator Start-up Timer (OST) is activated on wake-up. The OST will keep the device in reset for 1024Tosc. This needs to be taken into account when considering the interrupt response time when coming out of SLEEP.

# FIGURE 14-9: WAKE-UP FROM SLEEP THROUGH INTERRUPT

|                                                                     | Q1   Q2   Q3   Q4                                                                                     | Q1   Q2   Q3   Q4                                                               | Q1   Q2                                        | Q3   Q4                    | Q1   Q2                           | Q3  Q4                 | Q1   Q2   Q3   Q4                            |
|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------|----------------------------|-----------------------------------|------------------------|----------------------------------------------|
| OSC1                                                                |                                                                                                       |                                                                                 |                                                |                            |                                   | $\frown \frown \frown$ |                                              |
| CLKOUT(4)                                                           |                                                                                                       | /                                                                               |                                                | lost(2)                    | \/<br>\/                          |                        |                                              |
| INT                                                                 |                                                                                                       |                                                                                 |                                                |                            | I<br>I                            |                        |                                              |
| (RA0/INT pin)                                                       | ı ı                                                                                                   |                                                                                 | : (                                            |                            | 1                                 |                        | <u>1                                    </u> |
| INTF flag                                                           |                                                                                                       |                                                                                 | <u>`</u>                                       |                            | I                                 |                        | Interrupt Latency (2)                        |
| GLINTD bit                                                          | 1<br>11                                                                                               |                                                                                 | · ·                                            |                            | I                                 |                        | ·                                            |
|                                                                     | , , , , , , , , , , , , , , , , , , ,                                                                 |                                                                                 | Processor                                      |                            | 1                                 |                        | 1 I                                          |
| INSTRUCTION                                                         | FLOW                                                                                                  |                                                                                 | in SLEEP                                       |                            | 1<br>1                            |                        | I I<br>I I                                   |
| PC                                                                  | C PC                                                                                                  | PC+1                                                                            |                                                | +2                         | × 0004                            | h                      | × <u>0005h</u>                               |
| Instruction (<br>fetched                                            | Inst (PC) = SLEEP                                                                                     | Inst (PC+1)                                                                     |                                                |                            | Inst (PC                          | +2)                    |                                              |
| Instruction {                                                       | Inst (PC-1)                                                                                           | SLEEP                                                                           |                                                |                            | Inst (PC                          | +1)                    | Dummy Cycle                                  |
| Note 1: XT or LF o<br>2: Tost = 102<br>3: When GLII<br>4: CLKOUT is | scillator mode assume<br>4Tosc (drawing not to s<br>NTD = 0 processor jum<br>s not available in these | d.<br>scale). This delay will<br>ops to interrupt routin<br>osc modes, but show | not be there<br>e after wake<br>wn here for ti | for RC osc<br>-up. If GLIN | c mode.<br>ITD = 1, exec<br>ence. | ution will             | continue in line.                            |

# PIC17C4X

| NEG         | W                                                       | Negate W                                                                   |                                                               |                                                        |                                                        |  |  |  |
|-------------|---------------------------------------------------------|----------------------------------------------------------------------------|---------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------|--|--|--|
| Synt        | ax:                                                     | [ <i>label</i> ] N                                                         | EGW                                                           | f,s                                                    |                                                        |  |  |  |
| Ope         | rands:                                                  | 0 ≤ F ≤ 25<br>s ∈ [0,1]                                                    | 0 ≤ F ≤ 255<br>s ∈ [0.1]                                      |                                                        |                                                        |  |  |  |
| Ope         | ration:                                                 | WREG + 1<br>WREG + 1                                                       | $I \rightarrow (f); I \rightarrow s$                          |                                                        |                                                        |  |  |  |
| Statu       | us Affected:                                            | OV, C, DC                                                                  | , Z                                                           |                                                        |                                                        |  |  |  |
| Enco        | oding:                                                  | 0010                                                                       | 110s                                                          | ffff                                                   | ffff                                                   |  |  |  |
| Desc        | cription:                                               | WREG is ne<br>ment. If 's' is<br>WREG and<br>'s' is 1 the re<br>memory loc | egated u<br>s 0 the re<br>data me<br>esult is p<br>ation 'f'. | sing two's<br>esult is pla<br>emory loca<br>laced only | comple-<br>ced in<br>tion 'f'. If<br>r in data         |  |  |  |
| Word        | ds:                                                     | 1                                                                          | 1                                                             |                                                        |                                                        |  |  |  |
| Cycl        | es:                                                     | 1                                                                          |                                                               |                                                        |                                                        |  |  |  |
| QC          | cle Activity:                                           |                                                                            |                                                               |                                                        |                                                        |  |  |  |
|             | Q1                                                      | Q2                                                                         | Q3                                                            | 3                                                      | Q4                                                     |  |  |  |
|             | Decode                                                  |                                                                            |                                                               |                                                        |                                                        |  |  |  |
|             |                                                         | Read<br>register 'f'                                                       | Execu                                                         | ute re<br>ar<br>sp                                     | Write<br>gister 'f'<br>ad other<br>becified<br>egister |  |  |  |
| Exar        | nple:                                                   | Read<br>register 'f'<br>NEGW R                                             | Execu<br>EG,0                                                 | ute re<br>ar<br>sp                                     | Write<br>gister 'f'<br>ad other<br>becified<br>egister |  |  |  |
| <u>Exar</u> | nple:<br>Before Instru                                  | Read<br>register 'f'<br>NEGW R                                             | Exect<br>EG,0                                                 | ute re<br>ar<br>sp<br>ru                               | Write<br>gister 'f'<br>nd other<br>becified<br>egister |  |  |  |
| Exar        | nple:<br>Before Instru<br>WREG<br>REG                   | Read<br>register 'f'<br>NEGW R<br>Iction<br>= 0011 1<br>= 1010 1           | Exect<br>EG,0<br>.010 [0x:<br>.011 [0x/                       | ute re<br>ar<br>sp<br>70<br>3A],<br>AB]                | Write<br>gister 'f'<br>id other<br>becified<br>egister |  |  |  |
| Exar        | nple:<br>Before Instru<br>WREG<br>REG<br>After Instruct | Read<br>register 'f'<br>NEGW R<br>Iction<br>= 0011 1<br>= 1010 1<br>tion   | Exect<br>EG,0<br>.010 [0x3<br>.011 [0x7                       | ute re<br>ar<br>sp<br>ro<br>3A],<br>AB]                | Write<br>gister 'f'<br>id other<br>becified<br>egister |  |  |  |

| NOF                     | )            | No Oper    | ation         |     |    |      |  |  |
|-------------------------|--------------|------------|---------------|-----|----|------|--|--|
| Synt                    | ax:          | [ label ]  | NOP           |     |    |      |  |  |
| Ope                     | rands:       | None       |               |     |    |      |  |  |
| Operation: No operation |              |            |               |     |    |      |  |  |
| State                   | us Affected: | None       |               |     |    |      |  |  |
| Enco                    | oding:       | 0000       | 0000          | 000 | 00 | 0000 |  |  |
| Des                     | cription:    | No operati | No operation. |     |    |      |  |  |
| Wor                     | ds:          | 1          |               |     |    |      |  |  |
| Cycl                    | es:          | 1          |               |     |    |      |  |  |
| Q Cycle Activity:       |              |            |               |     |    |      |  |  |
| Q1                      |              | Q2         | Q3            |     | Q4 |      |  |  |
|                         | Decode       | NOP        | Exect         | ute |    | NOP  |  |  |

Example:

None.

# Applicable Devices 42 R42 42A 43 R43 44

# FIGURE 17-7: CAPTURE TIMINGS



# TABLE 17-7: CAPTURE REQUIREMENTS

| Parameter | _    |                                       |                     |      |     |       |                                 |
|-----------|------|---------------------------------------|---------------------|------|-----|-------|---------------------------------|
| No.       | Sym  | Characteristic                        | Min                 | Тур† | Max | Units | Conditions                      |
| 50        | TccL | Capture1 and Capture2 input low time  | 10 *                | —    | _   | ns    |                                 |
| 51        | TccH | Capture1 and Capture2 input high time | 10 *                | —    | _   | ns    |                                 |
| 52        | TccP | Capture1 and Capture2 input period    | <u>2 Tcy</u> §<br>N | —    | —   | ns    | N = prescale value<br>(4 or 16) |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

§ This specification ensured by design.

# FIGURE 17-8: PWM TIMINGS



# TABLE 17-8: PWM REQUIREMENTS

| Parameter<br>No. | Sym  | Characteristic                 | Min | Тур† | Max   | Units | Conditions |
|------------------|------|--------------------------------|-----|------|-------|-------|------------|
| 53               | TccR | PWM1 and PWM2 output rise time |     | 10 * | 35 *§ | ns    |            |
| 54               | TccF | PWM1 and PWM2 output fall time | —   | 10 * | 35 *§ | ns    |            |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

§ This specification ensured by design.

# Applicable Devices 42 R42 42A 43 R43 44







FIGURE 20-6: TRANSCONDUCTANCE (gm) OF XT OSCILLATOR vs. VDD

# PIC17C4X

# Applicable Devices 42 R42 42A 43 R43 44









# 21.2 <u>40-Lead Plastic Dual In-line (600 mil)</u>



| Package Group: Plastic Dual In-Line (PLA) |        |             |           |       |       |           |
|-------------------------------------------|--------|-------------|-----------|-------|-------|-----------|
|                                           |        | Millimeters |           |       |       |           |
| Symbol                                    | Min    | Max         | Notes     | Min   | Max   | Notes     |
| α                                         | 0°     | 10°         |           | 0°    | 10°   |           |
| A                                         | _      | 5.080       |           | _     | 0.200 |           |
| A1                                        | 0.381  | _           |           | 0.015 | _     |           |
| A2                                        | 3.175  | 4.064       |           | 0.125 | 0.160 |           |
| В                                         | 0.355  | 0.559       |           | 0.014 | 0.022 |           |
| B1                                        | 1.270  | 1.778       | Typical   | 0.050 | 0.070 | Typical   |
| С                                         | 0.203  | 0.381       | Typical   | 0.008 | 0.015 | Typical   |
| D                                         | 51.181 | 52.197      |           | 2.015 | 2.055 |           |
| D1                                        | 48.260 | 48.260      | Reference | 1.900 | 1.900 | Reference |
| E                                         | 15.240 | 15.875      |           | 0.600 | 0.625 |           |
| E1                                        | 13.462 | 13.970      |           | 0.530 | 0.550 |           |
| e1                                        | 2.489  | 2.591       | Typical   | 0.098 | 0.102 | Typical   |
| eA                                        | 15.240 | 15.240      | Reference | 0.600 | 0.600 | Reference |
| eB                                        | 15.240 | 17.272      |           | 0.600 | 0.680 |           |
| L                                         | 2.921  | 3.683       |           | 0.115 | 0.145 |           |
| N                                         | 40     | 40          |           | 40    | 40    |           |
| S                                         | 1.270  | _           |           | 0.050 | _     |           |
| S1                                        | 0.508  | _           |           | 0.020 | _     |           |

# **READER RESPONSE**

It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (602) 786-7578.

Please list the following information, and use this outline to provide us with your comments about this Data Sheet.

| To: |         | Technical Publications Manager Total Pages Sent                                          |
|-----|---------|------------------------------------------------------------------------------------------|
| RE  |         | Reader Response                                                                          |
| Fro | om:     | Name                                                                                     |
|     |         | Company                                                                                  |
|     |         | City / State / ZIP / Country                                                             |
|     |         | Telephone: ( FAX: () -                                                                   |
| Ap  | plica   | ation (optional):                                                                        |
| Wo  | buld    | you like a reply?YN                                                                      |
| De  | vice    | E: PIC17C4X Literature Number: DS30412C                                                  |
| Qu  | esti    | ions:                                                                                    |
|     |         |                                                                                          |
| 1.  | W       | hat are the best features of this document?                                              |
|     |         |                                                                                          |
| 2   | —<br>Ho | nw does this document meet your hardware and software development needs?                 |
| ۷.  |         | Sw does this document meet your hardware and software development needs:                 |
|     |         |                                                                                          |
| 3.  | Do      | o you find the organization of this data sheet easy to follow? If not, why?              |
|     |         |                                                                                          |
|     |         |                                                                                          |
| 4.  | W       | hat additions to the data sheet do you think would enhance the structure and subject?    |
|     |         |                                                                                          |
| ~   |         |                                                                                          |
| э.  | vvi     | hat deletions from the data sheet could be made without anecting the overall userulness? |
|     |         |                                                                                          |
| 6.  | ls      | there any incorrect or misleading information (what and where)?                          |
|     |         |                                                                                          |
|     |         |                                                                                          |
| 7.  | Ho      | ow would you improve this document?                                                      |
|     |         |                                                                                          |
|     |         |                                                                                          |
| 8.  | Ho      | ow would you improve our software, systems, and silicon products?                        |



# WORLDWIDE SALES AND SERVICE

# AMERICAS

**Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: 480-792-7627 Web Address: http://www.microchip.com

## **Rocky Mountain**

2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7966 Fax: 480-792-7456

## Atlanta

500 Sugar Mill Road, Suite 200B Atlanta, GA 30350 Tel: 770-640-0034 Fax: 770-640-0307

### Boston

2 Lan Drive, Suite 120 Westford, MA 01886 Tel: 978-692-3848 Fax: 978-692-3821

# Chicago

333 Pierce Road, Suite 180 Itasca, IL 60143 Tel: 630-285-0071 Fax: 630-285-0075

Dallas

4570 Westgrove Drive, Suite 160 Addison, TX 75001 Tel: 972-818-7423 Fax: 972-818-2924

Detroit Tri-Atria Office Building

32255 Northwestern Highway, Suite 190 Farmington Hills, MI 48334 Tel: 248-538-2250 Fax: 248-538-2260 Kokomo

# 2767 S. Albright Road

Kokomo, Indiana 46902 Tel: 765-864-8360 Fax: 765-864-8387 Los Angeles

18201 Von Karman, Suite 1090 Irvine, CA 92612

Tel: 949-263-1888 Fax: 949-263-1338 New York

150 Motor Parkway, Suite 202 Hauppauge, NY 11788 Tel: 631-273-5305 Fax: 631-273-5335 San Jose

Microchip Technology Inc. 2107 North First Street, Suite 590 San Jose, CA 95131 Tel: 408-436-7950 Fax: 408-436-7955

Toronto

6285 Northam Drive, Suite 108 Mississauga, Ontario L4V 1X5, Canada Tel: 905-673-0699 Fax: 905-673-6509

# ASIA/PACIFIC

Australia

Microchip Technology Australia Pty Ltd Suite 22, 41 Rawson Street Epping 2121, NSW Australia

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 China - Beijing

Microchip Technology Consulting (Shanghai) Co., Ltd., Beijing Liaison Office Unit 915 Bei Hai Wan Tai Bldg. No. 6 Chaoyangmen Beidajie Beijing, 100027, No. China Tel: 86-10-85282100 Fax: 86-10-85282104

## China - Chengdu

Microchip Technology Consulting (Shanghai) Co., Ltd., Chengdu Liaison Office Rm. 2401, 24th Floor, Ming Xing Financial Tower No. 88 TIDU Street Chengdu 610016, China Tel: 86-28-6766200 Fax: 86-28-6766599

# China - Fuzhou

Microchip Technology Consulting (Shanghai) Co., Ltd., Fuzhou Liaison Office Unit 28F, World Trade Plaza No. 71 Wusi Road Fuzhou 350001, China Tel: 86-591-7503506 Fax: 86-591-7503521 China - Shanghai

Microchip Technology Consulting (Shanghai) Co., Ltd. Room 701, Bldg. B Far East International Plaza No. 317 Xian Xia Road Shanghai, 200051 Tel: 86-21-6275-5700 Fax: 86-21-6275-5060

### China - Shenzhen

Microchip Technology Consulting (Shanghai) Co., Ltd., Shenzhen Liaison Office Rm. 1315, 13/F, Shenzhen Kerry Centre, Renminnan Lu Shenzhen 518001, China Tel: 86-755-2350361 Fax: 86-755-2366086 Hong Kong Microchip Technology Hongkong Ltd. Unit 901-6, Tower 2, Metroplaza

223 Hing Fong Road Kwai Fong, N.T., Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431

# India

Microchip Technology Inc. India Liaison Office **Divvasree Chambers** 1 Floor, Wing A (A3/A4) No. 11, O'Shaugnessey Road Bangalore, 560 025, India Tel: 91-80-2290061 Fax: 91-80-2290062

# Japan

Microchip Technology Japan K.K. Benex S-1 6F 3-18-20, Shinyokohama Kohoku-Ku, Yokohama-shi Kanagawa, 222-0033, Japan Tel: 81-45-471- 6166 Fax: 81-45-471-6122 Korea Microchip Technology Korea 168-1, Youngbo Bldg. 3 Floor Samsung-Dong, Kangnam-Ku Seoul, Korea 135-882 Tel: 82-2-554-7200 Fax: 82-2-558-5934 Singapore Microchip Technology Singapore Pte Ltd. 200 Middle Road #07-02 Prime Centre Singapore, 188980 Tel: 65-334-8870 Fax: 65-334-8850 Taiwan Microchip Technology Taiwan 11F-3, No. 207 Tung Hua North Road Taipei, 105, Taiwan Tel: 886-2-2717-7175 Fax: 886-2-2545-0139

# EUROPE

Denmark

Microchip Technology Nordic ApS **Regus Business Centre** Lautrup hoj 1-3 Ballerup DK-2750 Denmark Tel: 45 4420 9895 Fax: 45 4420 9910 France Microchip Technology SARL Parc d'Activite du Moulin de Massy 43 Rue du Saule Trapu Batiment A - ler Etage 91300 Massy, France Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 Germany Microchip Technology GmbH

Gustav-Heinemann Ring 125 D-81739 Munich, Germany Tel: 49-89-627-144 0 Fax: 49-89-627-144-44 Italy

Microchip Technology SRL Centro Direzionale Colleoni Palazzo Taurus 1 V. Le Colleoni 1 20041 Agrate Brianza Milan, Italy Tel: 39-039-65791-1 Fax: 39-039-6899883

# United Kinadom

Arizona Microchip Technology Ltd. 505 Eskdale Road Winnersh Triangle Wokingham Berkshire, England RG41 5TU Tel: 44 118 921 5869 Fax: 44-118 921-5820

01/18/02