



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                  |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 25MHz                                                                     |
| Connectivity               | UART/USART                                                                |
| Peripherals                | POR, PWM, WDT                                                             |
| Number of I/O              | 33                                                                        |
| Program Memory Size        | 8KB (4K x 16)                                                             |
| Program Memory Type        | ОТР                                                                       |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 454 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 6V                                                                 |
| Data Converters            | -                                                                         |
| Oscillator Type            | External                                                                  |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 44-TQFP                                                                   |
| Supplier Device Package    | 44-TQFP (10x10)                                                           |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic17c43t-25-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

NOTES:



| Register               | Address | Power-on Reset | MCLR Reset<br>WDT Reset | Wake-up from SLEEP<br>through interrupt |
|------------------------|---------|----------------|-------------------------|-----------------------------------------|
| Unbanked               |         |                | 1                       |                                         |
| INDF0                  | 00h     | 0000 0000      | 0000 0000               | 0000 0000                               |
| FSR0                   | 01h     | xxxx xxxx      | uuuu uuuu               | uuuu uuuu                               |
| PCL                    | 02h     | 0000h          | 0000h                   | PC + 1 <sup>(2)</sup>                   |
| PCLATH                 | 03h     | 0000 0000      | 0000 0000               | uuuu uuuu                               |
| ALUSTA                 | 04h     | 1111 xxxx      | 1111 uuuu               | 1111 uuuu                               |
| TOSTA                  | 05h     | 0000 000-      | 0000 000-               | 0000 000-                               |
| CPUSTA <sup>(3)</sup>  | 06h     | 11 11          | 11 qq                   | uu qq                                   |
| INTSTA                 | 07h     | 0000 0000      | 0000 0000               | uuuu uuuu <sup>(1)</sup>                |
| INDF1                  | 08h     | 0000 0000      | 0000 0000               | uuuu uuuu                               |
| FSR1                   | 09h     | xxxx xxxx      | uuuu uuuu               | uuuu uuuu                               |
| WREG                   | 0Ah     | xxxx xxxx      | uuuu uuuu               | uuuu uuuu                               |
| TMR0L                  | 0Bh     | xxxx xxxx      | uuuu uuuu               | uuuu uuuu                               |
| TMR0H                  | 0Ch     | xxxx xxxx      | uuuu uuuu               | uuuu uuuu                               |
| TBLPTRL <sup>(4)</sup> | 0Dh     | xxxx xxxx      | uuuu uuuu               | uuuu uuuu                               |
| TBLPTRH <sup>(4)</sup> | 0Eh     | xxxx xxxx      | uuuu uuuu               | uuuu uuuu                               |
| TBLPTRL <sup>(5)</sup> | 0Dh     | 0000 0000      | 0000 0000               | uuuu uuuu                               |
| TBLPTRH <sup>(5)</sup> | 0Eh     | 0000 0000      | 0000 0000               | uuuu uuuu                               |
| BSR                    | 0Fh     | 0000 0000      | 0000 0000               | uuuu uuuu                               |
| Bank 0                 |         |                |                         |                                         |
| PORTA                  | 10h     | 0-xx xxxx      | 0-uu uuuu               | uuuu uuuu                               |
| DDRB                   | 11h     | 1111 1111      | 1111 1111               | uuuu uuuu                               |
| PORTB                  | 12h     | xxxx xxxx      | uuuu uuuu               | uuuu uuuu                               |
| RCSTA                  | 13h     | 0000 -00x      | 0000 -00u               | uuuu -uuu                               |
| RCREG                  | 14h     | xxxx xxxx      | uuuu uuuu               | uuuu uuuu                               |
| TXSTA                  | 15h     | 00001x         | 0000lu                  | uuuuuu                                  |
| TXREG                  | 16h     | XXXX XXXX      | uuuu uuuu               | uuuu uuuu                               |
| SPBRG                  | 17h     | XXXX XXXX      | uuuu uuuu               | นนนน นนนน                               |
| Bank 1                 |         |                |                         |                                         |
| DDRC                   | 10h     | 1111 1111      | 1111 1111               | uuuu uuuu                               |
| PORTC                  | 11h     | xxxx xxxx      | uuuu uuuu               | uuuu uuuu                               |
| DDRD                   | 12h     | 1111 1111      | 1111 1111               | uuuu uuuu                               |
| PORTD                  | 13h     | XXXX XXXX      | นนนน นนนน               | uuuu uuuu                               |
| DDRE                   | 14h     | 111            | 111                     | uuu                                     |
| PORTE                  | 15h     | xxx            | uuu                     | uuu                                     |
| PIR                    | 16h     | 0000 0010      | 0000 0010               | uuuu uuuu <sup>(1)</sup>                |
| PIE                    | 17h     | 0000 0000      | 0000 0000               | นนนน นนนน                               |

| TABLE 4-4: INITIALIZATION CONDITIONS FOR SPECIAL FUNCTION REGISTER | TABLE 4-4: | INITIALIZATION CONDITIONS FOR SPECIAL FUNCTION REGISTERS |
|--------------------------------------------------------------------|------------|----------------------------------------------------------|
|--------------------------------------------------------------------|------------|----------------------------------------------------------|

Legend: u = unchanged, x = unknown, - = unimplemented read as '0', q = value depends on condition. Note 1: One or more bits in INTSTA, PIR will be affected (to cause wake-up).

When the wake-up is due to an interrupt and the GLINTD bit is cleared, the PC is loaded with the interrupt vector.

3: See Table 4-3 for reset value of specific condition.

4: Only applies to the PIC17C42.

5: Does not apply to the PIC17C42.

| Addr                                                                      | Unbanked                                                                                         |                                                               |                                                                        |                                                                        |
|---------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|---------------------------------------------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------|
| 00h                                                                       | INDF0                                                                                            |                                                               |                                                                        |                                                                        |
| 01h                                                                       | FSR0                                                                                             |                                                               |                                                                        |                                                                        |
| 02h                                                                       | PCL                                                                                              |                                                               |                                                                        |                                                                        |
| 03h                                                                       | PCLATH                                                                                           |                                                               |                                                                        |                                                                        |
| 04h                                                                       | ALUSTA                                                                                           |                                                               |                                                                        |                                                                        |
| 05h                                                                       | TOSTA                                                                                            |                                                               |                                                                        |                                                                        |
| 06h                                                                       | CPUSTA                                                                                           |                                                               |                                                                        |                                                                        |
| 07h                                                                       | INTSTA                                                                                           |                                                               |                                                                        |                                                                        |
| 08h                                                                       | INDF1                                                                                            |                                                               |                                                                        |                                                                        |
| 09h                                                                       | FSR1                                                                                             |                                                               |                                                                        |                                                                        |
| 0Ah                                                                       | WREG                                                                                             |                                                               |                                                                        |                                                                        |
| 0Bh                                                                       | TMR0L                                                                                            |                                                               |                                                                        |                                                                        |
| 0Ch                                                                       | TMR0H                                                                                            |                                                               |                                                                        |                                                                        |
| 0Dh                                                                       | TBLPTRL                                                                                          |                                                               |                                                                        |                                                                        |
| 0Eh                                                                       | TBLPTRH                                                                                          |                                                               |                                                                        |                                                                        |
| 0Fh                                                                       | BSR                                                                                              |                                                               |                                                                        |                                                                        |
|                                                                           | Bank 0                                                                                           | Bank 1 <sup>(1)</sup>                                         | Bank 2 <sup>(1)</sup>                                                  | Bank 3 <sup>(1)</sup>                                                  |
|                                                                           |                                                                                                  |                                                               |                                                                        |                                                                        |
| 10h                                                                       | PORTA                                                                                            | DDRC                                                          | TMR1                                                                   | PW1DCL                                                                 |
| 10h<br>11h                                                                | PORTA<br>DDRB                                                                                    | DDRC<br>PORTC                                                 | TMR1<br>TMR2                                                           | PW1DCL<br>PW2DCL                                                       |
| 10h<br>11h<br>12h                                                         | PORTA<br>DDRB<br>PORTB                                                                           | DDRC<br>PORTC<br>DDRD                                         | TMR1<br>TMR2<br>TMR3L                                                  | PW1DCL<br>PW2DCL<br>PW1DCH                                             |
| 10h<br>11h<br>12h<br>13h                                                  | PORTA<br>DDRB<br>PORTB<br>RCSTA                                                                  | DDRC<br>PORTC<br>DDRD<br>PORTD                                | TMR1<br>TMR2<br>TMR3L<br>TMR3H                                         | PW1DCL<br>PW2DCL<br>PW1DCH<br>PW2DCH                                   |
| 10h<br>11h<br>12h<br>13h<br>14h                                           | PORTA<br>DDRB<br>PORTB<br>RCSTA<br>RCREG                                                         | DDRC<br>PORTC<br>DDRD<br>PORTD<br>DDRE                        | TMR1<br>TMR2<br>TMR3L<br>TMR3H<br>PR1                                  | PW1DCL<br>PW2DCL<br>PW1DCH<br>PW2DCH<br>CA2L                           |
| 10h<br>11h<br>12h<br>13h<br>14h<br>15h                                    | PORTA<br>DDRB<br>PORTB<br>RCSTA<br>RCREG<br>TXSTA                                                | DDRC<br>PORTC<br>DDRD<br>PORTD<br>DDRE<br>PORTE               | TMR1<br>TMR2<br>TMR3L<br>TMR3H<br>PR1<br>PR2                           | PW1DCL<br>PW2DCL<br>PW1DCH<br>PW2DCH<br>CA2L<br>CA2H                   |
| 10h<br>11h<br>12h<br>13h<br>14h<br>15h<br>16h                             | PORTA<br>DDRB<br>PORTB<br>RCSTA<br>RCREG<br>TXSTA<br>TXREG                                       | DDRC<br>PORTC<br>DDRD<br>PORTD<br>DDRE<br>PORTE<br>PIR        | TMR1<br>TMR2<br>TMR3L<br>TMR3H<br>PR1<br>PR2<br>PR3L/CA1L              | PW1DCL<br>PW2DCL<br>PW1DCH<br>PW2DCH<br>CA2L<br>CA2H<br>TCON1          |
| 10h<br>11h<br>12h<br>13h<br>14h<br>15h<br>16h<br>17h                      | PORTA<br>DDRB<br>PORTB<br>RCSTA<br>RCREG<br>TXSTA<br>TXREG<br>SPBRG                              | DDRC<br>PORTC<br>DDRD<br>PORTD<br>DDRE<br>PORTE<br>PIR<br>PIE | TMR1<br>TMR2<br>TMR3L<br>TMR3H<br>PR1<br>PR2<br>PR3L/CA1L<br>PR3H/CA1H | PW1DCL<br>PW2DCL<br>PW1DCH<br>PW2DCH<br>CA2L<br>CA2H<br>TCON1<br>TCON2 |
| 10h<br>11h<br>12h<br>13h<br>14h<br>15h<br>16h<br>17h<br>18h               | PORTA<br>DDRB<br>PORTB<br>RCSTA<br>RCREG<br>TXSTA<br>TXREG<br>SPBRG                              | DDRC<br>PORTC<br>DDRD<br>PORTD<br>DDRE<br>PORTE<br>PIR<br>PIE | TMR1<br>TMR2<br>TMR3L<br>TMR3H<br>PR1<br>PR2<br>PR3L/CA1L<br>PR3H/CA1H | PW1DCL<br>PW2DCL<br>PW1DCH<br>PW2DCH<br>CA2L<br>CA2H<br>TCON1<br>TCON2 |
| 10h<br>11h<br>12h<br>13h<br>14h<br>15h<br>16h<br>17h<br>18h               | PORTA<br>DDRB<br>PORTB<br>RCSTA<br>RCREG<br>TXSTA<br>TXREG<br>SPBRG                              | DDRC<br>PORTC<br>DDRD<br>PORTD<br>DDRE<br>PORTE<br>PIR<br>PIE | TMR1<br>TMR2<br>TMR3L<br>TMR3H<br>PR1<br>PR2<br>PR3L/CA1L<br>PR3H/CA1H | PW1DCL<br>PW2DCL<br>PW1DCH<br>PW2DCH<br>CA2L<br>CA2H<br>TCON1<br>TCON2 |
| 10h<br>11h<br>12h<br>13h<br>14h<br>15h<br>16h<br>17h<br>18h<br>1Fh        | PORTA<br>DDRB<br>PORTB<br>RCSTA<br>RCREG<br>TXSTA<br>TXREG<br>SPBRG                              | DDRC<br>PORTC<br>DDRD<br>PORTD<br>DDRE<br>PORTE<br>PIR<br>PIE | TMR1<br>TMR2<br>TMR3L<br>PR1<br>PR2<br>PR3L/CA1L<br>PR3H/CA1H          | PW1DCL<br>PW2DCL<br>PW1DCH<br>PW2DCH<br>CA2L<br>CA2H<br>TCON1<br>TCON2 |
| 10h<br>11h<br>12h<br>13h<br>14h<br>15h<br>16h<br>17h<br>18h<br>1Fh<br>20h | PORTA<br>DDRB<br>PORTB<br>RCSTA<br>RCREG<br>TXSTA<br>TXREG<br>SPBRG<br>General<br>Purpose        | DDRC<br>PORTC<br>DDRD<br>PORTD<br>DDRE<br>PORTE<br>PIR<br>PIE | TMR1<br>TMR2<br>TMR3L<br>PR1<br>PR2<br>PR3L/CA1L<br>PR3H/CA1H          | PW1DCL<br>PW2DCL<br>PW1DCH<br>PW2DCH<br>CA2L<br>CA2H<br>TCON1<br>TCON2 |
| 10h<br>11h<br>12h<br>13h<br>14h<br>15h<br>16h<br>17h<br>18h<br>1Fh<br>20h | PORTA<br>DDRB<br>PORTB<br>RCSTA<br>RCREG<br>TXSTA<br>TXREG<br>SPBRG<br>General<br>Purpose<br>RAM | DDRC<br>PORTC<br>DDRD<br>PORTD<br>DDRE<br>PORTE<br>PIR<br>PIE | TMR1<br>TMR2<br>TMR3L<br>PR1<br>PR2<br>PR3L/CA1L<br>PR3H/CA1H          | PW1DCL<br>PW2DCL<br>PW1DCH<br>PW2DCH<br>CA2L<br>CA2H<br>TCON1<br>TCON2 |
| 10h<br>11h<br>12h<br>13h<br>14h<br>15h<br>16h<br>17h<br>18h<br>1Fh<br>20h | PORTA<br>DDRB<br>PORTB<br>RCSTA<br>RCREG<br>TXSTA<br>TXREG<br>SPBRG<br>General<br>Purpose<br>RAM | DDRC<br>PORTC<br>DDRD<br>PORTD<br>DDRE<br>PORTE<br>PIR<br>PIE | TMR1<br>TMR2<br>TMR3L<br>PR1<br>PR2<br>PR3L/CA1L<br>PR3H/CA1H          | PW1DCL<br>PW2DCL<br>PW1DCH<br>PW2DCH<br>CA2L<br>CA2H<br>TCON1<br>TCON2 |

## FIGURE 6-5: PIC17C42 REGISTER FILE MAP

Note 1: SFR file locations 10h - 17h are banked. All other SFRs ignore the Bank Select Register (BSR) bits.

#### FIGURE 6-6: PIC17CR42/42A/43/R43/44 REGISTER FILE MAP

| Addr | Unbanked                             |                                          |                       |                       |
|------|--------------------------------------|------------------------------------------|-----------------------|-----------------------|
| 00h  | INDF0                                |                                          |                       |                       |
| 01h  | FSR0                                 |                                          |                       |                       |
| 02h  | PCL                                  |                                          |                       |                       |
| 03h  | PCLATH                               |                                          |                       |                       |
| 04h  | ALUSTA                               |                                          |                       |                       |
| 05h  | TOSTA                                |                                          |                       |                       |
| 06h  | CPUSTA                               |                                          |                       |                       |
| 07h  | INTSTA                               |                                          |                       |                       |
| 08h  | INDF1                                |                                          |                       |                       |
| 09h  | FSR1                                 |                                          |                       |                       |
| 0Ah  | WREG                                 |                                          |                       |                       |
| 0Bh  | TMR0L                                |                                          |                       |                       |
| 0Ch  | TMR0H                                |                                          |                       |                       |
| 0Dh  | TBLPTRL                              |                                          |                       |                       |
| 0Eh  | TBLPTRH                              |                                          |                       |                       |
| 0Fh  | BSR                                  |                                          |                       |                       |
|      | Bank 0                               | Bank 1 <sup>(1)</sup>                    | Bank 2 <sup>(1)</sup> | Bank 3 <sup>(1)</sup> |
| 10h  | PORTA                                | DDRC                                     | TMR1                  | PW1DCL                |
| 11h  | DDRB                                 | PORTC                                    | TMR2                  | PW2DCL                |
| 12h  | PORTB                                | DDRD                                     | TMR3L                 | PW1DCH                |
| 13h  | RCSTA                                | PORTD                                    | TMR3H                 | PW2DCH                |
| 14h  | RCREG                                | DDRE                                     | PR1                   | CA2L                  |
| 15h  | TXSTA                                | PORTE                                    | PR2                   | CA2H                  |
| 16h  | TXREG                                | PIR                                      | PR3L/CA1L             | TCON1                 |
| 17h  | SPBRG                                | PIE                                      | PR3H/CA1H             | TCON2                 |
| 18h  | PRODL                                |                                          |                       |                       |
| 19h  | PRODH                                |                                          |                       |                       |
| 1Ah  |                                      |                                          |                       |                       |
|      |                                      |                                          |                       |                       |
| 1Fh  |                                      |                                          | ]                     |                       |
| 20h  | General<br>Purpose<br>RAM <b>(2)</b> | General<br>Purpose<br>RAM <sup>(2)</sup> |                       |                       |
| FFh  |                                      |                                          |                       |                       |

- Note 1: SFR file locations 10h 17h are banked. All other SFRs ignore the Bank Select Register (BSR) bits.
  - 2: General Purpose Registers (GPR) locations 20h - FFh and 120h - 1FFh are banked. All other GPRs ignore the Bank Select Register (BSR) bits.

#### 6.7 Program Counter Module

The Program Counter (PC) is a 16-bit register. PCL, the low byte of the PC, is mapped in the data memory. PCL is readable and writable just as is any other register. PCH is the high byte of the PC and is not directly addressable. Since PCH is not mapped in data or program memory, an 8-bit register PCLATH (PC high latch) is used as a holding latch for the high byte of the PC. PCLATH is mapped into data memory. The user can read or write PCH through PCLATH.

The 16-bit wide PC is incremented after each instruction fetch during Q1 unless:

- Modified by GOTO, CALL, LCALL, RETURN, RETLW, or RETFIE instruction
- · Modified by an interrupt response
- Due to destination write to PCL by an instruction

"Skips" are equivalent to a forced NOP cycle at the skipped address.

Figure 6-11 and Figure 6-12 show the operation of the program counter for various situations.

#### FIGURE 6-11: PROGRAM COUNTER OPERATION



FIGURE 6-12: PROGRAM COUNTER USING THE CALL AND GOTO INSTRUCTIONS



Using Figure 6-11, the operations of the PC and PCLATH for different instructions are as follows:

- a) <u>LCALL instructions</u>: An 8-bit destination address is provided in the instruction (opcode). PCLATH is unchanged. PCLATH → PCH Opcode<7:0> → PCL
- b) Read instructions on PCL: Any instruction that reads PCL. PCL  $\rightarrow$  data bus  $\rightarrow$  ALU or destination PCH  $\rightarrow$  PCLATH
- c) <u>Write instructions on PCL</u>: Any instruction that writes to PCL. 8-bit data  $\rightarrow$  data bus  $\rightarrow$  PCL PCLATH  $\rightarrow$  PCH
- d) <u>Read-Modify-Write instructions on PCL:</u> Any instruction that does a read-write-modify operation on PCL, such as ADDWF PCL. Read: PCL → data bus → ALU Write: 8-bit result → data bus → PCL
  - $\mathsf{PCLATH} \to \mathsf{PCH}$
- e) <u>RETURN instruction:</u> PCH  $\rightarrow$  PCLATH Stack<MRU>  $\rightarrow$  PC<15:0>

Using Figure 6-12, the operation of the PC and PCLATH for GOTO and CALL instructions is a follows:

CALL, GOTO instructions: A 13-bit destination address is provided in the instruction (opcode). Opcode<12:0>  $\rightarrow$  PC <12:0>

 $PC<15:13> \rightarrow PCLATH<7:5>$ 

Opcode<12:8>  $\rightarrow$  PCLATH <4:0>

The read-modify-write only affects the PCL with the result. PCH is loaded with the value in the PCLATH. For example, ADDWF PCL will result in a jump within the current page. If PC = 03F0h, WREG = 30h and PCLATH = 03h before instruction, PC = 0320h after the instruction. To accomplish a true 16-bit computed jump, the user needs to compute the 16-bit destination address, write the high byte to PCLATH and then write the low value to PCL.

The following PC related operations do not change PCLATH:

- a) LCALL, RETLW, and RETFIE instructions.
- b) Interrupt vector is forced onto the PC.
- c) Read-modify-write instructions on PCL (e.g.BSF PCL).

### 8.0 HARDWARE MULTIPLIER

All PIC17C4X devices except the PIC17C42, have an 8 x 8 hardware multiplier included in the ALU of the device. By making the multiply a hardware operation, it completes in a single instruction cycle. This is an unsigned multiply that gives a 16-bit result. The result is stored into the 16-bit PRODuct register (PRODH:PRODL). The multiplier does not affect any flags in the ALUSTA register.

Making the 8 x 8 multiplier execute in a single cycle gives the following advantages:

- Higher computational throughput
- Reduces code size requirements for multiply algorithms

The performance increase allows the device to be used in applications previously reserved for Digital Signal Processors.

Table 8-1 shows a performance comparison between the PIC17C42 and all other PIC17CXX devices, which have the single cycle hardware multiply.

Example 8-1 shows the sequence to do an 8 x 8 unsigned multiply. Only one instruction is required when one argument of the multiply is already loaded in the WREG register.

Example 8-2 shows the sequence to do an  $8 \times 8$  signed multiply. To account for the sign bits of the arguments, each argument's most significant bit (MSb) is tested and the appropriate subtractions are done.

#### EXAMPLE 8-1: 8 x 8 MULTIPLY ROUTINE

| MOVFP | ARG1, | WREG |   |      |     |        |    |
|-------|-------|------|---|------|-----|--------|----|
| MULWF | ARG2  |      | ; | ARG1 | *   | ARG2   | -> |
|       |       |      | ; | PRO  | DDI | H:PROI | ЪГ |

#### EXAMPLE 8-2: 8 x 8 SIGNED MULTIPLY ROUTINE

| MOVFP | ARG1, WREG |   |                |
|-------|------------|---|----------------|
| MULWF | ARG2       | ; | ARG1 * ARG2 -> |
|       |            | ; | PRODH: PRODL   |
| BTFSC | ARG2, SB   | ; | Test Sign Bit  |
| SUBWF | PRODH, F   | ; | PRODH = PRODH  |
|       |            | ; | - ARG1         |
| MOVFP | ARG2, WREG |   |                |
| BTFSC | ARG1, SB   | ; | Test Sign Bit  |
| SUBWF | PRODH, F   | ; | PRODH = PRODH  |
|       |            | • | - ARC2         |

| Doutino          | Deviee                     | Program Memory |              | Time     |          |  |
|------------------|----------------------------|----------------|--------------|----------|----------|--|
| Routine Device   |                            | (Words)        | Cycles (Max) | @ 25 MHz | @ 33 MHz |  |
| 8 x 8 unsigned   | PIC17C42                   | 13             | 69           | 11.04 μs | N/A      |  |
|                  | All other PIC17CXX devices | 1              | 1            | 160 ns   | 121 ns   |  |
| 8 x 8 signed     | PIC17C42                   | —              | —            | —        | N/A      |  |
|                  | All other PIC17CXX devices | 6              | 6            | 960 ns   | 727 ns   |  |
| 16 x 16 unsigned | PIC17C42                   | 21             | 242          | 38.72 μs | N/A      |  |
|                  | All other PIC17CXX devices | 24             | 24           | 3.84 µs  | 2.91 μs  |  |
| 16 x 16 signed   | PIC17C42                   | 52             | 254          | 40.64 μs | N/A      |  |
|                  | All other PIC17CXX devices | 36             | 36           | 5.76 μs  | 4.36 μs  |  |

#### TABLE 8-1: PERFORMANCE COMPARISON

FIGURE 9-2: RA2 AND RA3 BLOCK DIAGRAM





 $\overline{OE}$  = SPEN,SYNC,TXEN,  $\overline{CREN}$ ,  $\overline{SREN}$  for RA4  $\overline{OE}$  = SPEN ( $\overline{SYNC}$ +SYNC, $\overline{CSRC}$ ) for RA5

Note: I/O pins have protection diodes to VDD and VSS.

| TABLE 9-1: | POF | RIA FU | NCTI | ONS |  |
|------------|-----|--------|------|-----|--|
|            |     |        |      |     |  |

. . . . .

| Name      | Bit0 | Buffer Type | Function                                                                            |
|-----------|------|-------------|-------------------------------------------------------------------------------------|
| RA0/INT   | bit0 | ST          | Input or external interrupt input.                                                  |
| RA1/T0CKI | bit1 | ST          | Input or clock input to the TMR0 timer/counter, and/or an external interrupt input. |
| RA2       | bit2 | ST          | Input/Output. Output is open drain type.                                            |
| RA3       | bit3 | ST          | Input/Output. Output is open drain type.                                            |
| RA4/RX/DT | bit4 | ST          | Input or USART Asynchronous Receive or USART Synchronous Data.                      |
| RA5/TX/CK | bit5 | ST          | Input or USART Asynchronous Transmit or USART Synchronous Clock.                    |
| RBPU      | bit7 | —           | Control bit for PORTB weak pull-ups.                                                |

Legend: ST = Schmitt Trigger input.

#### TABLE 9-2: REGISTERS/BITS ASSOCIATED WITH PORTA

| Address       | Name  | Bit 7  | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1     | Bit 0   | Value on<br>Power-on<br>Reset | Value on all<br>other resets<br>(Note1) |
|---------------|-------|--------|-------|-------|-------|-------|-------|-----------|---------|-------------------------------|-----------------------------------------|
| 10h, Bank 0   | PORTA | RBPU   | -     | RA5   | RA4   | RA3   | RA2   | RA1/T0CKI | RA0/INT | 0-xx xxxx                     | 0-uu uuuu                               |
| 05h, Unbanked | TOSTA | INTEDG | T0SE  | TOCS  | PS3   | PS2   | PS1   | PS0       | —       | 0000 000-                     | 0000 000-                               |
| 13h, Bank 0   | RCSTA | SPEN   | RC9   | SREN  | CREN  | _     | FERR  | OERR      | RC9D    | 0000 -00x                     | 0000 -00u                               |
| 15h, Bank 0   | TXSTA | CSRC   | TX9   | TXEN  | SYNC  | —     | _     | TRMT      | TX9D    | 00001x                        | 00001u                                  |

Legend: x = unknown, u = unchanged, - = unimplemented reads as '0'. Shaded cells are not used by PORTA. Note 1: Other (non power-up) resets include: external reset through  $\overline{MCLR}$  and the Watchdog Timer Reset.

### TABLE 9-9: PORTE FUNCTIONS

| Name    | Bit  | Buffer Type | Function                                                           |
|---------|------|-------------|--------------------------------------------------------------------|
| RE0/ALE | bit0 | TTL         | Input/Output or system bus Address Latch Enable (ALE) control pin. |
| RE1/OE  | bit1 | TTL         | Input/Output or system bus Output Enable (OE) control pin.         |
| RE2/WR  | bit2 | TTL         | Input/Output or system bus Write (WR) control pin.                 |

Legend: TTL = TTL input.

#### TABLE 9-10: REGISTERS/BITS ASSOCIATED WITH PORTE

| Address     | Name  | Bit 7                             | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2  | Bit 1  | Bit 0   | Value on<br>Power-on<br>Reset | Value on all<br>other resets<br>(Note1) |
|-------------|-------|-----------------------------------|-------|-------|-------|-------|--------|--------|---------|-------------------------------|-----------------------------------------|
| 15h, Bank 1 | PORTE | —                                 | —     | —     | _     | —     | RE2/WR | RE1/OE | RE0/ALE | xxx                           | uuu                                     |
| 14h, Bank 1 | DDRE  | Data direction register for PORTE |       |       |       |       |        |        | 111     | 111                           |                                         |

Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used by PORTE.

Note 1: Other (non power-up) resets include: external reset through MCLR and the Watchdog Timer Reset.

### 10.0 OVERVIEW OF TIMER RESOURCES

The PIC17C4X has four timer modules. Each module can generate an interrupt to indicate that an event has occurred. These timers are called:

- Timer0 16-bit timer with programmable 8-bit
- prescaler
- Timer1 8-bit timer
- Timer2 8-bit timer
- Timer3 16-bit timer

For enhanced time-base functionality, two input Captures and two Pulse Width Modulation (PWM) outputs are possible. The PWMs use the TMR1 and TMR2 resources and the input Captures use the TMR3 resource.

#### 10.1 <u>Timer0 Overview</u>

The Timer0 module is a simple 16-bit overflow counter. The clock source can be either the internal system clock (Fosc/4) or an external clock.

The Timer0 module also has a programmable prescaler option. The PS3:PS0 bits (T0STA<4:1>) determine the prescaler value. TMR0 can increment at the following rates: 1:1, 1:2, 1:4, 1:8, 1:16, 1:32, 1:64, 1:128, 1:256.

When TImer0's clock source is an external clock, the Timer0 module can be selected to increment on either the rising or falling edge.

Synchronization of the external clock occurs after the prescaler. When the prescaler is used, the external clock frequency may be higher then the device's frequency. The maximum frequency is 50 MHz, given the high and low time requirements of the clock.

#### 10.2 <u>Timer1 Overview</u>

The TImer0 module is an 8-bit timer/counter with an 8bit period register (PR1). When the TMR1 value rolls over from the period match value to 0h, the TMR1IF flag is set, and an interrupt will be generated when enabled. In counter mode, the clock comes from the RB4/TCLK12 pin, which can also be selected to be the clock for the Timer2 module.

TMR1 can be concatenated to TMR2 to form a 16-bit timer. The TMR1 register is the LSB and TMR2 is the MSB. When in the 16-bit timer mode, there is a corresponding 16-bit period register (PR2:PR1). When the TMR2:TMR1 value rolls over from the period match value to 0h, the TMR1IF flag is set, and an interrupt will be generated when enabled.

#### 10.3 <u>Timer2 Overview</u>

The TMR2 module is an 8-bit timer/counter with an 8bit period register (PR2). When the TMR2 value rolls over from the period match value to 0h, the TMR2IF flag is set, and an interrupt will be generated when enabled. In counter mode, the clock comes from the RB4/TCLK12 pin, which can also be selected to be the clock for the TMR1 module.

TMR1 can be concatenated to TMR2 to form a 16-bit timer. The TMR2 register is the MSB and TMR1 is the LSB. When in the 16-bit timer mode, there is a corresponding 16-bit period register (PR2:PR1). When the TMR2:TMR1 value rolls over from the period match value to 0h, the TMR1IF flag is set, and an interrupt will be generated when enabled.

#### 10.4 <u>Timer3 Overview</u>

The TImer3 module is a 16-bit timer/counter with a 16bit period register. When the TMR3H:TMR3L value rolls over to 0h, the TMR3IF bit is set and an interrupt will be generated when enabled. In counter mode, the clock comes from the RB5/TCLK3 pin.

When operating in the dual capture mode, the period registers become the second 16-bit capture register.

#### 10.5 Role of the Timer/Counters

The timer modules are general purpose, but have dedicated resources associated with them. Tlmer1 and Timer2 are the time-bases for the two Pulse Width Modulation (PWM) outputs, while Timer3 is the timebase for the two input captures.

© 1996 Microchip Technology Inc.

#### 13.3.2 USART SYNCHRONOUS MASTER RECEPTION

Once synchronous mode is selected, reception is enabled by setting either the SREN (RCSTA<5>) bit or the CREN (RCSTA<4>) bit. Data is sampled on the RA4/RX/DT pin on the falling edge of the clock. If SREN is set, then only a single word is received. If CREN is set, the reception is continuous until CREN is reset. If both bits are set, then CREN takes precedence. After clocking the last bit, the received data in the Receive Shift Register (RSR) is transferred to RCREG (if it is empty). If the transfer is complete, the interrupt bit RCIF (PIR<0>) is set. The actual interrupt can be enabled/disabled by setting/clearing the RCIE (PIE<0>) bit. RCIF is a read only bit which is RESET by the hardware. In this case it is reset when RCREG has been read and is empty. RCREG is a double buffered register; i.e., it is a two deep FIFO. It is possible for two bytes of data to be received and transferred to the RCREG FIFO and a third byte to begin shifting into the RSR. On the clocking of the last bit of the third byte, if RCREG is still full, then the overrun error bit OERR (RCSTA<1>) is set. The word in the RSR will be lost. RCREG can be read twice to retrieve the two bytes in the FIFO. The OERR bit has to be cleared in software. This is done by clearing the CREN bit. If OERR bit is set, transfers from RSR to RCREG are inhibited, so it is essential to clear OERR bit if it is set. The 9th receive bit is buffered the same way as the receive data. Reading the RCREG register will allow the RX9D and FERR bits to be loaded with values for the next received data: therefore, it is essential for the user to read the RCSTA register before reading RCREG in order not to lose the old FERR and RX9D information.

Steps to follow when setting up a Synchronous Master Reception:

- 1. Initialize the SPBRG register for the appropriate baud rate. See Section 13.1 for details.
- 2. Enable the synchronous master serial port by setting bits SYNC, SPEN, and CSRC.
- 3. If interrupts are desired, then set the RCIE bit.
- 4. If 9-bit reception is desired, then set the RX9 bit.
- 5. If a single reception is required, set bit SREN. For continuous reception set bit CREN.
- 6. The RCIF bit will be set when reception is complete and an interrupt will be generated if the RCIE bit was set.
- 7. Read RCSTA to get the ninth bit (if enabled) and determine if any error occurred during reception.
- 8. Read the 8-bit received data by reading RCREG.
- 9. If any error occurred, clear the error by clearing CREN.

Note: To terminate a reception, either clear the SREN and CREN bits, or the SPEN bit. This will reset the receive logic, so that it will be in the proper state when receive is re-enabled.



#### FIGURE 13-11: SYNCHRONOUS RECEPTION (MASTER MODE, SREN)

#### 14.4 Power-down Mode (SLEEP)

The Power-down mode is entered by executing a SLEEP instruction. This clears the Watchdog Timer and postscaler (if enabled). The  $\overrightarrow{PD}$  bit is cleared and the  $\overrightarrow{TO}$  bit is set (in the CPUSTA register). In SLEEP mode, the oscillator driver is turned off. The I/O ports maintain their status (driving high, low, or hi-impedance).

The  $\overline{\text{MCLR}}/\text{VPP}$  pin must be at a logic high level (VIHMC). A WDT time-out RESET does not drive the  $\overline{\text{MCLR}}/\text{VPP}$  pin low.

#### 14.4.1 WAKE-UP FROM SLEEP

The device can wake up from SLEEP through one of the following events:

- A POR reset
- External reset input on MCLR/VPP pin
- WDT Reset (if WDT was enabled)
- Interrupt from RA0/INT pin, RB port change, T0CKI interrupt, or some Peripheral Interrupts

The following peripheral interrupts can wake-up from SLEEP:

- · Capture1 interrupt
- Capture2 interrupt
- USART synchronous slave transmit interrupt
- · USART synchronous slave receive interrupt

Other peripherals can not generate interrupts since during SLEEP, no on-chip Q clocks are present.

Any reset event will cause a device reset. Any interrupt event is considered a continuation of program execution. The  $\overline{\text{TO}}$  and  $\overline{\text{PD}}$  bits in the CPUSTA register can be used to determine the cause of device reset. The

 $\overline{PD}$  bit, which is set on power-up, is cleared when SLEEP is invoked. The  $\overline{TO}$  bit is cleared if WDT time-out occurred (and caused wake-up).

When the SLEEP instruction is being executed, the next instruction (PC + 1) is pre-fetched. For the device to wake-up through an interrupt event, the corresponding interrupt enable bit must be set (enabled). Wake-up is regardless of the state of the GLINTD bit. If the GLINTD bit is set (disabled), the device continues execution at the instruction after the SLEEP instruction. If the GLINTD bit is clear (enabled), the device executes the instruction after the SLEEP instruction and then branches to the interrupt vector address. In cases where the execution of the instruction following SLEEP is not desirable, the user should have a NOP after the SLEEP instruction.

Note: If the global interrupts are disabled (GLINTD is set), but any interrupt source has both its interrupt enable bit and the corresponding interrupt flag bits set, the device will immediately wake-up from sleep. The TO bit is set, and the PD bit is cleared.

The WDT is cleared when the device wake from SLEEP, regardless of the source of wake-up.

14.4.1.1 WAKE-UP DELAY

When the oscillator type is configured in XT or LF mode, the Oscillator Start-up Timer (OST) is activated on wake-up. The OST will keep the device in reset for 1024Tosc. This needs to be taken into account when considering the interrupt response time when coming out of SLEEP.

#### FIGURE 14-9: WAKE-UP FROM SLEEP THROUGH INTERRUPT

|                                                                     | Q1   Q2   Q3   Q4                                                                                     | Q1   Q2   Q3   Q4                                                               | Q1   Q2                                        | Q3   Q4                    | Q1   Q2                           | Q3  Q4                 | Q1   Q2   Q3   Q4                            |
|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------|----------------------------|-----------------------------------|------------------------|----------------------------------------------|
| OSC1                                                                |                                                                                                       |                                                                                 |                                                |                            |                                   | $\frown \frown \frown$ |                                              |
| CLKOUT(4)                                                           |                                                                                                       | /                                                                               |                                                | lost(2)                    | \/<br>\/                          |                        |                                              |
| INT                                                                 |                                                                                                       |                                                                                 |                                                |                            | I<br>I                            |                        |                                              |
| (RA0/INT pin)                                                       | ı ı                                                                                                   |                                                                                 | : (                                            |                            | 1                                 |                        | <u>1                                    </u> |
| INTF flag                                                           |                                                                                                       |                                                                                 | <u>`</u>                                       |                            | I                                 |                        | Interrupt Latency (2)                        |
| GLINTD bit                                                          | 1<br>11                                                                                               |                                                                                 | · ·                                            |                            | I                                 |                        | ·                                            |
|                                                                     | i i                                                                                                   |                                                                                 | Processor                                      |                            | 1                                 |                        | 1 I                                          |
| INSTRUCTION                                                         | FLOW                                                                                                  |                                                                                 | in SLEEP                                       |                            | 1<br>1                            |                        | I I<br>I I                                   |
| PC                                                                  | C PC                                                                                                  | PC+1                                                                            |                                                | +2                         | × 0004                            | h                      | × <u>0005h</u>                               |
| Instruction (<br>fetched                                            | Inst (PC) = SLEEP                                                                                     | Inst (PC+1)                                                                     |                                                |                            | Inst (PC                          | +2)                    |                                              |
| Instruction {                                                       | Inst (PC-1)                                                                                           | SLEEP                                                                           |                                                |                            | Inst (PC                          | +1)                    | Dummy Cycle                                  |
| Note 1: XT or LF o<br>2: Tost = 102<br>3: When GLII<br>4: CLKOUT is | scillator mode assume<br>4Tosc (drawing not to s<br>NTD = 0 processor jum<br>s not available in these | d.<br>scale). This delay will<br>ops to interrupt routin<br>osc modes, but show | not be there<br>e after wake<br>wn here for ti | for RC osc<br>-up. If GLIN | c mode.<br>ITD = 1, exec<br>ence. | ution will             | continue in line.                            |

#### 14.4.2 MINIMIZING CURRENT CONSUMPTION

To minimize current consumption, all I/O pins should be either at VDD, or VSS, with no external circuitry drawing current from the I/O pin. I/O pins that are hi-impedance inputs should be pulled high or low externally to avoid switching currents caused by floating inputs. The TOCKI input should be at VDD or VSS. The contributions from on-chip pull-ups on PORTB should also be considered, and disabled when possible.

#### 14.5 <u>Code Protection</u>

The code in the program memory can be protected by selecting the microcontroller in code protected mode (PM2:PM0 = '000').

| Note: | PM2 de | oes not | exist on th | e PIC17C42. To  |
|-------|--------|---------|-------------|-----------------|
|       | select | code    | protected   | microcontroller |
|       | mode.  | PM1:PM  | 10 = 00'    |                 |

In this mode, instructions that are in the on-chip program memory space, can continue to read or write the program memory. An instruction that is executed outside of the internal program memory range will be inhibited from writing to or reading from program memory.

**Note:** Microchip does not recommend code protecting windowed devices.

If the code protection bit(s) have not been programmed, the on-chip program memory can be read out for verification purposes.

# PIC17C4X

| MOVFP                  | Move f to                                                          | р                                                                                                                                                         |                       | MOVLB                                                                                                                                                                     | Move Lite                    | eral to low n                | ibble in BSR                                                              |                                                                         |
|------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|------------------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------------|
| Syntax:                | [ <i>label</i> ] N                                                 | IOVFP f,p                                                                                                                                                 |                       | Syntax:                                                                                                                                                                   | [ label ]                    | MOVLB k                      |                                                                           |                                                                         |
| Operands:              | $0 \le f \le 255$                                                  | 5                                                                                                                                                         |                       | Operands:                                                                                                                                                                 | $0 \le k \le 15$             |                              |                                                                           |                                                                         |
|                        | $0 \le p \le 31$                                                   |                                                                                                                                                           |                       | Operation:                                                                                                                                                                | $k \rightarrow (BSR < 3:0>)$ |                              |                                                                           |                                                                         |
| Operation:             | $(f) \to (p)$                                                      |                                                                                                                                                           |                       | Status Affected:                                                                                                                                                          | None                         |                              |                                                                           |                                                                         |
| Status Affected:       | None                                                               |                                                                                                                                                           |                       | Encoding:                                                                                                                                                                 | 1011                         | 1000 uu                      | uu kkkk                                                                   |                                                                         |
| Encoding:              | 011p                                                               | pppp ff:                                                                                                                                                  | ff ffff               | Description:                                                                                                                                                              | The four bit                 | literal 'k' is lo            | aded in the                                                               |                                                                         |
| Description:           | Move data to<br>to data mer<br>can be any<br>space (00h<br>to 1Fh. | data from data memory location 'f'<br>a memory location 'p'. Location 'f'<br>e anywhere in the 256 word data<br>e (00h to FFh) while 'p' can be 00h<br>h. |                       | ove data from data memory location 'f'<br>data memory location 'p'. Location 'f'<br>an be anywhere in the 256 word data<br>bace (00h to FFh) while 'p' can be 00h<br>1Fh. |                              |                              | Bank Select<br>low 4-bits of<br>are affected<br>is unchange<br>encode the | SR). Only the<br>elect Register<br>half of the BSR<br>nbler will<br>0'. |
|                        | Either 'p' or                                                      | 'f' can be WR                                                                                                                                             | EG (a useful          | Words:                                                                                                                                                                    | 1                            |                              |                                                                           |                                                                         |
|                        | Special situ                                                       | ation).<br>articularly use                                                                                                                                | ful for transfer-     | Cycles:                                                                                                                                                                   | 1                            |                              |                                                                           |                                                                         |
|                        | ring a data                                                        | memory locati                                                                                                                                             | on to a periph-       | Q Cycle Activity:                                                                                                                                                         |                              |                              |                                                                           |                                                                         |
|                        | eral register (such as the transmit buffer                         |                                                                                                                                                           |                       | Q1                                                                                                                                                                        | Q2                           | Q3                           | Q4                                                                        |                                                                         |
|                        | indirectly a                                                       | ddressed.                                                                                                                                                 | d p can be            | Decode                                                                                                                                                                    | Read                         | Execute                      | Write literal                                                             |                                                                         |
| Words:                 | 1                                                                  |                                                                                                                                                           |                       |                                                                                                                                                                           | literal u:k                  |                              | BSR<3:0>                                                                  |                                                                         |
| Cycles:                | 1                                                                  |                                                                                                                                                           |                       | Example:                                                                                                                                                                  | MOVLB                        | 0x5                          | ·                                                                         |                                                                         |
| Q Cycle Activity:      |                                                                    |                                                                                                                                                           |                       | Before Instru                                                                                                                                                             | uction                       |                              |                                                                           |                                                                         |
| Q1                     | Q2                                                                 | Q3                                                                                                                                                        | Q4                    | BSR regi                                                                                                                                                                  | ister = 0x                   | 22                           |                                                                           |                                                                         |
| Decode                 | Read<br>register 'f'                                               | Execute                                                                                                                                                   | Write<br>register 'p' | After Instruction<br>BSR register = 0x25                                                                                                                                  |                              |                              |                                                                           |                                                                         |
| Example:               | MOVFP                                                              | REG1, REG2                                                                                                                                                |                       | Note: For th                                                                                                                                                              | ne PIC17C42                  | , only the lo                | w four bits of                                                            |                                                                         |
| Before Instru          | ction                                                              | 22                                                                                                                                                        |                       | the E mente                                                                                                                                                               | BSR registe<br>ed. The uppe  | r are phys<br>r nibble is re | ad as '0'.                                                                |                                                                         |
| REG2                   | = 0x<br>= 0x                                                       | 33,<br>11                                                                                                                                                 |                       |                                                                                                                                                                           |                              |                              |                                                                           |                                                                         |
| After Instruct<br>REG1 | ion<br>= 0x                                                        | 33,                                                                                                                                                       |                       |                                                                                                                                                                           |                              |                              |                                                                           |                                                                         |

REG2

0x33

=

## PIC17C4X

| TABLWT            | Table Wr    | ite      |         |                |
|-------------------|-------------|----------|---------|----------------|
| <u>Example1</u> : | TABLWT      | 0, 1,    | REG     |                |
| Before Instruct   | tion        |          |         |                |
| REG               |             | =        | 0x53    |                |
| TBLATH            |             | =        | 0xAA    |                |
| TBLATL            |             | =        | 0x55    |                |
| TBLPTR            |             | =        | 0xA35   | 6              |
| MEMORY(           | TBLPTR)     | =        | 0xFFF   | F              |
| After Instruction | on (table v | vrite co | mpletic | n)             |
| REG               |             | =        | 0x53    |                |
| TBLATH            |             | =        | 0x53    |                |
| TBLATL            |             | =        | 0x55    |                |
| TBLPTR            |             | =        | 0xA35   | 7              |
| MEMORY(           | TBLPTR -    | 1) =     | 0x535   | 5              |
| Example 2:        | TABLWT      | 1, 0,    | REG     |                |
| Before Instruct   | tion        |          |         |                |
| REG               |             | =        | 0x53    |                |
| TBLATH            |             | =        | 0xAA    |                |
| TBLATL            |             | =        | 0x55    |                |
| TBLPTR            |             | =        | 0xA35   | 6              |
| MEMORY(           | TBLPTR)     | =        | 0xFFF   | F              |
| After Instructio  | on (table v | vrite co | mpletic | on)            |
| REG               |             | =        | 0x53    |                |
| TBLATH            |             | =        | 0xAA    |                |
| TBLATL            |             | =        | 0x53    |                |
| TBLPTR            |             | =        | 0xA35   | 6              |
| MEMORY(           | TBLPTR)     | =        | 0xAA5   | 3              |
|                   |             |          |         |                |
| Brogram           |             |          |         | Dette          |
| Memory            | 15          |          | 0       | Data<br>Memorv |
|                   | 4           |          |         | ,              |

| 16 bits | TBLAT 8 bits |
|---------|--------------|

| TLRD                           | Table Lat                                            | ch Read                                                                                            |                                  |                                    |  |  |
|--------------------------------|------------------------------------------------------|----------------------------------------------------------------------------------------------------|----------------------------------|------------------------------------|--|--|
| Syntax:                        | [ label ]                                            | TLRD t,f                                                                                           |                                  |                                    |  |  |
| Operands:                      | 0 ≤ f ≤ 25<br>t ∈ [0,1]                              | 5                                                                                                  |                                  |                                    |  |  |
| Operation:                     | lf t = 0,<br>TBLAT<br>lf t = 1,                      | $L \rightarrow f;$                                                                                 |                                  |                                    |  |  |
|                                | TBLAT                                                | $H \rightarrow f$                                                                                  |                                  |                                    |  |  |
| Status Affected:               | None                                                 |                                                                                                    |                                  |                                    |  |  |
| Encoding:                      | 1010 OOtx ffff fff                                   |                                                                                                    |                                  |                                    |  |  |
| Description:                   | Read data<br>(TBLAT) in<br>is unaffecte              | Read data from 16-bit table latch<br>(TBLAT) into file register 'f'. Table Latch<br>is unaffected. |                                  |                                    |  |  |
|                                | If t = 1; hig                                        | h byte is re                                                                                       | ad                               |                                    |  |  |
|                                | If $t = 0$ ; low                                     | byte is rea                                                                                        | d in con                         | iunction                           |  |  |
|                                | with TABLE                                           | RD to transf<br>ory to data                                                                        | er data f<br>memor               | from pro-<br>y.                    |  |  |
| Words:                         | 1                                                    |                                                                                                    |                                  |                                    |  |  |
| Cycles:                        | 1                                                    |                                                                                                    |                                  |                                    |  |  |
| Q Cycle Activity:              |                                                      |                                                                                                    |                                  |                                    |  |  |
| Q1                             | Q2                                                   | Q3                                                                                                 |                                  | Q4                                 |  |  |
| Decode                         | Read                                                 | Execute                                                                                            | e                                | Write                              |  |  |
|                                | register<br>TBLATH or<br>TBLATL                      |                                                                                                    | re                               | gister 't'                         |  |  |
| Example:                       | TLRD                                                 | t, RAM                                                                                             |                                  |                                    |  |  |
| Before Instru                  | iction                                               |                                                                                                    |                                  |                                    |  |  |
| t                              | = 0                                                  |                                                                                                    |                                  |                                    |  |  |
| RAM<br>TBLAT                   | = ?<br>= 0x00AF                                      | = (TBLATI<br>(TBLATI                                                                               | H = 0x00<br>L = 0xAl             | 0)<br>=)                           |  |  |
| After Instruct                 | ion                                                  |                                                                                                    |                                  |                                    |  |  |
| RAM<br>TBLAT                   | = 0xAF<br>= 0x00AF                                   | - (TBLATI<br>(TBLATI                                                                               | H = 0x0<br>L = 0xAl              | 0)<br>=)                           |  |  |
| Before Instru                  | iction                                               |                                                                                                    |                                  |                                    |  |  |
| t<br>RAM                       | = 1<br>- 2                                           |                                                                                                    |                                  |                                    |  |  |
| TBLAT                          | = 9<br>= 0x00AF                                      | (TBLATI                                                                                            | H = 0x00                         | D)                                 |  |  |
|                                |                                                      | (TBLATI                                                                                            | L = 0 X A I                      | -)                                 |  |  |
| After Instruct                 | ion                                                  | (TBLATI                                                                                            | L = 0xAI                         | -)                                 |  |  |
| After Instruct<br>RAM<br>TBLAT | tion<br>= 0x00<br>= 0x00AF                           | (TBLATI<br>- (TBLATI<br>(TBLATI                                                                    | L = 0xAI<br>H = 0x00<br>L = 0xAI | -)<br>D)<br>=)                     |  |  |
| After Instruct<br>RAM<br>TBLAT | tion<br>= 0x00<br>= 0x00AF                           | (TBLATI<br>TBLATI<br>(TBLATI                                                                       | L = 0xAl<br>H = 0x00<br>L = 0xAl | -)<br>0)<br>-)<br>Data             |  |  |
| After Instruct<br>RAM<br>TBLAT | tion<br>= $0 \times 00$<br>= $0 \times 00 \text{AF}$ | (TBLATI<br>- (TBLATI<br>(TBLATI                                                                    | H = 0x00 $L = 0xA1$ $W$          | -)<br>D)<br>Data<br>lemory         |  |  |
| After Instruct<br>RAM<br>TBLAT | tion<br>= $0x00$<br>= $0x00AF$                       | (TBLATI<br>= (TBLATI<br>(TBLATI<br>0<br>BLPTR                                                      | H = 0x00 $L = 0xA1$ $M$          | -)<br>D)<br>Data<br>lemory<br>     |  |  |
| After Instruct<br>RAM<br>TBLAT | tion<br>= $0 \times 00$<br>= $0 \times 00AF$         | (TBLATI<br>- (TBLATI<br>(TBLATI<br>                                                                | H = 0x01<br>L = 0xAl             | -)<br>-)<br>Data<br>lemory<br><br> |  |  |

### Applicable Devices 42 R42 42A 43 R43 44

#### FIGURE 17-9: USART MODULE: SYNCHRONOUS TRANSMISSION (MASTER/SLAVE) TIMING



#### TABLE 17-9: SERIAL PORT SYNCHRONOUS TRANSMISSION REQUIREMENTS

| Parameter |          |                                                            |     |      |     |       |            |
|-----------|----------|------------------------------------------------------------|-----|------|-----|-------|------------|
| No.       | Sym      | Characteristic                                             | Min | Тур† | Max | Units | Conditions |
| 120       | TckH2dtV | SYNC XMIT (MASTER & SLAVE)<br>Clock high to data out valid | _   | _    | 65  | ns    |            |
| 121       | TckRF    | Clock out rise time and fall time (Master Mode)            | _   | 10   | 35  | ns    |            |
| 122       | TdtRF    | Data out rise time and fall time                           | _   | 10   | 35  | ns    |            |

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

#### FIGURE 17-10: USART MODULE: SYNCHRONOUS RECEIVE (MASTER/SLAVE) TIMING



#### TABLE 17-10: SERIAL PORT SYNCHRONOUS RECEIVE REQUIREMENTS

| Parameter<br>No. | Sym      | Characteristic                                                   | Min | Тур† | Max | Units | Conditions |
|------------------|----------|------------------------------------------------------------------|-----|------|-----|-------|------------|
| 125              | TdtV2ckL | SYNC RCV (MASTER & SLAVE)<br>Data hold before CK↓ (DT hold time) | 15  |      | _   | ns    |            |
| 126              | TckL2dtl | Data hold after CK $\downarrow$ (DT hold time)                   | 15  | _    | _   | ns    |            |

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

## PIC17C4X

Applicable Devices 42 R42 42A 43 R43 44



### FIGURE 18-4: TYPICAL RC OSCILLATOR FREQUENCY vs. VDD

#### TABLE 18-2: RC OSCILLATOR FREQUENCIES

| Cext   | Rext | Average<br>Fosc @ 5V, 25°C |       |  |  |
|--------|------|----------------------------|-------|--|--|
| 22 pF  | 10k  | 3.33 MHz                   | ± 12% |  |  |
|        | 100k | 353 kHz                    | ± 13% |  |  |
| 100 pF | 3.3k | 3.54 MHz                   | ± 10% |  |  |
|        | 5.1k | 2.43 MHz                   | ± 14% |  |  |
|        | 10k  | 1.30 MHz                   | ± 17% |  |  |
|        | 100k | 129 kHz                    | ± 10% |  |  |
| 300 pF | 3.3k | 1.54 MHz                   | ± 14% |  |  |
|        | 5.1k | 980 kHz                    | ± 12% |  |  |
|        | 10k  | 564 kHz                    | ± 16% |  |  |
|        | 160k | 35 kHz                     | ± 18% |  |  |

| Applicable Devices | 42 | R42 | 42A | 43 | R43 | 44 |
|--------------------|----|-----|-----|----|-----|----|
|                    |    |     |     |    |     |    |

|              |             |                                                                   | Standard Operating Conditions (unless otherwise stated)  |           |               |          |                                                           |  |  |  |
|--------------|-------------|-------------------------------------------------------------------|----------------------------------------------------------|-----------|---------------|----------|-----------------------------------------------------------|--|--|--|
| DC CHARA     | CTERI       | STICS                                                             | -40°C $\leq$ TA $\leq$ +40°C                             |           |               |          |                                                           |  |  |  |
|              |             |                                                                   | Operating voltage VDD range as described in Section 19.1 |           |               |          |                                                           |  |  |  |
| Parameter    | leter       |                                                                   |                                                          |           |               |          |                                                           |  |  |  |
| No.          | Sym         | Characteristic                                                    | Min                                                      | Typ†      | Max           | Units    | Conditions                                                |  |  |  |
|              |             | Internal Program Memory<br>Programming Specs (Note 4)             |                                                          |           |               |          |                                                           |  |  |  |
| D110<br>D111 | Vpp<br>Vddp | Voltage on MCLR/VPP pin<br>Supply voltage during<br>programming   | 12.75<br>4.75                                            | _<br>5.0  | 13.25<br>5.25 | V<br>V   | Note 5                                                    |  |  |  |
| D112<br>D113 | Ipp<br>Iddp | Current into MCLR/VPP pin<br>Supply current during<br>programming |                                                          | 25 ‡<br>_ | 50 ‡<br>30 ‡  | mA<br>mA |                                                           |  |  |  |
| D114         | TPROG       | Programming pulse width                                           | 10                                                       | 100       | 1000          | μs       | Terminated via internal/<br>external interrupt or a reset |  |  |  |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

t These parameters are for design guidance only and are not tested, nor characterized.

Note 1: In RC oscillator configuration, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC17CXX devices be driven with external clock in RC mode.

The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.

3: Negative current is defined as coming out of the pin.

4: These specifications are for the programming of the on-chip program memory EPROM through the use of the table write instructions. The complete programming specifications can be found in: PIC17CXX Programming Specifications (Literature number DS30139).

5: The MCLR/VPP pin may be kept in this range at times other than programming, but is not recommended.

6: For TTL buffers, the better of the two specifications may be used.

Note: When using the Table Write for internal programming, the device temperature must be less than 40°C.

## **APPENDIX C: WHAT'S NEW**

The structure of the document has been made consistent with other data sheets. This ensures that important topics are covered across all PIC16/17 families. Here is an overview of new features.

Added the following devices:

PIC17CR42

PIC17C42A

PIC17CR43

A 33 MHz option is now available.

## APPENDIX D: WHAT'S CHANGED

To make software more portable across the different PIC16/17 families, the name of several registers and control bits have been changed. This allows control bits that have the same function, to have the same name (regardless of processor family). Care must still be taken, since they may not be at the same special function register address. The following shows the register and bit names that have been changed:

| Old Name | New Name |
|----------|----------|
| TX8/9    | TX9      |
| RC8/9    | RX9      |
| RCD8     | RX9D     |
| TXD8     | TX9D     |

Instruction DECFSNZ corrected to DCFSNZ

Instruction INCFSNZ corrected to INFSNZ

Enhanced discussion on PWM to include equation for determining bits of PWM resolution.

Section 13.2.2 and 13.3.2 have had the description of updating the FERR and RX9 bits enhanced.

The location of configuration bit PM2 was changed (Figure 6-1 and Figure 14-1).

Enhanced description of the operation of the INTSTA register.

Added note to discussion of interrupt operation.

Tightened electrical spec D110.

Corrected steps for setting up USART Asynchronous Reception.

#### E.6 **PIC16C8X Family of Devices**



÷ Note NOTES: