



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | PIC                                                                      |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 16MHz                                                                    |
| Connectivity               | UART/USART                                                               |
| Peripherals                | POR, PWM, WDT                                                            |
| Number of I/O              | 33                                                                       |
| Program Memory Size        | 16KB (8K x 16)                                                           |
| Program Memory Type        | OTP                                                                      |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 454 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 6V                                                                |
| Data Converters            | -                                                                        |
| Oscillator Type            | External                                                                 |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 44-LCC (J-Lead)                                                          |
| Supplier Device Package    | 44-PLCC (16.59x16.59)                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic17c44-16i-l |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 3.0 ARCHITECTURAL OVERVIEW

The high performance of the PIC17C4X can be attributed to a number of architectural features commonly found in RISC microprocessors. To begin with, the PIC17C4X uses a modified Harvard architecture. This architecture has the program and data accessed from separate memories. So the device has a program memory bus and a data memory bus. This improves bandwidth over traditional von Neumann architecture, where program and data are fetched from the same memory (accesses over the same bus). Separating program and data memory further allows instructions to be sized differently than the 8-bit wide data word. PIC17C4X opcodes are 16-bits wide, enabling single word instructions. The full 16-bit wide program memory bus fetches a 16-bit instruction in a single cycle. A twostage pipeline overlaps fetch and execution of instructions. Consequently, all instructions execute in a single cycle (121 ns @ 33 MHz), except for program branches and two special instructions that transfer data between program and data memory.

The PIC17C4X can address up to 64K x 16 of program memory space.

The **PIC17C42** and **PIC17C42A** integrate 2K x 16 of EPROM program memory on-chip, while the **PIC17CR42** has 2K x 16 of ROM program memory on-chip.

The **PIC17C43** integrates 4K x 16 of EPROM program memory, while the **PIC17CR43** has 4K x 16 of ROM program memory.

The **PIC17C44** integrates 8K x 16 EPROM program memory.

Program execution can be internal only (microcontroller or protected microcontroller mode), external only (microprocessor mode) or both (extended microcontroller mode). Extended microcontroller mode does not allow code protection.

The PIC17CXX can directly or indirectly address its register files or data memory. All special function registers, including the Program Counter (PC) and Working Register (WREG), are mapped in the data memory. The PIC17CXX has an orthogonal (symmetrical) instruction set that makes it possible to carry out any operation on any register using any addressing mode. This symmetrical nature and lack of 'special optimal situations' make programming with the PIC17CXX simple yet efficient. In addition, the learning curve is reduced significantly.

One of the PIC17CXX family architectural enhancements from the PIC16CXX family allows two file registers to be used in some two operand instructions. This allows data to be moved directly between two registers without going through the WREG register. This increases performance and decreases program memory usage. The PIC17CXX devices contain an 8-bit ALU and working register. The ALU is a general purpose arithmetic unit. It performs arithmetic and Boolean functions between data in the working register and any register file.

The ALU is 8-bits wide and capable of addition, subtraction, shift, and logical operations. Unless otherwise mentioned, arithmetic operations are two's complement in nature.

The WREG register is an 8-bit working register used for ALU operations.

All PIC17C4X devices (except the PIC17C42) have an 8 x 8 hardware multiplier. This multiplier generates a 16-bit result in a single cycle.

Depending on the instruction executed, the ALU may affect the values of the Carry (C), Digit Carry (DC), and Zero (Z) bits in the STATUS register. The C and DC bits operate as a borrow and digit borrow out bit, respectively, in subtraction. See the SUBLW and SUBWF instructions for examples.

Although the ALU does not perform signed arithmetic, the Overflow bit (OV) can be used to implement signed math. Signed arithmetic is comprised of a magnitude and a sign bit. The overflow bit indicates if the magnitude overflows and causes the sign bit to change state. Signed math can have greater than 7-bit values (magnitude), if more than one byte is used. The use of the overflow bit only operates on bit6 (MSb of magnitude) and bit7 (sign bit) of the value in the ALU. That is, the overflow bit is not useful if trying to implement signed math where the magnitude, for example, is 11-bits. If the signed math values are greater than 7-bits (15-, 24or 31-bit), the algorithm must ensure that the low order bytes ignore the overflow status bit.

Care should be taken when adding and subtracting signed numbers to ensure that the correct operation is executed. Example 3-1 shows an item that must be taken into account when doing signed arithmetic on an ALU which operates as an unsigned machine.

#### EXAMPLE 3-1: SIGNED MATH

| Hex Value    | Signed Value<br>Math | Unsigned Value<br>Math |
|--------------|----------------------|------------------------|
| FFh          | -127                 | 255                    |
| <u>+ 01h</u> | <u>+ 1</u>           | <u>+ 1</u>             |
| = ?          | = -126 (FEh)         | = 0 (00h);             |
|              |                      | Carry bit = $1$        |

Signed math requires the result in REG to be FEh (-126). This would be accomplished by subtracting one as opposed to adding one.

Simplified block diagrams are shown in Figure 3-1 and Figure 3-2. The descriptions of the device pins are listed in Table 3-1.

© 1996 Microchip Technology Inc.

#### 4.1.3 OSCILLATOR START-UP TIMER (OST)

The Oscillator Start-up Timer (OST) provides a 1024 oscillator cycle (1024Tosc) delay after  $\overline{\text{MCLR}}$  is detected high or a wake-up from SLEEP event occurs.

The OST time-out is invoked only for XT and LF oscillator modes on a Power-on Reset or a Wake-up from SLEEP.

The OST counts the oscillator pulses on the OSC1/CLKIN pin. The counter only starts incrementing after the amplitude of the signal reaches the oscillator input thresholds. This delay allows the crystal oscillator or resonator to stabilize before the device exits reset. The length of time-out is a function of the crystal/resonator frequency.

#### 4.1.4 TIME-OUT SEQUENCE

On power-up the time-out sequence is as follows: First the internal POR signal goes high when the POR trip point is reached. If MCLR is high, then both the OST and PWRT timers start. In general the PWRT time-out is longer, except with low frequency crystals/resonators. The total time-out also varies based on oscillator configuration. Table 4-1 shows the times that are associated with the oscillator configuration. Figure 4-2 and Figure 4-3 display these time-out sequences.

If the device voltage is not within electrical specification at the end of a time-out, the  $\overline{\text{MCLR}}/\text{VPP}$  pin must be held low until the voltage is within the device specification. The use of an external RC delay is sufficient for many of these applications.

# TABLE 4-1:TIME-OUT IN VARIOUSSITUATIONS

| Oscillator<br>Configuration | Power-up                            | Wake up<br>from<br>SLEEP | MCLR<br>Reset |
|-----------------------------|-------------------------------------|--------------------------|---------------|
| XT, LF                      | Greater of:<br>96 ms or<br>1024Tosc | 1024Tosc                 | —             |
| EC, RC                      | Greater of:<br>96 ms or<br>1024Tosc | _                        | —             |

The time-out sequence begins from the first rising edge of  $\overline{\text{MCLR}}$ .

Table 4-3 shows the reset conditions for some special registers, while Table 4-4 shows the initialization conditions for all the registers. The shaded registers (in Table 4-4) are for all devices except the PIC17C42. In the PIC17C42, the PRODH and PRODL registers are general purpose RAM.

# TABLE 4-2: STATUS BITS AND THEIR SIGNIFICANCE

| TO | PD | Event                                                                              |
|----|----|------------------------------------------------------------------------------------|
| 1  | 1  | Power-on Reset, MCLR Reset during normal operation, or CLRWDT instruction executed |
| 1  | 0  | MCLR Reset during SLEEP or interrupt wake-up from SLEEP                            |
| 0  | 1  | WDT Reset during normal operation                                                  |
| 0  | 0  | WDT Reset during SLEEP                                                             |

In Figure 4-2, Figure 4-3 and Figure 4-4, TPWRT > TOST, as would be the case in higher frequency crystals. For lower frequency crystals, (i.e., 32 kHz) TOST would be greater.

#### TABLE 4-3: RESET CONDITION FOR THE PROGRAM COUNTER AND THE CPUSTA REGISTER

| Event                         |                 | PCH:PCL               | CPUSTA | OST Active |
|-------------------------------|-----------------|-----------------------|--------|------------|
| Power-on Reset                |                 | 0000h                 | 11 11  | Yes        |
| MCLR Reset during normal ope  | ration          | 0000h                 | 11 11  | No         |
| MCLR Reset during SLEEP       |                 | 0000h                 | 11 10  | Yes (2)    |
| WDT Reset during normal opera | ation           | 0000h                 | 11 01  | No         |
| WDT Reset during SLEEP (3)    |                 | 0000h                 | 11 00  | Yes (2)    |
| Interrupt wake-up from SLEEP  | GLINTD is set   | PC + 1                | 11 10  | Yes (2)    |
|                               | GLINTD is clear | PC + 1 <sup>(1)</sup> | 10 10  | Yes (2)    |

Legend: u = unchanged, x = unknown, - = unimplemented read as '0'.

Note 1: On wake-up, this instruction is executed. The instruction at the appropriate interrupt vector is fetched and then executed.

2: The OST is only active when the Oscillator is configured for XT or LF modes.

3: The Program Counter = 0, that is the device branches to the reset vector. This is different from the mid-range devices.

#### 5.3 <u>Peripheral Interrupt Request Register</u> (PIR)

This register contains the individual flag bits for the peripheral interrupts.

**Note:** These bits will be set by the specified condition, even if the corresponding interrupt enable bit is cleared (interrupt disabled), or the GLINTD bit is set (all interrupts disabled). Before enabling an interrupt, the user may wish to clear the interrupt flag to ensure that the program does not immediately branch to the peripheral interrupt service routine.

# FIGURE 5-4: PIR REGISTER (ADDRESS: 16h, BANK 1)

| R/W - 0<br>RBIF<br>bit7 | 0       R/W - 0       R/W - 0       R/W - 0       R - 1       R - 0         TMR3IF       TMR2IF       TMR1IF       CA2IF       CA1IF       TXIF       RCIF         bit0       bit0       bit0       bit0       bit0       bit0                                               |  |  |  |  |  |  |  |  |  |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| bit 7:                  | <b>RBIF</b> : PORTB Interrupt on Change Flag bit<br>1 = One of the PORTB inputs changed (Software must end the mismatch condition)<br>0 = None of the PORTB inputs have changed                                                                                              |  |  |  |  |  |  |  |  |  |
| bit 6:                  | <b>TMR3IF</b> : Timer3 Interrupt Flag bit<br>If Capture1 is enabled (CA1/PR3 = 1)<br>1 = Timer3 overflowed<br>0 = Timer3 did not overflow                                                                                                                                    |  |  |  |  |  |  |  |  |  |
|                         | If Capture1 is disabled (CA1/ <del>PR3</del> = 0)<br>1 = Timer3 value has rolled over to 0000h from equalling the period register (PR3H:PR3L) value<br>0 = Timer3 value has not rolled over to 0000h from equalling the period register (PR3H:PR3L) value                    |  |  |  |  |  |  |  |  |  |
| bit 5:                  | <b>TMR2IF</b> : Timer2 Interrupt Flag bit<br>1 = Timer2 value has rolled over to 0000h from equalling the period register (PR2) value<br>0 = Timer2 value has not rolled over to 0000h from equalling the period register (PR2) value                                        |  |  |  |  |  |  |  |  |  |
| bit 4:                  | <b>TMR1IF</b> : Timer1 Interrupt Flag bit<br>If Timer1 is in 8-bit mode (T16 = 0)<br>1 = Timer1 value has rolled over to 0000h from equalling the period register (PR) value<br>0 = Timer1 value has not rolled over to 0000h from equalling the period register (PR2) value |  |  |  |  |  |  |  |  |  |
|                         | If Timer1 is in 16-bit mode (T16 = 1)<br>1 = TMR1:TMR2 value has rolled over to 0000h from equalling the period register (PR1:PR2) value<br>0 = TMR1:TMR2 value has not rolled over to 0000h from equalling the period register (PR1:PR2) value                              |  |  |  |  |  |  |  |  |  |
| bit 3:                  | <b>CA2IF</b> : Capture2 Interrupt Flag bit<br>1 = Capture event occurred on RB1/CAP2 pin<br>0 = Capture event did not occur on RB1/CAP2 pin                                                                                                                                  |  |  |  |  |  |  |  |  |  |
| bit 2:                  | <b>CA1IF</b> : Capture1 Interrupt Flag bit<br>1 = Capture event occurred on RB0/CAP1 pin<br>0 = Capture event did not occur on RB0/CAP1 pin                                                                                                                                  |  |  |  |  |  |  |  |  |  |
| bit 1:                  | <b>TXIF</b> : USART Transmit Interrupt Flag bit<br>1 = Transmit buffer is empty<br>0 = Transmit buffer is full                                                                                                                                                               |  |  |  |  |  |  |  |  |  |
| bit 0:                  | <b>RCIF</b> : USART Receive Interrupt Flag bit<br>1 = Receive buffer is full<br>0 = Receive buffer is empty                                                                                                                                                                  |  |  |  |  |  |  |  |  |  |

#### 7.3 <u>Table Reads</u>

FIGURE 7-7:

The table read allows the program memory to be read. This allows constant data to be stored in the program memory space, and retrieved into data memory when needed. Example 7-2 reads the 16-bit value at program memory address TBLPTR. After the dummy byte has been read from the TABLATH, the TABLATH is loaded with the 16-bit data from program memory address TBLPTR + 1. The first read loads the data into the latch, and can be considered a dummy read (unknown data loaded into 'f'). INDF0 should be configured for either auto-increment or auto-decrement.

# + 1. The first read loads the data into TABLRD 0,1,INDF0 ; Read LO byte ; of TABLATCH and ; of TABLATCH and ; Update TABLATCH auto-increment or auto-decrement.

MOVLW

MOVWF

MOVLW

MOVWF

TLRD

TABLRD

EXAMPLE 7-2: TABLE READ

LOW (TBL\_ADDR)

TBLPTRH

TBLPTRL

0,0,DUMMY

1, INDF0

HIGH (TBL\_ADDR) ; Load the Table

;

;

;

;

address

; Dummy read,

; Read HI byte

; Updates TABLATCH

of TABLATCH

#### Q4 | AD15:AD0 Data in PC PC-TBL PC4 Instruction TABLRD INST (PC+1) INST (PC+2) fetched Instruction INST (PC-1) TABLRD cycle1 TABLRD cycle2 INST (PC+1) executed Data read cycle ALE ŌĒ $\overline{\mathsf{WR}}$

#### FIGURE 7-8: TABLRD TIMING (CONSECUTIVE TABLRD INSTRUCTIONS)



DS30412C-page 48

# TABLE 9-5: PORTC FUNCTIONS

| Name    | Bit  | Buffer Type | Function                                     |
|---------|------|-------------|----------------------------------------------|
| RC0/AD0 | bit0 | TTL         | Input/Output or system bus address/data pin. |
| RC1/AD1 | bit1 | TTL         | Input/Output or system bus address/data pin. |
| RC2/AD2 | bit2 | TTL         | Input/Output or system bus address/data pin. |
| RC3/AD3 | bit3 | TTL         | Input/Output or system bus address/data pin. |
| RC4/AD4 | bit4 | TTL         | Input/Output or system bus address/data pin. |
| RC5/AD5 | bit5 | TTL         | Input/Output or system bus address/data pin. |
| RC6/AD6 | bit6 | TTL         | Input/Output or system bus address/data pin. |
| RC7/AD7 | bit7 | TTL         | Input/Output or system bus address/data pin. |

Legend: TTL = TTL input.

## TABLE 9-6: REGISTERS/BITS ASSOCIATED WITH PORTC

| Address     | Name  | Bit 7       | Bit 6                             | Bit 5       | Bit 4       | Bit 3       | Bit 2       | Bit 1       | Bit 0       | Value on<br>Power-on<br>Reset | Value on all<br>other resets<br>(Note1) |
|-------------|-------|-------------|-----------------------------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------------------------|-----------------------------------------|
| 11h, Bank 1 | PORTC | RC7/<br>AD7 | RC6/<br>AD6                       | RC5/<br>AD5 | RC4/<br>AD4 | RC3/<br>AD3 | RC2/<br>AD2 | RC1/<br>AD1 | RC0/<br>AD0 | XXXX XXXX                     | uuuu uuuu                               |
| 10h, Bank 1 | DDRC  | Data dired  | Data direction register for PORTC |             |             |             |             |             |             | 1111 1111                     | 1111 1111                               |

Legend: x = unknown, u = unchanged.

Note 1: Other (non power-up) resets include: external reset through MCLR and the Watchdog Timer Reset.

# 12.0 TIMER1, TIMER2, TIMER3, PWMS AND CAPTURES

The PIC17C4X has a wealth of timers and time-based functions to ease the implementation of control applications. These time-base functions include two PWM outputs and two Capture inputs.

Timer1 and Timer2 are two 8-bit incrementing timers, each with a period register (PR1 and PR2 respectively) and separate overflow interrupt flags. Timer1 and Timer2 can operate either as timers (increment on internal Fosc/4 clock) or as counters (increment on falling edge of external clock on pin RB4/TCLK12). They are also software configurable to operate as a single 16-bit timer. These timers are also used as the time-base for the PWM (pulse width modulation) module. Timer3 is a 16-bit timer/counter consisting of the TMR3H and TMR3L registers. This timer has four other associated registers. Two registers are used as a 16-bit period register or a 16-bit Capture1 register (PR3H/CA1H:PR3L/CA1L). The other two registers are strictly the Capture2 registers (CA2H:CA2L). Timer3 is the time-base for the two 16-bit captures.

TMR3 can be software configured to increment from the internal system clock or from an external signal on the RB5/TCLK3 pin.

Figure 12-1 and Figure 12-2 are the control registers for the operation of Timer1, Timer2, and Timer3, as well as PWM1, PWM2, Capture1, and Capture2.

# FIGURE 12-1: TCON1 REGISTER (ADDRESS: 16h, BANK 3)

| R/W - 0<br>CA2ED1 | R/W - 0         R/W - 0 <t< th=""><th>R = Readable bit</th></t<> | R = Readable bit        |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| bit7              | bit0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | -n = Value at POR reset |
| bit 7-6:          | <b>CA2ED1:CA2ED0</b> : Capture2 Mode Select bits<br>00 = Capture on every falling edge<br>01 = Capture on every rising edge<br>10 = Capture on every 4th rising edge<br>11 = Capture on every 16th rising edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                         |
| bit 5-4:          | <ul> <li>CA1ED1:CA1ED0: Capture1 Mode Select bits</li> <li>00 = Capture on every falling edge</li> <li>01 = Capture on every rising edge</li> <li>10 = Capture on every 4th rising edge</li> <li>11 = Capture on every 16th rising edge</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                         |
| bit 3:            | <b>T16</b> : Timer1:Timer2 Mode Select bit<br>1 = Timer1 and Timer2 form a 16-bit timer<br>0 = Timer1 and Timer2 are two 8-bit timers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                         |
| bit 2:            | <b>TMR3CS</b> : Timer3 Clock Source Select bit<br>1 = TMR3 increments off the falling edge of the RB5/TCLK3 pin<br>0 = TMR3 increments off the internal clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                         |
| bit 1:            | <b>TMR2CS</b> : Timer2 Clock Source Select bit<br>1 = TMR2 increments off the falling edge of the RB4/TCLK12 pin<br>0 = TMR2 increments off the internal clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                         |
| bit 0:            | <b>TMR1CS</b> : Timer1 Clock Source Select bit<br>1 = TMR1 increments off the falling edge of the RB4/TCLK12 pin<br>0 = TMR1 increments off the internal clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                         |

#### 12.2.1 ONE CAPTURE AND ONE PERIOD REGISTER MODE

In this mode registers PR3H/CA1H and PR3L/CA1L constitute a 16-bit period register. A block diagram is shown in Figure 12-7. The timer increments until it equals the period register and then resets to 0000h. TMR3 Interrupt Flag bit (TMR3IF) is set at this point. This interrupt can be disabled by clearing the TMR3 Interrupt Enable bit (TMR3IE). TMR3IF must be cleared in software.

This mode is selected if control bit CA1/PR3 is clear. In this mode, the Capture1 register, consisting of high byte (PR3H/CA1H) and low byte (PR3L/CA1L), is configured as the period control register for TMR3. Capture1 is disabled in this mode, and the corresponding Interrupt bit CA1IF is never set. TMR3 increments until it equals the value in the period register and then resets to 0000h.

Capture2 is active in this mode. The CA2ED1 and CA2ED0 bits determine the event on which capture will occur. The possible events are:

- · Capture on every falling edge
- Capture on every rising edge
- · Capture every 4th rising edge
- · Capture every 16th rising edge

When a capture takes place, an interrupt flag is latched into the CA2IF bit. This interrupt can be enabled by setting the corresponding mask bit CA2IE. The Peripheral Interrupt Enable bit (PEIE) must be set and the Global Interrupt Disable bit (GLINTD) must be cleared for the interrupt to be acknowledged. The CA2IF interrupt flag bit must be cleared in software.

When the capture prescale select is changed, the prescaler is not reset and an event may be generated. Therefore, the first capture after such a change will be ambiguous. However, it sets the time-base for the next capture. The prescaler is reset upon chip reset. Capture pin RB1/CAP2 is a multiplexed pin. When used as a port pin, Capture2 is not disabled. However, the user can simply disable the Capture2 interrupt by clearing CA2IE. If RB1/CAP2 is used as an output pin, the user can activate a capture by writing to the port pin. This may be useful during development phase to emulate a capture interrupt.

The input on capture pin RB1/CAP2 is synchronized internally to internal phase clocks. This imposes certain restrictions on the input waveform (see the Electrical Specification section for timing).

The Capture2 overflow status flag bit is double buffered. The master bit is set if one captured word is already residing in the Capture2 register and another "event" has occurred on the RB1/CA2 pin. The new event will not transfer the Timer3 value to the capture register, protecting the previous unread capture value. When the user reads both the high and the low bytes (in any order) of the Capture2 register, the master overflow bit is transferred to the slave overflow bit (CA2OVF) and then the master bit is reset. The user can then read TCON2 to determine the value of CA2OVF.

The recommended sequence to read capture registers and capture overflow flag bits is shown in Example 12-1.

#### EXAMPLE 12-1: SEQUENCE TO READ CAPTURE REGISTERS

| MOVLB | 3              | ;Select Bank 3          |
|-------|----------------|-------------------------|
| MOVPF | CA2L,LO_BYTE   | ;Read Capture2 low      |
|       |                | ;byte, store in LO_BYTE |
| MOVPF | CA2H,HI_BYTE   | ;Read Capture2 high     |
|       |                | ;byte, store in HI_BYTE |
| MOVPF | TCON2,STAT_VAL | ;Read TCON2 into file   |
|       |                | ;STAT_VAL               |

#### FIGURE 12-7: TIMER3 WITH ONE CAPTURE AND ONE PERIOD REGISTER BLOCK DIAGRAM



#### 12.2.2 DUAL CAPTURE REGISTER MODE

This mode is selected by setting CA1/PR3. A block diagram is shown in Figure 12-8. In this mode, TMR3 runs without a period register and increments from 0000h to FFFFh and rolls over to 0000h. The TMR3 interrupt Flag (TMR3IF) is set on this roll over. The TMR3IF bit must be cleared in software.

Registers PR3H/CA1H and PR3L/CA1L make a 16-bit capture register (Capture1). It captures events on pin RB0/CAP1. Capture mode is configured by the CA1ED1 and CA1ED0 bits. Capture1 Interrupt Flag bit (CA1IF) is set on the capture event. The corresponding interrupt mask bit is CA1IE. The Capture1 Overflow Status bit is CA1OVF.

The Capture2 overflow status flag bit is double buffered. The master bit is set if one captured word is already residing in the Capture2 register and another "event" has occurred on the RB1/CA2 pin. The new event will not transfer the TMR3 value to the capture register which protects the previous unread capture value. When the user reads both the high and the low bytes (in any order) of the Capture2 register, the master overflow bit is transferred to the slave overflow bit (CA2OVF) and then the master bit is reset. The user can then read TCON2 to determine the value of CA2OVF.

The operation of the Capture1 feature is identical to Capture2 (as described in Section 12.2.1).





#### TABLE 12-5: REGISTERS ASSOCIATED WITH CAPTURE

| Address       | Name      | Bit 7     | Bit 6                                                          | Bit 5          | Bit 4         | Bit 3         | Bit 2  | Bit 1  | Bit 0  | Value on<br>Power-on<br>Reset | Value on all<br>other resets<br>(Note1) |
|---------------|-----------|-----------|----------------------------------------------------------------|----------------|---------------|---------------|--------|--------|--------|-------------------------------|-----------------------------------------|
| 16h, Bank 3   | TCON1     | CA2ED1    | CA2ED0                                                         | CA1ED1         | CA1ED0        | T16           | TMR3CS | TMR2CS | TMR1CS | 0000 0000                     | 0000 0000                               |
| 17h, Bank 3   | TCON2     | CA2OVF    | CA10VF                                                         | PWM2ON         | PWM1ON        | CA1/PR3       | TMR3ON | TMR2ON | TMR10N | 0000 0000                     | 0000 0000                               |
| 12h, Bank 2   | TMR3L     | TMR3 reg  | ister; low by                                                  | /te            |               |               |        |        |        | xxxx xxxx                     | uuuu uuuu                               |
| 13h, Bank 2   | TMR3H     | TMR3 reg  | ГMR3 register; high byte                                       |                |               |               |        |        |        | xxxx xxxx                     | uuuu uuuu                               |
| 16h, Bank 1   | PIR       | RBIF      | TMR3IF                                                         | TMR2IF         | TMR1IF        | CA2IF         | CA1IF  | TXIF   | RCIF   | 0000 0010                     | 0000 0010                               |
| 17h, Bank 1   | PIE       | RBIE      | TMR3IE                                                         | TMR2IE         | TMR1IE        | CA2IE         | CA1IE  | TXIE   | RCIE   | 0000 0000                     | 0000 0000                               |
| 07h, Unbanked | INTSTA    | PEIF      | T0CKIF                                                         | T0IF           | INTF          | PEIE          | T0CKIE | T0IE   | INTE   | 0000 0000                     | 0000 0000                               |
| 06h, Unbanked | CPUSTA    | —         | _                                                              | STKAV          | GLINTD        | TO            | PD     | —      | —      | 11 11                         | 11 qq                                   |
| 16h, Bank 2   | PR3L/CA1L | Timer3 pe | riod registe                                                   | r, low byte/ca | apture1 regis | ter, low byte | e      |        |        | xxxx xxxx                     | uuuu uuuu                               |
| 17h, Bank 2   | PR3H/CA1H | Timer3 pe | Timer3 period register, high byte/capture1 register, high byte |                |               |               |        |        |        |                               | uuuu uuuu                               |
| 14h, Bank 3   | CA2L      | Capture2  | Capture2 low byte                                              |                |               |               |        |        |        |                               | uuuu uuuu                               |
| 15h, Bank 3   | CA2H      | Capture2  | high byte                                                      |                |               |               |        |        |        | xxxx xxxx                     | uuuu uuuu                               |

Legend: x = unknown, u = unchanged, - = unimplemented read as '0', q - value depends on condition, shaded cells are not used by Capture.

Note 1: Other (non power-up) resets include: external reset through MCLR and WDT Timer Reset.

#### FIGURE 13-3: USART TRANSMIT







#### 13.4 USART Synchronous Slave Mode

The synchronous slave mode differs from the master mode in the fact that the shift clock is supplied externally at the RA5/TX/CK pin (instead of being supplied internally in the master mode). This allows the device to transfer or receive data in the SLEEP mode. The slave mode is entered by clearing the CSRC (TXSTA<7>) bit.

#### 13.4.1 USART SYNCHRONOUS SLAVE TRANSMIT

The operation of the sync master and slave modes are identical except in the case of the SLEEP mode.

If two words are written to TXREG and then the SLEEP instruction executes, the following will occur. The first word will immediately transfer to the TSR and will transmit as the shift clock is supplied. The second word will remain in TXREG. TXIF will not be set. When the first word has been shifted out of TSR, TXREG will transfer the second word to the TSR and the TXIF flag will now be set. If TXIE is enabled, the interrupt will wake the chip from SLEEP and if the global interrupt is enabled, then the program will branch to interrupt vector (0020h).

Steps to follow when setting up a Synchronous Slave Transmission:

- 1. Enable the synchronous slave serial port by setting the SYNC and SPEN bits and clearing the CSRC bit.
- 2. Clear the CREN bit.
- 3. If interrupts are desired, then set the TXIE bit.
- 4. If 9-bit transmission is desired, then set the TX9 bit.
- 5. Start transmission by loading data to TXREG.
- 6. If 9-bit transmission is selected, the ninth bit should be loaded in TX9D.
- 7. Enable the transmission by setting TXEN.

Writing the transmit data to the TXREG, then enabling the transmit (setting TXEN) allows transmission to start sooner then doing these two events in the reverse order.



# 13.4.2 USART SYNCHRONOUS SLAVE RECEPTION

Operation of the synchronous master and slave modes are identical except in the case of the SLEEP mode. Also, SREN is a don't care in slave mode.

If receive is enabled (CREN) prior to the SLEEP instruction, then a word may be received during SLEEP. On completely receiving the word, the RSR will transfer the data to RCREG (setting RCIF) and if the RCIE bit is set, the interrupt generated will wake the chip from SLEEP. If the global interrupt is enabled, the program will branch to the interrupt vector (0020h).

Steps to follow when setting up a Synchronous Slave Reception:

- 1. Enable the synchronous master serial port by setting the SYNC and SPEN bits and clearing the CSRC bit.
- 2. If interrupts are desired, then set the RCIE bit.
- 3. If 9-bit reception is desired, then set the RX9 bit.
- 4. To enable reception, set the CREN bit.
- 5. The RCIF bit will be set when reception is complete and an interrupt will be generated if the RCIE bit was set.
- 6. Read RCSTA to get the ninth bit (if enabled) and determine if any error occurred during reception.
- 7. Read the 8-bit received data by reading RCREG.
- 8. If any error occurred, clear the error by clearing the CREN bit.

Note: To abort reception, either clear the SPEN bit, the SREN bit (when in single receive mode), or the CREN bit (when in continuous receive mode). This will reset the receive logic, so that it will be in the proper state when receive is re-enabled.

#### 14.2.4 EXTERNAL CRYSTAL OSCILLATOR CIRCUIT

Either a prepackaged oscillator can be used or a simple oscillator circuit with TTL gates can be built. Prepackaged oscillators provide a wide operating range and better stability. A well-designed crystal oscillator will provide good performance with TTL gates. Two types of crystal oscillator circuits can be used: one with series resonance, or one with parallel resonance.

Figure 14-5 shows implementation of a parallel resonant oscillator circuit. The circuit is designed to use the fundamental frequency of the crystal. The 74AS04 inverter performs the 180-degree phase shift that a parallel oscillator requires. The 4.7 k $\Omega$  resistor provides the negative feedback for stability. The 10 k $\Omega$  potentiometer biases the 74AS04 in the linear region. This could be used for external oscillator designs.

#### FIGURE 14-5: EXTERNAL PARALLEL RESONANT CRYSTAL OSCILLATOR CIRCUIT



Figure 14-6 shows a series resonant oscillator circuit. This circuit is also designed to use the fundamental frequency of the crystal. The inverter performs a 180-degree phase shift in a series resonant oscillator circuit. The 330 k $\Omega$  resistors provide the negative feedback to bias the inverters in their linear region.

#### FIGURE 14-6: EXTERNAL SERIES RESONANT CRYSTAL OSCILLATOR CIRCUIT



#### 14.2.5 RC OSCILLATOR

For timing insensitive applications, the RC device option offers additional cost savings. RC oscillator frequency is a function of the supply voltage, the resistor (Rext) and capacitor (Cext) values, and the operating temperature. In addition to this, oscillator frequency will vary from unit to unit due to normal process parameter variation. Furthermore, the difference in lead frame capacitance between package types will also affect oscillation frequency, especially for low Cext values. The user also needs to take into account variation due to tolerance of external R and C components used. Figure 14-6 shows how the R/C combination is connected to the PIC17CXX. For Rext values below 2.2 kQ, the oscillator operation may become unstable, or stop completely. For very high Rext values (e.g. 1 M $\Omega$ ), the oscillator becomes sensitive to noise, humidity and leakage. Thus, we recommend to keep Rext between 3  $k\Omega$  and 100  $k\Omega$ .

Although the oscillator will operate with no external capacitor (Cext = 0 pF), we recommend using values above 20 pF for noise and stability reasons. With little or no external capacitance, oscillation frequency can vary dramatically due to changes in external capacitances, such as PCB trace capacitance or package lead frame capacitance.

See Section 18.0 for RC frequency variation from part to part due to normal process variation. The variation is larger for larger R (since leakage current variation will affect RC frequency more for large R) and for smaller C (since variation of input capacitance will affect RC frequency more).

See Section 18.0 for variation of oscillator frequency due to VDD for given Rext/Cext values as well as frequency variation due to operating temperature for given R, C, and VDD values.

The oscillator frequency, divided by 4, is available on the OSC2/CLKOUT pin, and can be used for test purposes or to synchronize other logic (see Figure 3-2 for waveform).

#### FIGURE 14-7: RC OSCILLATOR MODE



| IORWF             | Inclusive                                                   |                                                     | vith f                                                | LCALL             | Long Cal                                                                                                                            | I                                          |                       |  |
|-------------------|-------------------------------------------------------------|-----------------------------------------------------|-------------------------------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-----------------------|--|
| Syntax:           | [ label ]                                                   | IORWF f,d                                           |                                                       | Syntax:           | [ label ]                                                                                                                           | LCALL k                                    |                       |  |
| Operands:         | $0 \le f \le 255$                                           | 5                                                   |                                                       | Operands:         | $0 \le k \le 255$                                                                                                                   |                                            |                       |  |
|                   | d ∈ [0,1]                                                   |                                                     |                                                       | Operation:        | PC + 1 →                                                                                                                            | PC + 1 $\rightarrow$ TOS;                  |                       |  |
| Operation:        | (WREG) .                                                    | $OR.\left(f\right) ightarrow\left(de\right)$        | est)                                                  |                   | $k \rightarrow PCL$ ,                                                                                                               | (PCLATH) –                                 | → PCH                 |  |
| Status Affected:  | Z                                                           |                                                     |                                                       | Status Affected:  | None                                                                                                                                |                                            |                       |  |
| Encoding:         | 0000                                                        | 100d ff                                             | ff ffff                                               | Encoding:         | 1011                                                                                                                                | 0111 kk                                    | kk kkkk               |  |
| Description:      | Inclusive O<br>'d' is 0 the r<br>'d' is 1 the r<br>ter 'f'. | R WREG with<br>result is placed<br>result is placed | register 'f'. If<br>I in WREG. If<br>I back in regis- | Description:      | LCALL allows an unconditional su<br>tine call to anywhere within the 64<br>gram memory space.<br>First, the return address (PC + 1) |                                            |                       |  |
| Words:            | 1                                                           |                                                     |                                                       |                   | pushed on                                                                                                                           | to the stack. A                            | 16-bit desti-         |  |
| Cycles:           | 1                                                           |                                                     |                                                       |                   | program co                                                                                                                          | ress is then loa                           | ver 8-bits of         |  |
| Q Cycle Activity: |                                                             |                                                     |                                                       |                   | the destina                                                                                                                         | ation address is                           | embedded in           |  |
| Q1                | Q2                                                          | Q3                                                  | Q4                                                    |                   | the instruc                                                                                                                         | tion. The uppe<br>rom PC high h            | olding latch.         |  |
| Decode            | Read                                                        | Execute                                             | Write to                                              |                   | PCLATH.                                                                                                                             | g                                          | ;                     |  |
|                   | register t                                                  |                                                     | destination                                           | Words:            | 1                                                                                                                                   |                                            |                       |  |
| Example:          | IORWF R                                                     | esult, O                                            |                                                       | Cycles:           | 2                                                                                                                                   |                                            |                       |  |
| Before Instru     | iction                                                      |                                                     |                                                       | Q Cycle Activity: |                                                                                                                                     |                                            |                       |  |
| WREG              | $= 0x^{13}$<br>= 0x91                                       |                                                     |                                                       | Q1                | Q2                                                                                                                                  | Q3                                         | Q4                    |  |
| After Instruct    | ion                                                         |                                                     |                                                       | Decode            | Read<br>literal 'k'                                                                                                                 | Execute                                    | Write<br>register PCL |  |
| WREG              | = 0x13<br>= 0x93                                            |                                                     |                                                       | Forced NOP        | NOP                                                                                                                                 | Execute                                    | NOP                   |  |
|                   |                                                             |                                                     |                                                       | Example:          | MOVLW H<br>MOVPF W<br>LCALL L                                                                                                       | IIGH(SUBROUT<br>REG, PCLATH<br>OW(SUBROUT) | CINE)<br>H<br>INE)    |  |

**Before Instruction** 

| SUBROUTINE        | = | 16-bit Address |
|-------------------|---|----------------|
| PC                | = | ?              |
| After Instruction |   |                |

| PC = | Address | (SUBROUTINE) |
|------|---------|--------------|
|------|---------|--------------|

| RLN          | CF             | Rotat                                | Rotate Left f (no carry)                                                                       |                                                       |                                                |                               |                                   |  |  |  |
|--------------|----------------|--------------------------------------|------------------------------------------------------------------------------------------------|-------------------------------------------------------|------------------------------------------------|-------------------------------|-----------------------------------|--|--|--|
| Synt         | ax:            | [ labe                               | /]                                                                                             | RLNCF                                                 | f,d                                            |                               |                                   |  |  |  |
| Ope          | rands:         | 0 ≤ f ≤<br>d ∈ [0                    | ≨ 25<br>),1]                                                                                   | 55                                                    |                                                |                               |                                   |  |  |  |
| Ope          | ration:        | f <n> -<br/>f&lt;7&gt; -</n>         | $\begin{array}{l} f < n > \rightarrow d < n + 1 >; \\ f < 7 > \rightarrow d < 0 > \end{array}$ |                                                       |                                                |                               |                                   |  |  |  |
| Statu        | us Affected:   | None                                 |                                                                                                |                                                       |                                                |                               |                                   |  |  |  |
| Enco         | oding:         | 001                                  | 0                                                                                              | 001d                                                  | ff                                             | ff                            | ffff                              |  |  |  |
| Description: |                | The co<br>one bi<br>placed<br>stored | in te<br>in to t<br>bac                                                                        | nts of reg<br>the left. If<br>WREG. If<br>ck in regis | ister<br>'d' is<br>'d' is<br>ter 'f'<br>jister | f' are<br>0 the<br>1 the<br>f | rotated<br>result is<br>result is |  |  |  |
| Word         | ds:            | 1                                    |                                                                                                |                                                       |                                                |                               |                                   |  |  |  |
| Cycl         | es:            | 1                                    |                                                                                                |                                                       |                                                |                               |                                   |  |  |  |
| QC           | vcle Activity: |                                      |                                                                                                |                                                       |                                                |                               |                                   |  |  |  |
|              | Q1             | Q2                                   | Q2                                                                                             |                                                       |                                                | Q4                            |                                   |  |  |  |
|              | Decode         | Read<br>register                     | 'f'                                                                                            | Execu                                                 | ite                                            | W<br>des                      | rite to<br>tination               |  |  |  |
| <u>Exar</u>  | <u>mple</u> :  | RLNCE                                | ,                                                                                              | RE                                                    | G, 1                                           |                               |                                   |  |  |  |
|              | Before Instru  | iction                               |                                                                                                |                                                       |                                                |                               |                                   |  |  |  |
|              | C<br>REG       | = 0<br>= 111                         | 0 1                                                                                            | L011                                                  |                                                |                               |                                   |  |  |  |
|              | After Instruct | tion<br>=                            |                                                                                                |                                                       |                                                |                               |                                   |  |  |  |
|              | REG            | = 110                                | 1 (                                                                                            | )111                                                  |                                                |                               |                                   |  |  |  |

| RRCF           |                                 | Rotate F                                                                    | Right f th                                                               | rougl                                       | h Carry                                              |
|----------------|---------------------------------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------|---------------------------------------------|------------------------------------------------------|
| Syntax:        |                                 | [ label ]                                                                   | RRCF                                                                     | f,d                                         |                                                      |
| Operand        | s:                              | 0 ≤ f ≤ 25<br>d ∈ [0,1]                                                     | 55                                                                       |                                             |                                                      |
| Operatio       | n:                              | $f < n > \rightarrow c$<br>$f < 0 > \rightarrow c$<br>$C \rightarrow d < 7$ | d <n-1>;<br/>C;<br/>'&gt;</n-1>                                          |                                             |                                                      |
| Status A       | ffected:                        | С                                                                           |                                                                          |                                             |                                                      |
| Encoding       | g:                              | 0001                                                                        | 100d                                                                     | fff                                         | f ffff                                               |
| Descripti      | ion:                            | The conte<br>one bit to<br>Flag. If 'd'<br>WREG. If<br>back in re           | ents of reg<br>the right t<br>is 0 the re<br>'d' is 1 the<br>gister 'f'. | ister 'f'<br>hrough<br>esult is<br>e result | are rotated<br>the Carry<br>placed in<br>t is placed |
|                |                                 |                                                                             |                                                                          |                                             |                                                      |
| vvoras:        |                                 | 1                                                                           |                                                                          |                                             |                                                      |
| Cycles:        | A                               | 1                                                                           |                                                                          |                                             |                                                      |
| Q Cycle        | Activity:                       | 00                                                                          | 0                                                                        | <b>-</b>                                    | 04                                                   |
| D              | ecode                           | Read<br>register 'f'                                                        | Exec                                                                     | ute                                         | Write to<br>destination                              |
| Example        | :                               | RRCF                                                                        |                                                                          | REG1,                                       | . 0                                                  |
| Before Instruc |                                 | ction                                                                       |                                                                          |                                             |                                                      |
|                | REG1<br>C                       | = 1110<br>= 0                                                               | 0110                                                                     |                                             |                                                      |
| Afte           | r Instruct<br>REG1<br>WREG<br>C | ion<br>= 1110<br>= 0111<br>= 0                                              | 0110<br>0011                                                             |                                             |                                                      |

## Applicable Devices 42 R42 42A 43 R43 44

## 17.1 DC CHARACTERISTICS:

## PIC17C42-16 (Commercial, Industrial) PIC17C42-25 (Commercial, Industrial)

|                  |        |                                                                  | Standard Operating Conditions (unless otherwise stated) Operating temperature |      |      |       |                                                     |  |
|------------------|--------|------------------------------------------------------------------|-------------------------------------------------------------------------------|------|------|-------|-----------------------------------------------------|--|
| DC CHARA         | CIERIS | STICS                                                            |                                                                               |      |      | -40°C | $\leq$ TA $\leq$ +85°C for industrial and           |  |
|                  |        |                                                                  |                                                                               |      |      | 0°C   | $\leq$ TA $\leq$ +70°C for commercial               |  |
| Parameter<br>No. | Sym    | Characteristic                                                   | Min                                                                           | Тур† | Max  | Units | Conditions                                          |  |
| D001             | Vdd    | Supply Voltage                                                   | 4.5                                                                           | _    | 5.5  | V     |                                                     |  |
| D002             | Vdr    | RAM Data Retention<br>Voltage (Note 1)                           | 1.5 *                                                                         | -    | Ι    | V     | Device in SLEEP mode                                |  |
| D003             | VPOR   | VDD start voltage to<br>ensure internal<br>Power-on Reset signal | _                                                                             | Vss  | _    | V     | See section on Power-on Reset for details           |  |
| D004             | Svdd   | VDD rise rate to<br>ensure internal<br>Power-on Reset signal     | 0.060*                                                                        | _    | _    | mV/ms | See section on Power-on Reset for details           |  |
| D010             | IDD    | Supply Current                                                   | -                                                                             | 3    | 6    | mA    | Fosc = 4 MHz (Note 4)                               |  |
| D011             |        | (Note 2)                                                         | -                                                                             | 6    | 12 * | mA    | Fosc = 8 MHz                                        |  |
| D012             |        |                                                                  | -                                                                             | 11   | 24 * | mA    | Fosc = 16 MHz                                       |  |
| D013             |        |                                                                  | -                                                                             | 19   | 38   | mA    | Fosc = 25 MHz                                       |  |
| D014             |        |                                                                  | _                                                                             | 95   | 150  | μA    | Fosc = 32 kHz<br>WDT enabled (EC osc configuration) |  |
| D020             | IPD    | Power-down Current                                               | _                                                                             | 10   | 40   | μA    | VDD = 5.5V, WDT enabled                             |  |
| D021             |        | (Note 3)                                                         | -                                                                             | < 1  | 5    | μA    | VDD = 5.5V, WDT disabled                            |  |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.

2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption.

The test conditions for all IDD measurements in active operation mode are:

OSC1 = external square wave, from rail to rail; all I/O pins tristated, pulled to VDD or VSS, T0CKI = VDD, MCLR = VDD; WDT enabled/disabled as specified.

Current consumed from the oscillator and I/O's driving external capacitive or resistive loads need to be considered.

For the RC oscillator, the current through the external pull-up resistor (R) can be estimated as:  $VDD / (2 \cdot R)$ . For capacitive loads, The current can be estimated (for an individual I/O pin) as (CL  $\cdot VDD$ )  $\cdot f$ 

CL = Total capacitive load on the I/O pin; f = average frequency on the I/O pin switches.

The capacitive currents are most significant when the device is configured for external execution (includes extended microcontroller mode).

- 3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, all I/O pins in hi-impedance state and tied to VDD or Vss.
- 4: For RC osc configuration, current through Rext is not included. The current through the resistor can be estimated by the formula IR = VDD/2Rext (mA) with Rext in kOhm.

# Applicable Devices 42 R42 42A 43 R43 44

#### FIGURE 17-7: CAPTURE TIMINGS



#### TABLE 17-7: CAPTURE REQUIREMENTS

| Parameter | _    |                                       |                     |      |     |       |                                 |
|-----------|------|---------------------------------------|---------------------|------|-----|-------|---------------------------------|
| No.       | Sym  | Characteristic                        | Min                 | Тур† | Max | Units | Conditions                      |
| 50        | TccL | Capture1 and Capture2 input low time  | 10 *                | —    | _   | ns    |                                 |
| 51        | TccH | Capture1 and Capture2 input high time | 10 *                | —    | _   | ns    |                                 |
| 52        | TccP | Capture1 and Capture2 input period    | <u>2 Tcy</u> §<br>N | —    | —   | ns    | N = prescale value<br>(4 or 16) |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

§ This specification ensured by design.

#### FIGURE 17-8: PWM TIMINGS



#### TABLE 17-8: PWM REQUIREMENTS

| Parameter<br>No. | Sym  | Characteristic                 | Min | Тур† | Max   | Units | Conditions |
|------------------|------|--------------------------------|-----|------|-------|-------|------------|
| 53               | TccR | PWM1 and PWM2 output rise time |     | 10 * | 35 *§ | ns    |            |
| 54               | TccF | PWM1 and PWM2 output fall time | —   | 10 * | 35 *§ | ns    |            |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

§ This specification ensured by design.

## Applicable Devices 42 R42 42A 43 R43 44

# 18.0 PIC17C42 DC AND AC CHARACTERISTICS

The graphs and tables provided in this section are for design guidance and are not tested or guaranteed. In some graphs or tables the data presented are outside specified operating range (e.g. outside specified VDD range). This is for information only and devices are ensured to operate properly only within the specified range.

The data presented in this section is a statistical summary of data collected on units from different lots over a period of time. "Typical" represents the mean of the distribution while "max" or "min" represents (mean +  $3\sigma$ ) and (mean -  $3\sigma$ ) respectively where  $\sigma$  is standard deviation.

#### TABLE 18-1: PIN CAPACITANCE PER PACKAGE TYPE

| Pin Name                            | Typical Capacitance (pF) |             |             |             |  |  |  |  |
|-------------------------------------|--------------------------|-------------|-------------|-------------|--|--|--|--|
|                                     | 40-pin DIP               | 44-pin PLCC | 44-pin MQFP | 44-pin TQFP |  |  |  |  |
| All pins, except MCLR, VDD, and Vss | 10                       | 10          | 10          | 10          |  |  |  |  |
| MCLR pin                            | 20                       | 20          | 20          | 20          |  |  |  |  |

### FIGURE 18-1: TYPICAL RC OSCILLATOR FREQUENCY vs. TEMPERATURE



Applicable Devices 42 R42 42A 43 R43 44

![](_page_17_Figure_2.jpeg)

## FIGURE 18-4: TYPICAL RC OSCILLATOR FREQUENCY vs. VDD

#### TABLE 18-2: RC OSCILLATOR FREQUENCIES

| Cext   | Rext | Ave<br>Fosc @ | rage<br>5V, 25°C |
|--------|------|---------------|------------------|
| 22 pF  | 10k  | 3.33 MHz      | ± 12%            |
|        | 100k | 353 kHz       | ± 13%            |
| 100 pF | 3.3k | 3.54 MHz      | ± 10%            |
|        | 5.1k | 2.43 MHz      | ± 14%            |
|        | 10k  | 1.30 MHz      | ± 17%            |
|        | 100k | 129 kHz       | ± 10%            |
| 300 pF | 3.3k | 1.54 MHz      | ± 14%            |
|        | 5.1k | 980 kHz       | ± 12%            |
|        | 10k  | 564 kHz       | ± 16%            |
|        | 160k | 35 kHz        | ± 18%            |

# Applicable Devices 42 R42 42A 43 R43 44

![](_page_18_Figure_2.jpeg)

![](_page_18_Figure_3.jpeg)

FIGURE 18-16: IOL vs. VOL, VDD = 3V

![](_page_18_Figure_5.jpeg)

| Table 17-9:   | Serial Port Synchronous Transmission      |
|---------------|-------------------------------------------|
| T-11- 47 40   | Requirements                              |
| Table 17-10:  | Serial Port Synchronous Receive           |
| T-11- 47 44   | Requirements                              |
| Table 17-11:  | Memory Interface Write Requirements 161   |
| Table 17-12:  | Memory Interface Read Requirements 162    |
| Table 18-1:   | Pin Capacitance per Package Type 163      |
| Table 18-2:   | RC Oscillator Frequencies 165             |
| Table 19-1:   | Cross Reference of Device Specs for       |
|               | Oscillator Configurations and Frequencies |
|               | of Operation (Commercial Devices)176      |
| Table 19-2:   | External Clock Timing Requirements 184    |
| Table 19-3:   | CLKOUT and I/O Timing Requirements 185    |
| Table 19-4:   | Reset, Watchdog Timer,                    |
|               | Oscillator Start-Up Timer and             |
|               | Power-Up Timer Requirements               |
| Table 19-5:   | Timer0 Clock Requirements                 |
| Table 19-6:   | Timer1, Timer2, and Timer3 Clock          |
|               | Requirements                              |
| Table 19-7:   | Capture Requirements                      |
| Table 19-8:   | PWM Requirements                          |
| Table 19-9:   | Synchronous Transmission                  |
|               | Requirements 189                          |
| Table 19-10:  | Synchronous Receive Requirements          |
| Table 19-11:  | Memory Interface Write Requirements       |
|               | (Not Supported in PIC17I C4X Devices) 190 |
| Table 19-12   | Memory Interface read Requirements        |
|               | (Not Supported in PIC17I C4X Devices) 191 |
| Table 20-1    | Pin Canacitance per Package Type 193      |
| Table 20-1.   | PC Oscillator Frequencies                 |
| Table $E_1$ . | Pin Compatible Devices                    |
|               |                                           |

## LIST OF EQUATIONS

| Equation 8-1: | 16 x 16 Unsigned Multiplication |  |
|---------------|---------------------------------|--|
|               | Algorithm50                     |  |
| Equation 8-2: | 16 x 16 Signed Multiplication   |  |
|               | Algorithm51                     |  |
|               | Algorithm                       |  |

#### Note the following details of the code protection feature on PICmicro<sup>®</sup> MCUs.

- The PICmicro family meets the specifications contained in the Microchip Data Sheet.
- Microchip believes that its family of PICmicro microcontrollers is one of the most secure products of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the PICmicro microcontroller in a manner outside the operating specifications contained in the data sheet. The person doing so may be engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not
  mean that we are guaranteeing the product as "unbreakable".
- Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our product.

If you have any further questions about this matter, please contact the local sales office nearest to you.

Information contained in this publication regarding device applications and the like is intended through suggestion only and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. No representation or warranty is given and no liability is assumed by Microchip Technology Incorporated with respect to the accuracy or use of such information, or infringement of patents or other intellectual property rights arising from such use or otherwise. Use of Microchip's products as critical components in life support systems is not authorized except with express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, under any intellectual property rights.

#### Trademarks

The Microchip name and logo, the Microchip logo, FilterLab, KEELOQ, microID, MPLAB, PIC, PICmicro, PICMASTER, PICSTART, PRO MATE, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

dsPIC, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, microPort, Migratable Memory, MPASM, MPLIB, MPLINK, MPSIM, MXDEV, PICC, PICDEM, PICDEM.net, rfPIC, Select Mode and Total Endurance are trademarks of Microchip Technology Incorporated in the U.S.A.

Serialized Quick Turn Programming (SQTP) is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2002, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

![](_page_20_Picture_15.jpeg)

![](_page_20_Picture_16.jpeg)

Microchip received QS-9000 quality system certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona in July 1999. The Company's quality system processes and procedures are QS-9000 compliant for its PICmicro® 8-bit MCUs, KEELoq® code hopping devices, Serial EEPROMs and microperipheral products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001 certified.