Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|--------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 25MHz | | Connectivity | UART/USART | | Peripherals | POR, PWM, WDT | | Number of I/O | 33 | | Program Memory Size | 16KB (8K x 16) | | Program Memory Type | ОТР | | EEPROM Size | - | | RAM Size | 454 x 8 | | Voltage - Supply (Vcc/Vdd) | 4.5V ~ 6V | | Data Converters | - | | Oscillator Type | External | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 44-LCC (J-Lead) | | Supplier Device Package | 44-PLCC (16.59x16.59) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic17c44-25i-l | #### **Clocking Scheme/Instruction Cycle** 3.1 The clock input (from OSC1) is internally divided by four to generate four non-overlapping quadrature clocks, namely Q1, Q2, Q3, and Q4. Internally, the program counter (PC) is incremented every Q1, and the instruction is fetched from the program memory and latched into the instruction register in Q4. The instruction is decoded and executed during the following Q1 through Q4. The clocks and instruction execution flow are shown in Figure 3-3. #### 3.2 **Instruction Flow/Pipelining** An "Instruction Cycle" consists of four Q cycles (Q1, Q2, Q3, and Q4). The instruction fetch and execute are pipelined such that fetch takes one instruction cycle while decode and execute takes another instruction cycle. However, due to the pipelining, each instruction effectively executes in one cycle. If an instruction causes the program counter to change (e.g. GOTO) then two cycles are required to complete the instruction (Example 3-2). A fetch cycle begins with the program counter incrementing in Q1. In the execution cycle, the fetched instruction is latched into the "Instruction Register (IR)" in cycle Q1. This instruction is then decoded and executed during the Q2, Q3, and Q4 cycles. Data memory is read during Q2 (operand read) and written during Q4 (destination write). FIGURE 3-3: CLOCK/INSTRUCTION CYCLE #### **EXAMPLE 3-2: INSTRUCTION PIPELINE FLOW** All instructions are single cycle, except for any program branches. These take two cycles since the fetch instruction is "flushed" from the pipeline while the new instruction is being fetched and then executed. #### FIGURE 4-5: OSCILLATOR START-UPTIME This figure shows in greater detail the timings involved with the oscillator start-up timer. In this example the low frequency crystal start-up time is larger than power-up time (TPWRT). Tosc1 = time for the crystal oscillator to react to an oscillation level detectable by the Oscillator Start-up Timer (ost). Tost = 1024Tosc. #### FIGURE 4-6: USING ON-CHIP POR FIGURE 4-7: BROWN-OUT PROTECTION CIRCUIT 1 (Vz + 0.7V) where Vz = Zener voltage. FIGURE 4-8: PIC17C42 EXTERNAL POWER-ON RESET CIRCUIT (FOR SLOW VDD POWER-UP) - Note 1: An external Power-on Reset circuit is required only if VDD power-up time is too slow. The diode D helps discharge the capacitor quickly when VDD powers down. - 2: $R < 40 \text{ k}\Omega$ is recommended to ensure that the voltage drop across R does not exceed 0.2V (max. leakage current spec. on the $\overline{MCLR}/VPP$ pin is 5 $\mu$ A). A larger voltage drop will degrade VIH level on the $\overline{MCLR}/VPP$ pin. - 3: $R1 = 100\Omega$ to 1 k $\Omega$ will limit any current flowing into $\overline{MCLR}$ from external capacitor C in the event of $\overline{MCLR}$ /VPP pin breakdown due to Electrostatic Discharge (ESD) or (Electrical Overstress) EOS. FIGURE 4-9: BROWN-OUT PROTECTION CIRCUIT 2 This brown-out circuit is less expensive, albeit less accurate. Transistor Q1 turns off when VDD is below a certain level such that: $$V_{DD} \bullet \frac{R1}{R1 + R2} = 0.7V$$ Example 8-3 shows the sequence to do a 16 $\times$ 16 unsigned multiply. Equation 8-1 shows the algorithm that is used. The 32-bit result is stored in 4 registers RES3:RES0. # EQUATION 8-1: 16 x 16 UNSIGNED MULTIPLICATION ALGORITHM RES3:RES0 = ARG1H:ARG1L\*ARG2L = $(ARG1H * ARG2H * 2^{16}) + (ARG1H * ARG2L * 2^{8}) +$ (ARG1L \* ARG2H \* 2<sup>8</sup>) + (ARG1L \* ARG2L) #### **EXAMPLE 8-3: 16 x 16 MULTIPLY ROUTINE** ``` ARG1L, WREG MOVFP ARG2L ; ARG1L * ARG2L -> {\tt MULWF} ; PRODH:PRODL MOVPF PRODH, RES1 ; MOVPF PRODL, RESO ; MOVFP ARG1H, WREG ARG2H ; ARG1H * ARG2H -> MULWF PRODH: PRODL PRODH, RES3 ; MOVPF PRODL, RES2 ; MOVPF MOVFP ARG1L, WREG ARG2H ; ARG1L * ARG2H -> MULWF ; PRODH:PRODL MOVFP PRODL, WREG; ADDWF RES1, F ; Add cross PRODH, WREG; products MOVFP ADDWFC RES2, F CLRF WREG, F ; RES3, F ADDWFC ARG1H, WREG; MOVFP MULWF ARG2L ; ARG1H * ARG2L -> ; PRODH:PRODL MOVFP PRODL, WREG; RES1, F ; Add cross ADDWF MOVFP PRODH, WREG; products ADDWFC RES2, F ; WREG, F CLRF ; ADDWFC RES3, F ``` Example 8-4 shows the sequence to do an 16 x 16 signed multiply. Equation 8-2 shows the algorithm that used. The 32-bit result is stored in four registers RES3:RES0. To account for the sign bits of the arguments, each argument pairs most significant bit (MSb) is tested and the appropriate subtractions are done. # EQUATION 8-2: 16 x 16 SIGNED MULTIPLICATION ALGORITHM #### RES3:RES0 ``` = ARG1H:ARG1L * ARG2H:ARG2L = (ARG1H * ARG2H * 2<sup>16</sup>) + (ARG1H * ARG2L * 2<sup>8</sup>) + (ARG1L * ARG2H * 2<sup>8</sup>) + (ARG1L * ARG2L) + (-1 * ARG2H<7> * ARG1H:ARG1L * 2<sup>16</sup>) + (-1 * ARG1H<7> * ARG2H:ARG2L * 2<sup>16</sup>) ``` # EXAMPLE 8-4: 16 x 16 SIGNED MULTIPLY ROUTINE ``` MOVFP ARG1L, WREG MULWF ARG2L ; ARG1L * ARG2L -> ; PRODH:PRODL MOVPF PRODH, RES1 ; MOVPF PRODL, RESO ; MOVFP ARG1H, WREG MULWF ARG2H ; ARG1H * ARG2H -> ; PRODH:PRODL MOVPF PRODH, RES3 ; MOVPF PRODL, RES2 ; MOVED ARG1L, WREG ARG2H ; ARG1L * ARG2H -> MULWF ; PRODH:PRODL MOVFP PRODL, WREG; RES1, F ; Add cross ADDWF PRODH, WREG; products MOVFP ADDWFC RES2, F ; WREG, F CLRF ; ADDWFC RES3, F MOVFP ARG1H, WREG; ARG2L ; ARG1H * ARG2L -> MULWF ; PRODH:PRODL MOVED PRODL, WREG; RES1, F ; Add cross ADDWF PRODH, WREG; products MOVFP RES2, F ; ADDWFC CLRF WREG, F ; ; ADDWFC RES3, F ARG2H, 7 ; ARG2H:ARG2L neg? BTFSS GOTO SIGN_ARG1 ; no, check ARG1 MOVFP ARG1L, WREG; RES2 ; SUBWE MOVFP ARG1H, WREG; SUBWFB RES3 SIGN_ARG1 ARG1H, 7 ; ARG1H:ARG1L neg? BTFSS GOTO CONT_CODE ; no, done MOVFP ARG2L, WREG; SUBWF RES2 ; MOVED ARG2H, WREG; SUBWFB RES3 CONT_CODE ``` FIGURE 11-5: TMR0 READ/WRITE IN TIMER MODE TABLE 11-1: REGISTERS/BITS ASSOCIATED WITH TIMERO | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>Power-on<br>Reset | Value on all<br>other resets<br>(Note1) | |---------------|--------------------------------------------|--------|--------|-------|--------|-------|-----------|-----------|-------|-------------------------------|-----------------------------------------| | 05h, Unbanked | TOSTA | INTEDG | T0SE | T0CS | PS3 | PS2 | PS1 | PS0 | _ | 0000 000- | 0000 000- | | 06h, Unbanked | CPUSTA | _ | _ | STKAV | GLINTD | TO | PD | _ | - | 11 11 | 11 qq | | 07h, Unbanked | INTSTA | PEIF | T0CKIF | TOIF | INTF | PEIE | T0CKIE | TOIE | INTE | 0000 0000 | 0000 0000 | | 0Bh, Unbanked | ked TMR0L TMR0 register; low byte | | | | | | xxxx xxxx | uuuu uuuu | | | | | 0Ch, Unbanked | n, Unbanked TMR0H TMR0 register; high byte | | | | | | xxxx xxxx | uuuu uuuu | | | | Legend: x = unknown, u = unchanged, - = unimplemented read as a '0', g - value depends on condition, Shaded cells are not used by Timer0. Note 1: Other (non power-up) resets include: external reset through MCLR and the Watchdog Timer Reset. #### 13.2 <u>USART Asynchronous Mode</u> In this mode, the USART uses standard nonreturn-to-zero (NRZ) format (one start bit, eight or nine data bits, and one stop bit). The most common data format is 8-bits. An on-chip dedicated 8-bit baud rate generator can be used to derive standard baud rate frequencies from the oscillator. The USART's transmitter and receiver are functionally independent but use the same data format and baud rate. The baud rate generator produces a clock x64 of the bit shift rate. Parity is not supported by the hardware, but can be implemented in software (and stored as the ninth data bit). Asynchronous mode is stopped during SLEEP. The asynchronous mode is selected by clearing the SYNC bit (TXSTA<4>). The USART Asynchronous module consists of the following important elements: - · Baud Rate Generator - Sampling Circuit - · Asynchronous Transmitter - · Asynchronous Receiver #### 13.2.1 USART ASYNCHRONOUS TRANSMITTER The USART transmitter block diagram is shown in Figure 13-3. The heart of the transmitter is the transmit shift register (TSR). The shift register obtains its data from the read/write transmit buffer (TXREG), TXREG is loaded with data in software. The TSR is not loaded until the stop bit has been transmitted from the previous load. As soon as the stop bit is transmitted, the TSR is loaded with new data from the TXREG (if available). Once TXREG transfers the data to the TSR (occurs in one Tcy at the end of the current BRG cycle), the TXREG is empty and an interrupt bit, TXIF (PIR<1>) is set. This interrupt can be enabled or disabled by the TXIE bit (PIE<1>). TXIF will be set regardless of TXIE and cannot be reset in software. It will reset only when new data is loaded into TXREG. While TXIF indicates the status of the TXREG, the TRMT (TXSTA<1>) bit shows the status of the TSR. TRMT is a read only bit which is set when the TSR is empty. No interrupt logic is tied to this bit, so the user has to poll this bit in order to determine if the TSR is empty. **Note:** The TSR is not mapped in data memory, so it is not available to the user. Transmission enabled setting by TXEN (TXSTA<5>) bit. The actual transmission will not occur until TXREG has been loaded with data and the baud rate generator (BRG) has produced a shift clock (Figure 13-5). The transmission can also be started by first loading TXREG and then setting TXEN. Normally when transmission is first started, the TSR is empty, so a transfer to TXREG will result in an immediate transfer to TSR resulting in an empty TXREG. A back-to-back transfer is thus possible (Figure 13-6). Clearing TXEN during a transmission will cause the transmission to be aborted. This will reset the transmitter and the RA5/TX/CK pin will revert to hi-impedance. In order to select 9-bit transmission, the TX9 (TXSTA<6>) bit should be set and the ninth bit should be written to TX9D (TXSTA<0>). The ninth bit must be written before writing the 8-bit data to the TXREG. This is because a data write to TXREG can result in an immediate transfer of the data to the TSR (if the TSR is empty). Steps to follow when setting up an Asynchronous Transmission: - Initialize the SPBRG register for the appropriate baud rate. - Enable the asynchronous serial port by clearing the SYNC bit and setting the SPEN bit. - 3. If interrupts are desired, then set the TXIE bit. - If 9-bit transmission is desired, then set the TX9 bit. - Load data to the TXREG register. - 6. If 9-bit transmission is selected, the ninth bit should be loaded in TX9D. - 7. Enable the transmission by setting TXEN (starts transmission). Writing the transmit data to the TXREG, then enabling the transmit (setting TXEN) allows transmission to start sooner then doing these two events in the opposite order. Note: To terminate a transmission, either clear the SPEN bit, or the TXEN bit. This will reset the transmit logic, so that it will be in the proper state when transmit is re-enabled. | ANDWF | AND WR | EG with | f | | |------------------|-----------------------------------------------------------------------------------------------------------------------------------|---------|------|------| | Syntax: | [label] A | ANDWF | f,d | | | Operands: | $0 \le f \le 25$ $d \in [0,1]$ | 5 | | | | Operation: | (WREG) .AND. (f) $\rightarrow$ (dest) | | | | | Status Affected: | Z | | | | | Encoding: | 0000 | 101d | ffff | ffff | | Description: | on: The contents of WREG are AND register 'f'. If 'd' is 0 the result is in WREG. If 'd' is 1 the result is back in register 'f'. | | | | Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-------------| | Decode | Read | Execute | Write to | | | register 'f' | | destination | Example: ANDWF REG, 1 Before Instruction $\begin{array}{rcl} \mathsf{WREG} &=& \mathsf{0x17} \\ \mathsf{REG} &=& \mathsf{0xC2} \end{array}$ After Instruction WREG = 0x17 REG = 0x02 | BCF | : | Bit Clear | f | | | | | | |-------|--------------------------------------|-----------------------------------|-----------------------------------|-------|-----|---------------------|--|--| | Synt | ax: | [label] B | [ label ] BCF f,b | | | | | | | Ope | rands: | $0 \le f \le 255$ $0 \le b \le 7$ | $0 \le f \le 255$ $0 \le b \le 7$ | | | | | | | Ope | Operation: $0 \rightarrow (f < b >)$ | | | | | | | | | State | us Affected: | None | None | | | | | | | Enco | oding: | 1000 | 1bbb ffff f | | | ffff | | | | Des | cription: | Bit 'b' in reg | jister 'f' is | clear | ed. | | | | | Wor | ds: | 1 | | | | | | | | Cycl | es: | 1 | 1 | | | | | | | Q C | ycle Activity: | | | | | | | | | | Q1 | Q2 | Q3 | 3 | | Q4 | | | | | Decode | Read<br>register 'f' | Exec | ute | | Write<br>gister 'f' | | | Example: BCF FLAG\_REG, 7 Before Instruction FLAG\_REG = 0xC7 After Instruction FLAG\_REG = 0x47 **CLRWDT Clear Watchdog Timer** Syntax: [label] CLRWDT Operands: None Operation: $00h \to WDT$ $0 \rightarrow WDT$ postscaler, $1 \rightarrow \overline{TO}$ $1 \rightarrow \overline{PD}$ TO, PD Status Affected: Encoding: 0000 0000 0000 0100 Description: CLRWDT instruction resets the watchdog timer. It also resets the prescaler of the WDT. Status bits $\overline{\text{TO}}$ and $\overline{\text{PD}}$ are set. Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|----------------------------|---------|-----| | Decode | Read<br>register<br>ALUSTA | Execute | NOP | Example: CLRWDT Before Instruction WDT counter ? After Instruction WDT counter 0x00 WDT Postscaler 0 TO 1 $\overline{\mathsf{PD}}$ | COMF | Compler | ment f | | | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|------| | Syntax: | [ label ] | COMF | f,d | | | Operands: | $0 \le f \le 25$ $d \in [0,1]$ | 55 | | | | Operation: | $(\overline{f}) \rightarrow ($ | dest) | | | | Status Affected: | Z | | | | | Encoding: | 0001 | 001d | ffff | ffff | | Description: | The contents of register 'f' are complemented. If 'd' is 0 the result is stored in WREG. If 'd' is 1 the result is stored back in register 'f'. | | | | | Words: | 1 | | | | | Cycles: | 1 | | | | | Q Cvcle Activity: | | | | | Read register 'f' COMF Q2 Q3 Execute REG1,0 Q4 Write register 'f' Before Instruction REG1 0x13 After Instruction Q1 Decode Example: REG1 0x13 WREG 0xEC | CPFSLT | | f with WREG | i, | DAW | Decimal Adj | ust WREG Register | |--------------------------|----------------------------------------------|------------------------------------------------------|------------------------|--------------------------------------------------------------|---------------------------------------|-----------------------------------------------------------------------------| | | skip if f < | | | Syntax: | [ <i>label</i> ] DAW | f,s | | Syntax: | [label] ( | CPFSLT f | | Operands: | $0 \leq f \leq 255$ | | | Operands: | $0 \le f \le 25$ | 5 | | | s ∈ [0,1] | | | Operation: | (f) – (WREG<br>skip if (f) <<br>(unsigned of | | | Operation: | • | >>9] .OR. [DC = 1] then<br>0> + 6 $\rightarrow$ f<3:0>, s<3:0>; | | Status Affected: | None | . , | | | WREG<3:0 | $0> \to f<3:0>, s<3:0>;$ | | Encoding: | 0011 | 0000 fff | f ffff | | If [WREG<7:4> | >>9] .OR. [C = 1] then | | Description: | location 'f' t<br>performing | the contents of<br>to the contents<br>an unsigned su | of WREG by ubtraction. | Status Affected | else<br>WREG<7:4 | 4> + 6 → f<7:4>, s<7:4><br>4> → f<7:4>, s<7:4> | | | | en the fetched in | | Encoding: | 0010 11 | lls ffff ffff | | | discarded a instead mation. | and an NOP is eath | executed | Description: | WREG resulting tion of two variations | ne eight bit value in<br>ng from the earlier addi-<br>ables (each in packed | | Words: | 1 | | | | packed BCD re | nd produces a correct esult. | | Cycles: | 1 (2) | | | | | t is placed in Data | | Q Cycle Activity: | | | | | memo<br>WRE | ory location 'f' and<br>G. | | Q1<br>Decode | Q2<br>Read | Q3<br>Execute | Q4<br>NOP | | | t is placed in Data | | Decode | register 'f' | Execute | NOP | | memo | ory location 'f'. | | If skip: | | | | Words: | 1 | | | Q1 | Q2 | Q3 | Q4 | Cycles: | 1 | | | Forced NOP | NOP | Execute | NOP | Q Cycle Activit | = | | | Example: Before Instru | NLESS<br>LESS | CPFSLT REG<br>:<br>: | | Q1<br>Decode | Q2<br>Read<br>register 'f' | Q3 Q4 Execute Write register 'f' and other | | PC | | ddress (HERE) | | | | specified register | | W | = ? | | | Example1: | DAW REG1, | , , | | After Instruct<br>If REG | | REG; | | Example i: Before Ins | | U | | PC<br>If REG<br>PC | = Ac<br>≥ W | ddress (LESS) REG; ddress (NLESS | ) | WREG<br>REG1<br>C<br>DC | $\Theta = 0xA5$ | | | | | | | After Instr<br>WREG<br>REG1<br>C<br>DC<br><u>Example 2</u> : | $\Theta = 0x05$ | | | | | | | Before Ins<br>WREG<br>REG1<br>C<br>DC | G = 0xCE | | After Instruction WREG = REG1 DC 0x24 0x24 0 | INCF | Increme | nt f | | | | | |-------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------|------|--|--| | Syntax: | [ label ] | INCF f | ,d | | | | | Operands: | $0 \le f \le 25$ $d \in [0,1]$ | $0 \le f \le 255$<br>$d \in [0,1]$ | | | | | | Operation: | (f) + 1 $\rightarrow$ | $(f) + 1 \rightarrow (dest)$ | | | | | | Status Affected: | OV, C, DC, Z | | | | | | | Encoding: | 0001 | 010d | ffff | ffff | | | | Description: | mented. If WREG. If | The contents of register 'f' are incremented. If 'd' is 0 the result is placed in WREG. If 'd' is 1 the result is placed back in register 'f'. | | | | | | Words: | 1 | | | | | | | Cycles: | 1 | | | | | | | Q Cycle Activity: | | | | | | | | Q1 | Q2 | Q3 | 3 | Q4 | | | | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-------------| | Decode | Read | Execute | Write to | | | register 'f' | | destination | Example: INCF CNT, 1 Before Instruction CNT = 0xFF Z = 0 C = ? After Instruction $\begin{array}{rcl} {\sf CNT} & = & {\sf 0x00} \\ {\sf Z} & = & 1 \\ {\sf C} & = & 1 \end{array}$ | INC | FSZ | Incremen | nt f, skip | if 0 | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------------------|-------------|--------------------------------------------|-----|--------------------|--| | Syn | tax: | [ label ] | INCFSZ | f,d | | | | | Ope | rands: | $0 \le f \le 258$ $d \in [0,1]$ | 5 | | | | | | Ope | ration: | (f) + 1 $\rightarrow$ skip if res | | | | | | | Stat | us Affected: | None | | | | | | | Enc | oding: | 0001 | 111d | fff | f | ffff | | | Description: The contents of register 'f' are incomented. If 'd' is 0 the result is place WREG. If 'd' is 1 the result is place back in register 'f'. If the result is 0, the next instruction which is already fetched, is discar and an NOP is executed instead or it a two-cycle instruction. | | | | placed in<br>placed<br>uction,<br>scarded, | | | | | Wor | ds: | 1 | 1 | | | | | | Cycl | les: | 1(2) | 1(2) | | | | | | QC | ycle Activity: | | | | | | | | | Q1 | Q2 | Q3 | 3 | | Q4 | | | | Decode | Read register 'f' | Execu | ute | l . | Vrite to stination | | | If sk | ip: | | | | | | | | | Q1 | Q2 | Q3 | 3 | | Q4 | | | | Forced NOP | NOP | Execu | ute | | NOP | | | <u>Exa</u> | mple: | HERE<br>NZERO<br>ZERO | INCFSZ<br>: | CN | Т, | 1 | | | | Before Instru<br>PC | | S (HERE | ) | | | | | After Instruction CNT = CNT + 1 If CNT = 0; PC = Address(ZERO) | | | | | | | | If CNT ≠ PC = 0; Address (NZERO) | MOVLR | Move Lit<br>BSR | eral to h | igh nibb | le in | | |-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------|-------|--| | Syntax: | [ label ] | MOVLR | k | | | | Operands: | $0 \le k \le 15$ | 5 | | | | | Operation: | $k \rightarrow (BSR < 7:4>)$ | | | | | | Status Affected: | None | | | | | | Encoding: | 1011 | 101x | kkkk | uuuu | | | Description: | The 4-bit literal 'k' is loaded into the most significant 4-bits of the Bank Select Register (BSR). Only the high 4-bits of the Bank Select Register are affected. The lower half of the BSR is unchanged. The assembler will encode the "u" fields as 0. | | | | | | Words: | 1 | | | | | | Cycles: | 1 | | | | | | Q Cycle Activity: | | | | | | | | Q1 | Q2 | Q3 | Q4 | |-----|--------|-----------------------|---------|-------------------------------------| | | Decode | Read literal<br>'k:u' | Execute | Write<br>literal 'k' to<br>BSR<7:4> | | Exa | mple: | MOVLR 5 | | | Before Instruction BSR register = 0x22 After Instruction BSR register = 0x52 **Note:** This instruction is not available in the PIC17C42 device. | MO\ | /LW | Move Lit | Move Literal to WREG | | | | | | | |-------|-------------------|---------------------|------------------------|----------|----------|------------------|--|--|--| | Synt | ax: | [ label ] | MOVLW | / k | | | | | | | Ope | rands: | $0 \le k \le 25$ | $0 \le k \le 255$ | | | | | | | | Ope | ration: | $k \to (WR$ | $k \rightarrow (WREG)$ | | | | | | | | State | us Affected: | None | | | | | | | | | Enco | oding: | 1011 | 0000 | kkk | kkk kkkk | | | | | | Des | cription: | The eight WREG. | bit literal ' | k' is lo | adeo | d into | | | | | Wor | ds: | 1 | 1 | | | | | | | | Cycl | es: | 1 | | | | | | | | | Q C | Q Cycle Activity: | | | | | | | | | | | Q1 | Q2 | Q | 3 | | Q4 | | | | | | Decode | Read<br>literal 'k' | Exec | ute | | /rite to<br>VREG | | | | Example: MOVLW 0x5A After Instruction WREG = 0x5A Applicable Devices 42 R42 42A 43 R43 44 ### 17.4 Timing Diagrams and Specifications #### FIGURE 17-2: EXTERNAL CLOCK TIMING TABLE 17-2: EXTERNAL CLOCK TIMING REQUIREMENTS | Parameter<br>No. | Sym | Characteristic | Min | Тур† | Max | Units | Conditions | |------------------|-------|-----------------------------------|------|--------|-------|-------|---------------------------| | | Fosc | External CLKIN Frequency | DC | _ | 16 | MHz | EC osc mode - PIC17C42-16 | | | | (Note 1) | DC | _ | 25 | MHz | - PIC17C42-25 | | | | Oscillator Frequency | DC | _ | 4 | MHz | RC osc mode | | | | (Note 1) | 1 | _ | 16 | MHz | XT osc mode - PIC17C42-16 | | | | | 1 | _ | 25 | MHz | - PIC17C42-25 | | | | | DC | _ | 2 | MHz | LF osc mode | | 1 | Tosc | External CLKIN Period | 62.5 | _ | _ | ns | EC osc mode - PIC17C42-16 | | | | (Note 1) | 40 | _ | _ | ns | - PIC17C42-25 | | | | Oscillator Period | 250 | _ | _ | ns | RC osc mode | | | | (Note 1) | 62.5 | _ | 1,000 | ns | XT osc mode - PIC17C42-16 | | | | | 40 | _ | 1,000 | ns | - PIC17C42-25 | | | | | 500 | _ | _ | ns | LF osc mode | | 2 | Tcy | Instruction Cycle Time (Note 1) | 160 | 4/Fosc | DC | ns | | | 3 | TosL, | Clock in (OSC1) High or Low Time | 10 ‡ | _ | _ | ns | EC oscillator | | | TosH | | | | | | | | 4 | TosR, | Clock in (OSC1) Rise or Fall Time | _ | _ | 5 ‡ | ns | EC oscillator | | | TosF | | | | | | | <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested Note 1: Instruction cycle period (TcY) equals four times the input oscillator time-base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1 pin. When an external clock input is used, the "Max." cycle time limit is "DC" (no clock) for all devices. <sup>†</sup> These parameters are for design guidance only and are not tested, nor characterized. Applicable Devices 42 R42 42A 43 R43 44 FIGURE 18-17: IoL vs. Vol, VDD = 5V FIGURE 18-18: VTH (INPUT THRESHOLD VOLTAGE) OF I/O PINS (TTL) VS. VDD Applicable Devices 42 R42 42A 43 R43 44 ### FIGURE 19-5: TIMERO CLOCK TIMINGS **TABLE 19-5: TIMERO CLOCK REQUIREMENTS** | Parameter No. | Sym | Characteristic | | Min | Тур† | Max | Units | Conditions | |---------------|------|------------------------|----------------|---------------------------------|------|-----|-------|--------------------| | 40 | Tt0H | T0CKI High Pulse Width | No Prescaler | 0.5Tcy + 20 § | _ | _ | ns | | | | | | With Prescaler | 10* | _ | _ | ns | | | 41 | Tt0L | T0CKI Low Pulse Width | No Prescaler | 0.5Tcy + 20 § | _ | _ | ns | | | | | | With Prescaler | 10* | _ | _ | ns | | | 42 | Tt0P | T0CKI Period | | Greater of: | _ | _ | ns | N = prescale value | | | | | | 20 ns or <u>Tcy + 40 §</u><br>N | | | | (1, 2, 4,, 256) | - These parameters are characterized but not tested. - † Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - § This specification ensured by design. FIGURE 19-6: TIMER1, TIMER2, AND TIMER3 CLOCK TIMINGS TABLE 19-6: TIMER1, TIMER2, AND TIMER3 CLOCK REQUIREMENTS | Parameter | | | | Тур | | | | |-----------|-----------|---------------------------------------------------------------|-----------------|-----|-------------|-------|------------------------------------| | No. | Sym | Characteristic | Min | † | Max | Units | Conditions | | 45 | Tt123H | TCLK12 and TCLK3 high time | 0.5Tcy + 20 § | _ | | ns | | | 46 | Tt123L | TCLK12 and TCLK3 low time | 0.5Tcy + 20 § | _ | _ | ns | | | 47 | Tt123P | TCLK12 and TCLK3 input period | Tcy + 40 §<br>N | _ | <del></del> | | N = prescale value<br>(1, 2, 4, 8) | | 48 | TckE2tmrl | Delay from selected External Clock Edge to<br>Timer increment | 2Tosc § | | 6Tosc § | | | - \* These parameters are characterized but not tested. - † Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - § This specification ensured by design. Applicable Devices 42 R42 42A 43 R43 44 FIGURE 19-11: MEMORY INTERFACE WRITETIMING (NOT SUPPORTED IN PIC17LC4X DEVICES) TABLE 19-11: MEMORY INTERFACE WRITE REQUIREMENTS (NOT SUPPORTED IN PIC17LC4X DEVICES) | Parameter<br>No. | Sym | Characteristic | Min | Typ† | Max | Units | Conditions | |------------------|----------|-------------------------------------------------------|--------------|-----------|-----|-------|------------| | 150 | TadV2alL | AD<15:0> (address) valid to ALE↓ (address setup time) | 0.25Tcy - 10 | _ | _ | ns | | | 151 | TalL2adI | ALE↓ to address out invalid (address hold time) | 0 | _ | _ | ns | | | 152 | TadV2wrL | Data out valid to <del>WR</del> ↓ (data setup time) | 0.25Tcy - 40 | _ | _ | ns | | | 153 | TwrH2adl | WR↑ to data out invalid (data hold time) | _ | 0.25Tcy § | _ | ns | | | 154 | TwrL | WR pulse width | _ | 0.25Tcy § | _ | ns | | These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. <sup>§</sup> This specification ensured by design. Applicable Devices | 42 | R42 | 42A | 43 | R43 | 44 FIGURE 20-9: TYPICAL IPD vs. VDD WATCHDOG DISABLED 25°C FIGURE 20-10: MAXIMUM IPD vs. VDD WATCHDOG DISABLED Applicable Devices | 42 | R42 | 42A | 43 | R43 | 44 FIGURE 20-19: VTH, VIL of I/O PINS (SCHMITT TRIGGER) VS. VDD FIGURE 20-20: VTH (INPUT THRESHOLD VOLTAGE) OF OSC1 INPUT (IN XT AND LF MODES) vs. VDD ### 21.4 44-Lead Plastic Surface Mount (MQFP 10x10 mm Body 1.6/0.15 mm Lead Form) | | Package Group: Plastic MQFP | | | | | | | | | |--------|-----------------------------|-------------|-----------|--------|-------|-----------|--|--|--| | | | Millimeters | | Inches | | | | | | | Symbol | Min | Max | Notes | Min | Max | Notes | | | | | α | 0° | 7° | | 0° | 7° | | | | | | Α | 2.000 | 2.350 | | 0.078 | 0.093 | | | | | | A1 | 0.050 | 0.250 | | 0.002 | 0.010 | | | | | | A2 | 1.950 | 2.100 | | 0.768 | 0.083 | | | | | | b | 0.300 | 0.450 | Typical | 0.011 | 0.018 | Typical | | | | | С | 0.150 | 0.180 | | 0.006 | 0.007 | | | | | | D | 12.950 | 13.450 | | 0.510 | 0.530 | | | | | | D1 | 9.900 | 10.100 | | 0.390 | 0.398 | | | | | | D3 | 8.000 | 8.000 | Reference | 0.315 | 0.315 | Reference | | | | | E | 12.950 | 13.450 | | 0.510 | 0.530 | | | | | | E1 | 9.900 | 10.100 | | 0.390 | 0.398 | | | | | | E3 | 8.000 | 8.000 | Reference | 0.315 | 0.315 | Reference | | | | | е | 0.800 | 0.800 | | 0.031 | 0.032 | | | | | | L | 0.730 | 1.030 | | 0.028 | 0.041 | | | | | | N | 44 | 44 | | 44 | 44 | | | | | | СР | 0.102 | _ | | 0.004 | _ | | | | | ### E.7 PIC16C9XX Family Of Devices All PIC16CXX Family devices use serial programming with clock pin RB6 and data pin RB7. Please contact your local Microchip representative for availability of this package. Note #### **INDEX** CA1IE ......23 CA1IF ......24 CA1OVF ......72 Α CA2ED0 ......71 CA2ED1 ......71 ADDLW ......112 CA2H ......20, 35 ADDWF ......112 CA2IE ......23, 78 ADDWFC ......113 CA2IF ......24, 78 ALU ......9 ALU STATUS Register (ALUSTA) ......36 CA2OVF ......72 ALUSTA ......34, 36, 108 Calculating Baud Rate Error .....86 ALUSTA Register .......36 CALL ......39, 117 ANDLW ......113 Capacitor Selection ANDWF ......114 Ceramic Resonators ......101 Application Notes Crystal Oscillator ......101 AN552 ......55 Capture ......71, 78 Assembler .......144 Capture Sequence to Read Example ......78 Asynchronous Master Transmission ......90 Capture1 Asynchronous Transmitter ......89 Mode ......71 Overflow ......72 Capture2 В Mode 71 Overflow .......72 Bank Select Register (BSR) ......42 Carry (C) ......9 Banking .......42 Ceramic Resonators ......100 Baud Rate Formula ......86 Circular Buffer ......39 Baud Rate Generator (BRG) ......86 Clearing the Prescaler ......103 **Baud Rates** Clock/Instruction Cycle (Figure) ......14 Asynchronous Mode ......88 Clocking Scheme/Instruction Cycle (Section) ......14 Synchronous Mode ......87 CLRF ......117 BCF ......114 CLRWDT ......118 Bit Manipulation ......108 Code Protection .......99, 106 **Block Diagrams** COMF ......118 On-chip Reset Circuit ......15 Configuration PIC17C42 ......10 Bits ......100 PORTD ......60 Locations ......100 Oscillator ......100 Word ......99 RA0 and RA1 .....53 CPFSEQ ......119 RA2 and RA3 ......54 CPFSGT ......119 RA4 and RA5 ......54 CPFSLT ......120 RB3:RB2 Port Pins ......56 CPU STATUS Register (CPUSTA) ......37 RB7:RB4 and RB1:RB0 Port Pins ......55 CPUSTA ......34, 37, 105 RC7:RC0 Port Pins ......58 CREN ......84 Timer3 with One Capture and One Period Register .. 78 Crystal Operation, Overtone Crystals ......101 TMR1 and TMR2 in 16-bit Timer/Counter Mode ....... 74 Crystal or Ceramic Resonator Operation ......100 TMR1 and TMR2 in Two 8-bit Timer/Counter Mode .. 73 TMR3 with Two Capture Registers ......79 CSRC ......83 WDT ......104 BORROW .......9 BRG ......86 D BSF ......115 Data Memory BSR ......34, 42 GPR ......29, 32 BSR Operation ......42 Indirect Addressing ......39 BTFSC ......115 Organization ......32 BTFSS ......116 SFR ......29, 32 BTG .......116 Transfer to Program Memory ......43 DAW ......120 DC ......9, 36 C DDRB ......19, 34, 55 DDRC ......19, 34, 58 DDRD ......19, 34, 60 C Compiler (MP-C) .......145 DDRE ......19, 34, 62 DECF ......121 CA1ED0 ......71 DECFSNZ ......122 CA1ED1 ......71 DECFSZ ......121