# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                 |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | PIC                                                                      |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 33MHz                                                                    |
| Connectivity               | UART/USART                                                               |
| Peripherals                | POR, PWM, WDT                                                            |
| Number of I/O              | 33                                                                       |
| Program Memory Size        | 16KB (8K x 16)                                                           |
| Program Memory Type        | ОТР                                                                      |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 454 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 6V                                                                |
| Data Converters            | -                                                                        |
| Oscillator Type            | External                                                                 |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 44-QFP                                                                   |
| Supplier Device Package    | 44-MQFP (10x10)                                                          |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic17c44-33-pq |
|                            |                                                                          |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Register  | Address | Power-on Reset | MCLR Reset<br>WDT Reset | Wake-up from SLEEF<br>through interrupt |
|-----------|---------|----------------|-------------------------|-----------------------------------------|
| Bank 2    |         | -              |                         | ·                                       |
| TMR1      | 10h     | XXXX XXXX      | սսսս սսսս               | uuuu uuuu                               |
| TMR2      | 11h     | xxxx xxxx      | uuuu uuuu               | uuuu uuuu                               |
| TMR3L     | 12h     | xxxx xxxx      | uuuu uuuu               | uuuu uuuu                               |
| TMR3H     | 13h     | xxxx xxxx      | uuuu uuuu               | uuuu uuuu                               |
| PR1       | 14h     | xxxx xxxx      | uuuu uuuu               | uuuu uuuu                               |
| PR2       | 15h     | xxxx xxxx      | uuuu uuuu               | uuuu uuuu                               |
| PR3/CA1L  | 16h     | XXXX XXXX      | นนนน นนนน               | uuuu uuuu                               |
| PR3/CA1H  | 17h     | XXXX XXXX      | uuuu uuuu               | սսսս սսսս                               |
| Bank 3    |         |                |                         |                                         |
| PW1DCL    | 10h     | xx             | uu                      | uu                                      |
| PW2DCL    | 11h     | xx             | uu                      | uu                                      |
| PW1DCH    | 12h     | XXXX XXXX      | นนนน นนนน               | uuuu uuuu                               |
| PW2DCH    | 13h     | XXXX XXXX      | นนนน นนนน               | uuuu uuuu                               |
| CA2L      | 14h     | xxxx xxxx      | uuuu uuuu               | uuuu uuuu                               |
| CA2H      | 15h     | XXXX XXXX      | นนนน นนนน               | uuuu uuuu                               |
| TCON1     | 16h     | 0000 0000      | 0000 0000               | uuuu uuuu                               |
| TCON2     | 17h     | 0000 0000      | 0000 0000               | uuuu uuuu                               |
| Unbanked  |         |                |                         |                                         |
| PRODL (5) | 18h     | XXXX XXXX      | นนนน นนนน               | นนนน นนนน                               |
| PRODH (5) | 19h     | xxxx xxxx      | uuuu uuuu               | uuuu uuuu                               |

#### TABLE 4-4: INITIALIZATION CONDITIONS FOR SPECIAL FUNCTION REGISTERS (Cont.'d)

Legend: u = unchanged, x = unknown, - = unimplemented read as '0', q = value depends on condition. Note 1: One or more bits in INTSTA, PIR will be affected (to cause wake-up).

2: When the wake-up is due to an interrupt and the GLINTD bit is cleared, the PC is loaded with the interrupt vector.

3: See Table 4-3 for reset value of specific condition.

4: Only applies to the PIC17C42.

5: Does not apply to the PIC17C42.

| TABLE 6-3: | SPECIAL FUNCTION REGISTERS |
|------------|----------------------------|
|------------|----------------------------|

| Address            | Name          | Bit 7                                     | Bit 6                                    | Bit 5         | Bit 4        | Bit 3        | Bit 2           | Bit 1          | Bit 0           | Value on<br>Power-on<br>Reset | Value on all<br>other<br>resets (3) |
|--------------------|---------------|-------------------------------------------|------------------------------------------|---------------|--------------|--------------|-----------------|----------------|-----------------|-------------------------------|-------------------------------------|
| Unbank             | ed            | •                                         |                                          |               |              | •            |                 |                | •               |                               |                                     |
| 00h                | INDF0         | Uses con                                  | tents of FSI                             | R0 to addres  | s data mem   | ory (not a p | hysical regis   | ster)          |                 |                               |                                     |
| 01h                | FSR0          | Indirect d                                | ata memory                               | address po    | inter 0      |              |                 |                |                 | XXXX XXXX                     | uuuu uuuu                           |
| 02h                | PCL           | Low orde                                  | r 8-bits of P                            | С             |              |              |                 |                |                 | 0000 0000                     | 0000 0000                           |
| 03h <sup>(1)</sup> | PCLATH        | Holding re                                | egister for u                            | pper 8-bits o | of PC        |              |                 |                |                 | 0000 0000                     | uuuu uuuu                           |
| 04h                | ALUSTA        | FS3                                       | FS2                                      | FS1           | FS0          | OV           | Z               | DC             | С               | 1111 xxxx                     | 1111 uuuu                           |
| 05h                | TOSTA         | INTEDG                                    | TOSE                                     | TOCS          | PS3          | PS2          | PS1             | PS0            | —               | 0000 000-                     | 0000 000-                           |
| 06h <b>(2)</b>     | CPUSTA        | _                                         | _                                        | STKAV         | GLINTD       | TO           | PD              | _              | _               | 11 11                         | 11 qq                               |
| 07h                | INTSTA        | PEIF                                      | TOCKIF                                   | T0IF          | INTF         | PEIE         | TOCKIE          | TOIE           | INTE            | 0000 0000                     | 0000 0000                           |
| 08h                | INDF1         | Uses con                                  | tents of FSI                             | R1 to addres  | s data mem   | ory (not a p | hysical regis   | ster)          |                 |                               |                                     |
| 09h                | FSR1          | Indirect d                                | ata memory                               | address po    | inter 1      |              | , ,             |                |                 | xxxx xxxx                     | uuuu uuuu                           |
| 0Ah                | WREG          | Working r                                 | egister                                  |               |              |              |                 |                |                 | xxxx xxxx                     | uuuu uuuu                           |
| 0Bh                | TMR0L         | TMR0 reg                                  | gister; low b                            | yte           |              |              |                 |                |                 | xxxx xxxx                     | uuuu uuuu                           |
| 0Ch                | TMR0H         | TMR0 reg                                  | TMR0 register; high byte                 |               |              |              |                 |                |                 |                               | uuuu uuuu                           |
| 0Dh                | TBLPTRL       | Low byte                                  | Low byte of program memory table pointer |               |              |              |                 |                |                 |                               | (4)                                 |
| 0Eh                | TBLPTRH       | High byte of program memory table pointer |                                          |               |              |              |                 |                |                 | (4)                           | (4)                                 |
| 0Fh                | BSR           | Bank sele                                 | ect register                             |               |              |              |                 |                |                 | 0000 0000                     | 0000 0000                           |
| Bank 0             |               | 1                                         |                                          |               |              |              |                 |                |                 | I                             |                                     |
| 10h                | PORTA         | RBPU                                      | _                                        | RA5           | RA4          | RA3          | RA2             | RA1/T0CKI      | RA0/INT         | 0-xx xxxx                     | 0-uu uuuu                           |
| 11h                | DDRB          | Data dire                                 | ction registe                            | er for PORTE  | 3            |              |                 |                |                 | 1111 1111                     | 1111 1111                           |
| 12h                | PORTB         | PORTB d                                   | ata latch                                |               |              |              |                 |                |                 | xxxx xxxx                     | uuuu uuuu                           |
| 13h                | RCSTA         | SPEN                                      | RX9                                      | SREN          | CREN         | —            | FERR            | OERR           | RX9D            | 0000 -00x                     | 0000 -00u                           |
| 14h                | RCREG         | Serial por                                | t receive re                             | gister        |              |              |                 |                |                 | xxxx xxxx                     | uuuu uuuu                           |
| 15h                | TXSTA         | CSRC                                      | TX9                                      | TXEN          | SYNC         | —            | —               | TRMT           | TX9D            | 00001x                        | 00001u                              |
| 16h                | TXREG         | Serial por                                | t transmit re                            | egister       |              |              |                 |                |                 | xxxx xxxx                     | uuuu uuuu                           |
| 17h                | SPBRG         | Baud rate                                 | generator                                | register      |              |              |                 |                |                 | xxxx xxxx                     | uuuu uuuu                           |
| Bank 1             |               |                                           |                                          |               |              |              |                 |                |                 |                               |                                     |
| 10h                | DDRC          | Data dire                                 | ction registe                            | er for PORT   | 2            |              |                 |                |                 | 1111 1111                     | 1111 1111                           |
| 11h                | PORTC         | RC7/<br>AD7                               | RC6/<br>AD6                              | RC5/<br>AD5   | RC4/<br>AD4  | RC3/<br>AD3  | RC2/<br>AD2     | RC1/<br>AD1    | RC0/<br>AD0     | xxxx xxxx                     | uuuu uuuu                           |
| 12h                | DDRD          | Data dire                                 | ction registe                            | er for PORTI  | )            |              |                 |                |                 | 1111 1111                     | 1111 1111                           |
| 4.01-              | PORTD         | RD7/<br>AD15                              | RD6/<br>AD14                             | RD5/<br>AD13  | RD4/<br>AD12 | RD3/<br>AD11 | RD2/<br>AD10    | RD1/<br>AD9    | RD0/<br>AD8     | xxxx xxxx                     | uuuu uuuu                           |
| 13h                |               | Data dira                                 | ction reaiste                            | er for PORTE  | -            |              |                 | 1              |                 | 111                           | 111                                 |
| 13h<br>14h         | DDRE          | Data dire                                 |                                          |               |              |              |                 | -              |                 |                               |                                     |
|                    | DDRE<br>PORTE | Data dire                                 | _                                        | _             | _            | _            | RE2/WR          | RE1/OE         | RE0/ALE         | xxx                           | uuu                                 |
| 14h                |               | RBIF                                      | —<br>TMR3IF                              | —<br>TMR2IF   | —<br>TMR1IF  | —<br>CA2IF   | RE2/WR<br>CA1IF | RE1/OE<br>TXIF | RE0/ALE<br>RCIF | xxx<br>0000 0010              | uuu<br>0000 0010                    |

x = unknown, u = unchanged, - = unimplemented read as '0', q - value depends on condition. Shaded cells are unimplemented, read as '0'. The upper byte of the program counter is not directly accessible. PCLATH is a holding register for PC<15:8> whose contents are updated Legend: Note 1:

from or transferred to the upper byte of the program counter. The TO and PD status bits in CPUSTA are not affected by a MCLR reset. 2:

3: Other (non power-up) resets include: external reset through MCLR and the Watchdog Timer Reset.

4:

The following values are for both TBLPTRL and TBLPTRH: All PIC17C4X devices (Power-on Reset 0000 0000) and (All other resets 0000 0000) except the PIC17C42 (Power-on Reset xxxx xxxx) and (All other resets uuuu uuuu)

5: The PRODL and PRODH registers are not implemented on the PIC17C42.

#### 6.2.2.3 TMR0 STATUS/CONTROL REGISTER (T0STA)

This register contains various control bits. Bit7 (INTEDG) is used to control the edge upon which a signal on the RA0/INT pin will set the RB0/INT interrupt flag. The other bits configure the Timer0 prescaler and clock source. (Figure 11-1).

#### FIGURE 6-9: T0STA REGISTER (ADDRESS: 05h, UNBANKED)

| R/W - 0        | R/W - 0                                                            | R/W - 0                                          | R/W - 0                                                            | R/W - 0                    | R/W - 0                  | R/W - 0     | U - 0 |                                                                                                       |
|----------------|--------------------------------------------------------------------|--------------------------------------------------|--------------------------------------------------------------------|----------------------------|--------------------------|-------------|-------|-------------------------------------------------------------------------------------------------------|
| INTEDG<br>bit7 | TOSE                                                               | TOCS                                             | PS3                                                                | PS2                        | PS1                      | PS0         | bit0  | R = Readable bit<br>W = Writable bit<br>U = Unimplemented,<br>reads as '0'<br>-n = Value at POR reset |
| bit 7:         | INTEDG: R<br>This bit sele<br>1 = Rising e<br>0 = Falling e        | ects the ed<br>edge of RA                        | ge upon w<br>0/INT pin g                                           | hich the in<br>generates i | terrupt is d<br>nterrupt | etected.    |       |                                                                                                       |
| bit 6:         |                                                                    | ects the ed<br>S = 0<br>edge of RA<br>edge of RA | ge upon w<br>1/T0CKI pi                                            | hich TMRC                  | nts TMR0 a               | and/or gene |       | CKIF interrupt<br>CKIF interrupt                                                                      |
| bit 5:         | <b>TOCS</b> : Time<br>This bit sele<br>1 = Internal<br>0 = TOCKI   | ects the clo<br>instruction                      | ock source                                                         | for Timer0                 |                          |             |       |                                                                                                       |
| bit 4-1:       | PS3:PS0: 7<br>These bits                                           |                                                  |                                                                    |                            | ner0.                    |             |       |                                                                                                       |
|                | PS3:PS0                                                            | Pre                                              | scale Valu                                                         | е                          |                          |             |       |                                                                                                       |
|                | 0000<br>001<br>0010<br>010<br>0100<br>0101<br>0110<br>0111<br>1xxx |                                                  | 1:1<br>1:2<br>1:4<br>1:8<br>1:16<br>1:32<br>1:64<br>1:128<br>1:256 |                            |                          |             |       |                                                                                                       |
| bit 0:         | Unimplem                                                           | <b>ented</b> : Rea                               | id as '0'                                                          |                            |                          |             |       |                                                                                                       |

#### 7.1 <u>Table Writes to Internal Memory</u>

A table write operation to internal memory causes a long write operation. The long write is necessary for programming the internal EPROM. Instruction execution is halted while in a long write cycle. The long write will be terminated by any enabled interrupt. To ensure that the EPROM location has been well programmed, a minimum programming time is required (see specification #D114). Having only one interrupt enabled to terminate the long write ensures that no unintentional interrupts will prematurely terminate the long write.

The sequence of events for programming an internal program memory location should be:

- 1. Disable all interrupt sources, except the source to terminate EPROM program write.
- 2. Raise MCLR/VPP pin to the programming voltage.
- 3. Clear the WDT.
- 4. Do the table write. The interrupt will terminate the long write.
- 5. Verify the memory location (table read).
  - **Note:** Programming requirements must be met. See timing specification in electrical specifications for the desired device. Violating these specifications (including temperature) may result in EPROM locations that are not fully programmed and may lose their state over time.

#### 7.1.1 TERMINATING LONG WRITES

An interrupt source or reset are the only events that terminate a long write operation. Terminating the long write from an interrupt source requires that the interrupt enable and flag bits are set. The GLINTD bit only enables the vectoring to the interrupt address.

If the TOCKI, RA0/INT, or TMR0 interrupt source is used to terminate the long write; the interrupt flag, of the highest priority enabled interrupt, will terminate the long write and automatically be cleared.

- **Note 1:** If an interrupt is pending, the TABLWT is aborted (an NOP is executed). The highest priority pending interrupt, from the TOCKI, RA0/INT, or TMR0 sources that is enabled, has its flag cleared.
- **Note 2:** If the interrupt is not being used for the program write timing, the interrupt should be disabled. This will ensure that the interrupt is not lost, nor will it terminate the long write prematurely.

If a peripheral interrupt source is used to terminate the long write, the interrupt enable and flag bits must be set. The interrupt flag will not be automatically cleared upon the vectoring to the interrupt vector address.

If the GLINTD bit is cleared prior to the long write, when the long write is terminated, the program will branch to the interrupt vector.

If the GLINTD bit is set prior to the long write, when the long write is terminated, the program will not vector to the interrupt address.

| Interrupt<br>Source     | GLINTD | Enable<br>Bit | Flag<br>Bit | Action                                                                                                              |
|-------------------------|--------|---------------|-------------|---------------------------------------------------------------------------------------------------------------------|
| RA0/INT, TMR0,<br>T0CKI | 0      | 1             | 1           | Terminate long table write (to internal program<br>memory), branch to interrupt vector (branch clears<br>flag bit). |
|                         | 0      | 1             | 0           | None                                                                                                                |
|                         | 1      | 0             | x           | None                                                                                                                |
|                         | 1      | 1             | 1           | Terminate table write, do not branch to interrupt vector (flag is automatically cleared).                           |
| Peripheral              | 0      | 1             | 1           | Terminate table write, branch to interrupt vector.                                                                  |
| •                       | 0      | 1             | 0           | None                                                                                                                |
|                         | 1      | 0             | x           | None                                                                                                                |
|                         | 1      | 1             | 1           | Terminate table write, do not branch to interrupt vector (flag is set).                                             |

#### TABLE 7-1: INTERRUPT - TABLE WRITE INTERACTION

### 9.0 I/O PORTS

The PIC17C4X devices have five I/O ports, PORTA through PORTE. PORTB through PORTE have a corresponding Data Direction Register (DDR), which is used to configure the port pins as inputs or outputs. These five ports are made up of 33 I/O pins. Some of these ports pins are multiplexed with alternate functions.

PORTC, PORTD, and PORTE are multiplexed with the system bus. These pins are configured as the system bus when the device's configuration bits are selected to Microprocessor or Extended Microcontroller modes. In the two other microcontroller modes, these pins are general purpose I/O.

PORTA and PORTB are multiplexed with the peripheral features of the device. These peripheral features are:

- Timer modules
- Capture module
- PWM module
- USART/SCI module
- External Interrupt pin

When some of these peripheral modules are turned on, the port pin will automatically configure to the alternate function. The modules that do this are:

- PWM module
- USART/SCI module

When a pin is automatically configured as an output by a peripheral module, the pins data direction (DDR) bit is unknown. After disabling the peripheral module, the user should re-initialize the DDR bit to the desired configuration.

The other peripheral modules (which require an input) must have their data direction bit configured appropriately.

**Note:** A pin that is a peripheral input, can be configured as an output (DDRx<y> is cleared). The peripheral events will be determined by the action output on the port pin.

### 9.1 PORTA Register

PORTA is a 6-bit wide latch. PORTA does not have a corresponding Data Direction Register (DDR).

Reading PORTA reads the status of the pins.

The RA1 pin is multiplexed with TMR0 clock input, and RA4 and RA5 are multiplexed with the USART functions. The control of RA4 and RA5 as outputs is automatically configured by the USART module.

9.1.1 USING RA2, RA3 AS OUTPUTS

The RA2 and RA3 pins are open drain outputs. To use the RA2 or the RA3 pin(s) as output(s), simply write to the PORTA register the desired value. A '0' will cause the pin to drive low, while a '1' will cause the pin to float (hi-impedance). An external pull-up resistor should be used to pull the pin high. Writes to PORTA will not affect the other pins.

| Note: | When using the RA2 or RA3 pin(s) as out-<br>put(s), read-modify-write instructions (such<br>as BCF, BSF, BTG) on PORTA are not rec-<br>ommended.<br>Such operations read the port pins, do the<br>desired operation, and then write this value<br>to the data latch. This may inadvertently<br>cause the RA2 or RA3 pins to switch from<br>input to output (or vice-versa).<br>It is recommended to use a shadow regis-<br>ter for PORTA. Do the bit operations on this<br>shadow register and then move it to<br>PORTA. |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

#### FIGURE 9-1: RA0 AND RA1 BLOCK DIAGRAM



### FIGURE 12-2: TCON2 REGISTER (ADDRESS: 17h, BANK 3)

| R - 0  | R - 0 R/W - 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | F CA10VF PWM20N PWM10N CA1/PR3 TMR30N TMR20N TMR10N R = Readable bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| bit7   | bit0 W = Writable bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|        | -n = Value at POR reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| bit 7: | <ul> <li>CA2OVF: Capture2 Overflow Status bit</li> <li>This bit indicates that the capture value had not been read from the capture register pair (CA2H:CA2L)</li> <li>before the next capture event occurred. The capture register retains the oldest unread capture value (last capture before overflow). Subsequent capture events will not update the capture register with the Timer3 value until the capture register has been read (both bytes).</li> <li>1 = Overflow occurred on Capture2 register</li> <li>0 = No overflow occurred on Capture2 register</li> </ul> |
| bit 6: | <b>CA1OVF</b> : Capture1 Overflow Status bit<br>This bit indicates that the capture value had not been read from the capture register pair<br>(PR3H/CA2H:PR3L/CA2L) before the next capture event occurred. The capture register retains the old-<br>est unread capture value (last capture before overflow). Subsequent capture events will not update the<br>capture register with the TMR3 value until the capture register has been read (both bytes).<br>1 = Overflow occurred on Capture1 register<br>0 = No overflow occurred on Capture1 register                     |
| bit 5: | <b>PWM2ON</b> : PWM2 On bit<br>1 = PWM2 is enabled (The RB3/PWM2 pin ignores the state of the DDRB<3> bit)<br>0 = PWM2 is disabled (The RB3/PWM2 pin uses the state of the DDRB<3> bit for data direction)                                                                                                                                                                                                                                                                                                                                                                    |
| bit 4: | <b>PWM1ON</b> : PWM1 On bit<br>1 = PWM1 is enabled (The RB2/PWM1 pin ignores the state of the DDRB<2> bit)<br>0 = PWM1 is disabled (The RB2/PWM1 pin uses the state of the DDRB<2> bit for data direction)                                                                                                                                                                                                                                                                                                                                                                    |
| bit 3: | <b>CA1/PR3</b> : CA1/PR3 Register Mode Select bit<br>1 = Enables Capture1 (PR3H/CA1H:PR3L/CA1L is the Capture1 register. Timer3 runs without<br>a period register)<br>0 = Enables the Period register (PR3H/CA1H:PR3L/CA1L is the Period register for Timer3)                                                                                                                                                                                                                                                                                                                 |
| bit 2: | TMR3ON: Timer3 On bit<br>1 = Starts Timer3<br>0 = Stops Timer3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| bit 1: | <b>TMR2ON</b> : Timer2 On bit<br>This bit controls the incrementing of the Timer2 register. When Timer2:Timer1 form the 16-bit timer (T16<br>is set), TMR2ON must be set. This allows the MSB of the timer to increment.<br>1 = Starts Timer2 (Must be enabled if the T16 bit (TCON1<3>) is set)<br>0 = Stops Timer2                                                                                                                                                                                                                                                          |
| bit 0: | TMR1ON: Timer1 On bit<br><u>When T16 is set (in 16-bit Timer Mode)</u><br>1 = Starts 16-bit Timer2:Timer1<br>0 = Stops 16-bit Timer2:Timer1                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|        | <u>When T16 is clear (in 8-bit Timer Mode)</u><br>1 = Starts 8-bit Timer1<br>0 = Stops 8-bit Timer1                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|        | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

#### 12.1.3.3.1 MAX RESOLUTION/FREQUENCY FOR EXTERNAL CLOCK INPUT

The use of an external clock for the PWM time-base (Timer1 or Timer2) limits the PWM output to a maximum resolution of 8-bits. The PWxDCL<7:6> bits must be kept cleared. Use of any other value will distort the PWM output. All resolutions are supported when internal clock mode is selected. The maximum attainable frequency is also lower. This is a result of the timing requirements of an external clock input for a timer (see the Electrical Specification section). The maximum PWM frequency, when the timers clock source is the RB4/TCLK12 pin, is shown in Table 12-3 (standard resolution mode).

#### 12.2 <u>Timer3</u>

Timer3 is a 16-bit timer consisting of the TMR3H and TMR3L registers. TMR3H is the high byte of the timer and TMR3L is the low byte. This timer has an associated 16-bit period register (PR3H/CA1H:PR3L/CA1L). This period register can be software configured to be a second 16-bit capture register.

When the TMR3CS bit (TCON1<2>) is clear, the timer increments every instruction cycle (Fosc/4). When TMR3CS is set, the timer increments on every falling edge of the RB5/TCLK3 pin. In either mode, the TMR3ON bit must be set for the timer to increment. When TMR3ON is clear, the timer will not increment or set the TMR3IF bit.

Timer3 has two modes of operation, depending on the CA1/PR3 bit (TCON2<3>). These modes are:

- · One capture and one period register mode
- Dual capture register mode

The PIC17C4X has up to two 16-bit capture registers that capture the 16-bit value of TMR3 when events are detected on capture pins. There are two capture pins (RB0/CAP1 and RB1/CAP2), one for each capture register. The capture pins are multiplexed with PORTB pins. An event can be:

- · a rising edge
- a falling edge
- every 4th rising edge
- every 16th rising edge

Each 16-bit capture register has an interrupt flag associated with it. The flag is set when a capture is made. The capture module is truly part of the Timer3 block. Figure 12-7 and Figure 12-8 show the block diagrams for the two modes of operation.

| Address       | Name   | Bit 7      | Bit 6  | Bit 5  | Bit 4  | Bit 3   | Bit 2  | Bit 1  | Bit 0  | Value on<br>Power-on<br>Reset | Value on all<br>other<br>resets<br>(Note1) |
|---------------|--------|------------|--------|--------|--------|---------|--------|--------|--------|-------------------------------|--------------------------------------------|
| 16h, Bank 3   | TCON1  | CA2ED1     | CA2ED0 | CA1ED1 | CA1ED0 | T16     | TMR3CS | TMR2CS | TMR1CS | 0000 0000                     | 0000 0000                                  |
| 17h, Bank 3   | TCON2  | CA2OVF     | CA10VF | PWM2ON | PWM10N | CA1/PR3 | TMR3ON | TMR2ON | TMR10N | 0000 0000                     | 0000 0000                                  |
| 10h, Bank 2   | TMR1   | Timer1 reg | ister  |        |        |         |        |        |        | xxxx xxxx                     | uuuu uuuu                                  |
| 11h, Bank 2   | TMR2   | Timer2 reg | ister  |        |        |         |        |        |        | XXXX XXXX                     | uuuu uuuu                                  |
| 16h, Bank 1   | PIR    | RBIF       | TMR3IF | TMR2IF | TMR1IF | CA2IF   | CA1IF  | TXIF   | RCIF   | 0000 0010                     | 0000 0010                                  |
| 17h, Bank 1   | PIE    | RBIE       | TMR3IE | TMR2IE | TMR1IE | CA2IE   | CA1IE  | TXIE   | RCIE   | 0000 0000                     | 0000 0000                                  |
| 07h, Unbanked | INTSTA | PEIF       | T0CKIF | T0IF   | INTF   | PEIE    | TOCKIE | TOIE   | INTE   | 0000 0000                     | 0000 0000                                  |
| 06h, Unbanked | CPUSTA | —          | _      | STKAV  | GLINTD | TO      | PD     | —      | _      | 11 11                         | 11 qq                                      |
| 10h, Bank 3   | PW1DCL | DC1        | DC0    | —      | —      | —       |        |        | _      | xx                            | uu                                         |
| 11h, Bank 3   | PW2DCL | DC1        | DC0    | TM2PW2 | _      | —       |        |        | _      | xx0                           | uu0                                        |
| 12h, Bank 3   | PW1DCH | DC9        | DC8    | DC7    | DC6    | DC5     | DC4    | DC3    | DC2    | xxxx xxxx                     | uuuu uuuu                                  |
| 13h, Bank 3   | PW2DCH | DC9        | DC8    | DC7    | DC6    | DC5     | DC4    | DC3    | DC2    | XXXX XXXX                     | uuuu uuuu                                  |

#### TABLE 12-4: REGISTERS/BITS ASSOCIATED WITH PWM

Legend: x = unknown, u = unchanged, - = unimplemented read as '0', q = value depends on conditions, shaded cells are not used by PWM.

### 13.0 UNIVERSAL SYNCHRONOUS ASYNCHRONOUS RECEIVER TRANSMITTER (USART) MODULE

The USART module is a serial I/O module. The USART can be configured as a full duplex asynchronous system that can communicate with peripheral devices such as CRT terminals and personal computers, or it can be configured as a half duplex synchronous system that can communicate with peripheral devices such as A/D or D/A integrated circuits, Serial EEPROMs etc. The USART can be configured in the following modes:

- Asynchronous (full duplex)
- Synchronous Master (half duplex)
- Synchronous Slave (half duplex)

The SPEN (RCSTA<7>) bit has to be set in order to configure RA4 and RA5 as the Serial Communication Interface.

The USART module will control the direction of the RA4/RX/DT and RA5/TX/CK pins, depending on the states of the USART configuration bits in the RCSTA and TXSTA registers. The bits that control I/O direction are:

- SPEN
- TXEN
- SREN
- CREN
- CSRC

The Transmit Status And Control Register is shown in Figure 13-1, while the Receive Status And Control Register is shown in Figure 13-2.

| <b>D</b> 4 4 4  |                                                                                  |                                                 |                  |             |                       | <b>D</b> (           | <b>D</b> 4 4 4  |                                                      |
|-----------------|----------------------------------------------------------------------------------|-------------------------------------------------|------------------|-------------|-----------------------|----------------------|-----------------|------------------------------------------------------|
| R/W - 0<br>CSRC | R/W - 0<br>TX9                                                                   | R/W - 0<br>TXEN                                 | R/W - 0<br>SYNC  | <u>U-0</u>  | <u>U-0</u>            | <u>R - 1</u><br>TRMT | R/W - x<br>TX9D | R = Readable bit                                     |
| bit7            | 17.9                                                                             | TALM                                            | 51110            |             |                       |                      | bit0            | W = Writable bit-n = Value at POR reset(x = unknown) |
| bit 7:          | <b>CSRC</b> : C<br>Synchron<br>1 = Maste<br>0 = Slave<br>Asynchron<br>Don't care | ous mode<br>r Mode (C<br>mode (Clo<br>nous mode | lock gene        | rated inter | mally from I<br>urce) | BRG)                 |                 |                                                      |
| bit 6:          | <b>TX9</b> : 9-bit<br>1 = Select<br>0 = Select                                   | s 9-bit tra                                     | nsmission        |             |                       |                      |                 |                                                      |
| bit 5:          | <b>TXEN</b> : Tra<br>1 = Transr<br>0 = Transr<br>SREN/CR                         | nit enable<br>nit disable                       | d<br>ed          | in SYNC     | mode                  |                      |                 |                                                      |
| bit 4:          | SYNC: US<br>(Synchror<br>1 = Synch<br>0 = Async                                  | nous/Asyn<br>Ironous m                          | chronous)<br>ode |             |                       |                      |                 |                                                      |
| bit 3-2:        | Unimpler                                                                         | nented: R                                       | ead as '0'       |             |                       |                      |                 |                                                      |
| bit 1:          | <b>TRMT</b> : Tra<br>1 = TSR e<br>0 = TSR fr                                     | empty                                           | ft Registe       | r (TSR) Er  | npty bit              |                      |                 |                                                      |
| bit 0:          | <b>TX9D</b> : 9th                                                                | bit of trar                                     | emit data        | (can be u   | and to only           | مطلا امملمان         | nority in on    | ft                                                   |

#### FIGURE 13-1: TXSTA REGISTER (ADDRESS: 15h, BANK 0)

© 1996 Microchip Technology Inc.

| ADDLW                    | ADD Lite                             | ral to W             | REG   |                  |  |  |  |
|--------------------------|--------------------------------------|----------------------|-------|------------------|--|--|--|
| Syntax:                  | [label] ADDLW k                      |                      |       |                  |  |  |  |
| Operands:                | $0 \le k \le 25$                     | 55                   |       |                  |  |  |  |
| Operation:               | (WREG) -                             | + k $\rightarrow$ (V | VREG) |                  |  |  |  |
| Status Affected:         | OV, C, DC                            | C, Z                 |       |                  |  |  |  |
| Encoding:                | 1011                                 | 0001                 | kkkk  | kkkk             |  |  |  |
| Description:             | The conten<br>8-bit literal<br>WREG. |                      |       |                  |  |  |  |
| Words:                   | 1                                    |                      |       |                  |  |  |  |
| Cycles:                  | 1                                    |                      |       |                  |  |  |  |
| Q Cycle Activity:        |                                      |                      |       |                  |  |  |  |
| Q1                       | Q2                                   | Q3                   | 3     | Q4               |  |  |  |
| Decode                   | Read<br>literal 'k'                  | Execu                |       | Vrite to<br>WREG |  |  |  |
| Example:                 | ADDLW                                | 0x15                 |       |                  |  |  |  |
| Before Instruc<br>WREG = |                                      |                      |       |                  |  |  |  |

| ADDWF                         | ADD WRE                                    | EG to f                            |            |                       |  |  |  |  |
|-------------------------------|--------------------------------------------|------------------------------------|------------|-----------------------|--|--|--|--|
| Syntax:                       | [ <i>label</i> ] A[                        | DDWF 1                             | f,d        |                       |  |  |  |  |
| Operands:                     | $0 \le f \le 255$ $d \in [0,1]$            | $0 \le f \le 255$<br>$d \in [0,1]$ |            |                       |  |  |  |  |
| Operation:                    | (WREG) +                                   | - (f) $\rightarrow$ (de            | est)       |                       |  |  |  |  |
| Status Affected:              | OV, C, DC                                  | , Z                                |            |                       |  |  |  |  |
| Encoding:                     | 0000                                       | 111d                               | ffff       | ffff                  |  |  |  |  |
| Description:                  | Add WREG<br>result is sto<br>result is sto | red in WRE                         | EG. If 'd' | is 1 the              |  |  |  |  |
| Words:                        | 1                                          |                                    |            |                       |  |  |  |  |
| Cycles:                       | 1                                          |                                    |            |                       |  |  |  |  |
| Q Cycle Activity:             |                                            |                                    |            |                       |  |  |  |  |
| Q1                            | Q2                                         | Q3                                 |            | Q4                    |  |  |  |  |
| Decode                        | Read<br>register 'f'                       | Execute                            | ·   ·      | /rite to<br>stination |  |  |  |  |
| Example:                      | ADDWF                                      | REG, 0                             |            |                       |  |  |  |  |
| Before Instru<br>WREG<br>REG  | iction<br>= 0x17<br>= 0xC2                 |                                    |            |                       |  |  |  |  |
| After Instruct<br>WREG<br>REG | tion<br>= 0xD9<br>= 0xC2                   |                                    |            |                       |  |  |  |  |

After Instruction WREG = 0x25

| DECF              | Decreme                  | nt f               |                      | DECFSZ          | Decrement f, s                                                    | skip if 0       |          |
|-------------------|--------------------------|--------------------|----------------------|-----------------|-------------------------------------------------------------------|-----------------|----------|
| Syntax:           | [label]                  | DECF f,d           |                      | Syntax:         | [label] DECF                                                      | SZ f,d          |          |
| Operands:         | 0 ≤ f ≤ 255<br>d ∈ [0,1] | 5                  |                      | Operands:       | $\begin{array}{l} 0 \leq f \leq 255 \\ d \in \ [0,1] \end{array}$ |                 |          |
| Operation:        | $(f) - 1 \rightarrow ($  | (dest)             |                      | Operation:      | (f) – 1 $\rightarrow$ (dest)                                      | );              |          |
| Status Affected:  | OV, C, DC                | ;, Z               |                      |                 | skip if result = 0                                                | 0               |          |
| Encoding:         | 0000                     | 011d ff            | ff ffff              | Status Affected | : None                                                            |                 |          |
| Description:      | Decrement                | register 'f'. If ' | d' is 0 the          | Encoding:       | 0001 0110                                                         | d ffff          | ffff     |
|                   |                          | ored in WREG       |                      | Description:    | The contents of r<br>mented. If 'd' is 0                          | the result is p | laced in |
| Words:            | 1                        |                    |                      |                 | WREG. If 'd' is 1<br>back in register 'f                          | •               | laced    |
| Cycles:           | 1                        |                    |                      |                 | If the result is 0, 1                                             |                 | iction.  |
| Q Cycle Activity: |                          |                    |                      |                 | which is already                                                  | fetched, is dis | carded,  |
| Q1                | Q2                       | Q3                 | Q4                   |                 | and an NOP is ex<br>ing it a two-cycle                            |                 | ad mak-  |
| Decode            | Read<br>register 'f'     | Execute            | Write to destination | Words:          | 1                                                                 |                 |          |
| Example:          | DECF                     | CNT, 1             |                      | Cycles:         | 1(2)                                                              |                 |          |
| Before Instru     |                          | - ,                |                      | Q Cycle Activit | y:                                                                |                 |          |
| CNT               | = 0x01                   |                    |                      | Q1              | Q2                                                                | Q3              | Q4       |
| Z                 | = 0                      |                    |                      | Decode          |                                                                   |                 | rite to  |
| After Instruc     | tion                     |                    |                      |                 | register 'f'                                                      | des             | tination |
| CNT               | = 0x00                   |                    |                      | Example:        |                                                                   | CFSZ CNT,       |          |
| Z                 | = 1                      |                    |                      |                 | GO1<br>CONTINUE                                                   | TO LOOP         | 2        |
|                   |                          |                    |                      | Defers inc      |                                                                   |                 |          |
|                   |                          |                    |                      | Before Ins      | liucuon                                                           |                 |          |

| PC             | =   | Address (HERE)     |
|----------------|-----|--------------------|
| After Instruct | ion |                    |
| CNT            | =   | CNT - 1            |
| If CNT         | =   | 0;                 |
| PC             | =   | Address (CONTINUE) |
| If CNT         | ≠   | 0;                 |
| PC             | =   | Address (HERE+1)   |

| SUBWF                                   | Sub                               | trac              | t WREG                                           | from             | h f              |                       |          |
|-----------------------------------------|-----------------------------------|-------------------|--------------------------------------------------|------------------|------------------|-----------------------|----------|
| Syntax:                                 | [ lab                             | el]               | SUBWF                                            | f,d              |                  |                       | -        |
| Operands:                               | -                                 | f ≤ 25<br>[0,1]   | 55                                               |                  |                  |                       | :        |
| Operation:                              | (f) –                             | (W)               | $\rightarrow$ (dest                              | )                |                  |                       |          |
| Status Affected:                        | OV,                               | C, D              | C, Z                                             |                  |                  |                       | (        |
| Encoding:                               | 00                                | 00                | 010d                                             | fff              | f                | ffff                  | :        |
| Description:                            | com<br>resu                       | pleme<br>It is si | VREG fro<br>ent metho<br>tored in W<br>tored bac | d). If '<br>/REG | d' is<br>. If 'c | 0 the<br>I' is 1 the  | l        |
| Words:                                  | 1                                 |                   |                                                  |                  |                  |                       |          |
| Cycles:                                 | 1                                 |                   |                                                  |                  |                  |                       | ,        |
| Q Cycle Activity:                       |                                   |                   |                                                  |                  |                  |                       |          |
| Q1                                      | Qź                                |                   | Q3                                               | 3                |                  | Q4                    |          |
| Decode                                  | Rea<br>registe                    |                   | Execu                                            | ute              |                  | Vrite to<br>stination |          |
|                                         |                                   |                   | DECI                                             | 1                | ue               | Sunation              |          |
| Example 1:                              | SUB                               | NE                | REG1,                                            | T                |                  |                       |          |
| Before Instru<br>REG1<br>WREG<br>C      | iction<br>= 3<br>= 2<br>= ?       |                   |                                                  |                  |                  |                       | <u> </u> |
| After Instruc<br>REG1<br>WREG<br>C<br>Z | tion<br>= 1<br>= 2<br>= 1<br>= 0  | ;                 | result is p                                      | oositiv          | e                |                       |          |
| Example 2:                              |                                   |                   |                                                  |                  |                  |                       |          |
| Before Instru<br>REG1<br>WREG<br>C      | uction<br>= 2<br>= 2<br>= ?       |                   |                                                  |                  |                  |                       | <u> </u> |
| After Instruc<br>REG1<br>WREG<br>C<br>Z | tion<br>= 0<br>= 2<br>= 1<br>= 1  | ;                 | result is z                                      | zero             |                  |                       |          |
| Example 3:                              | Example 3:                        |                   |                                                  |                  |                  |                       |          |
| Before Instru<br>REG1<br>WREG<br>C      | uction<br>= 1<br>= 2<br>= ?       |                   |                                                  |                  |                  |                       | ļ        |
| After Instruc<br>REG1<br>WREG<br>C<br>Z | tion<br>= FI<br>= 2<br>= 0<br>= 0 |                   | result is r                                      | negativ          | ve               |                       |          |

| SUBWFB                                 | •••••                    | ract WREG                                                                                                                                                                                           | from f                       | with                |  |
|----------------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|---------------------|--|
| Syntax:                                | Borro<br>Labe            | ow<br>/] SUBWF                                                                                                                                                                                      | B fd                         |                     |  |
| Operands:                              | -                        | ≤ 255                                                                                                                                                                                               | J 1,u                        |                     |  |
| Operands.                              | d ∈ [(                   | D,1]                                                                                                                                                                                                |                              |                     |  |
| Operation:                             | (f) — (                  | $(W) - \overline{C} \rightarrow ($                                                                                                                                                                  | dest)                        |                     |  |
| Status Affected                        | I: OV, C                 | C, DC, Z                                                                                                                                                                                            |                              |                     |  |
| Encoding:                              | 000                      | 0 001d                                                                                                                                                                                              | ffff                         | ffff                |  |
| Description:                           | (borro<br>ment<br>storec | Subtract WREG and the carry flag<br>(borrow) from register 'f' (2's comple-<br>ment method). If 'd' is 0 the result is<br>stored in WREG. If 'd' is 1 the result is<br>stored back in register 'f'. |                              |                     |  |
| Words:                                 | 1                        |                                                                                                                                                                                                     |                              |                     |  |
| Cycles:                                | 1                        |                                                                                                                                                                                                     |                              |                     |  |
| Q Cycle Activity                       | y:                       |                                                                                                                                                                                                     |                              |                     |  |
| Q1                                     | Q2                       | Q                                                                                                                                                                                                   | 3                            | Q4                  |  |
| Decode                                 | Read<br>register         |                                                                                                                                                                                                     |                              | Write to estination |  |
| Example 1:                             | SUBWI                    | FB REG1,                                                                                                                                                                                            | 1                            |                     |  |
| Before Inst                            | truction                 |                                                                                                                                                                                                     |                              |                     |  |
| REG1<br>WREG<br>C                      | = 0x1<br>= 0x0<br>= 1    |                                                                                                                                                                                                     | 1001)<br>1101)               |                     |  |
| After Instru                           | uction                   |                                                                                                                                                                                                     |                              |                     |  |
| REG1<br>WREG<br>C                      | = 1                      | D (0000                                                                                                                                                                                             | 1011)<br>1101)<br>t is posit | ve                  |  |
| Z                                      | = 0                      |                                                                                                                                                                                                     |                              |                     |  |
| Example2:                              | SUBWF1                   | B REG1,0                                                                                                                                                                                            |                              |                     |  |
| Before Insi<br>REG1<br>WREG<br>C       | = 0x1                    | <b>(</b>                                                                                                                                                                                            | 1011)<br>1010)               |                     |  |
| After Instru                           | uction                   |                                                                                                                                                                                                     |                              |                     |  |
| REG1<br>WREG                           | = 0x1                    | •                                                                                                                                                                                                   | 1011)                        |                     |  |
| C<br>Z                                 | i = 0x0<br>= 1<br>= 1    |                                                                                                                                                                                                     | t is zero                    |                     |  |
| Example3:                              | SUBWFI                   | B REG1,1                                                                                                                                                                                            |                              |                     |  |
| Before Inst<br>REG1<br>WREG<br>C       | = 0x0                    |                                                                                                                                                                                                     | 0011)<br>1101)               |                     |  |
| After Instru<br>REG1<br>WREG<br>C<br>Z | = 0xF                    | )E (0000                                                                                                                                                                                            | 0100)<br>1101)<br>t is nega  | [2's comp]<br>tive  |  |

#### 16.6 <u>PICDEM-1 Low-Cost PIC16/17</u> <u>Demonstration Board</u>

The PICDEM-1 is a simple board which demonstrates the capabilities of several of Microchip's microcontrollers. The microcontrollers supported are: PIC16C5X (PIC16C54 to PIC16C58A), PIC16C61, PIC16C62X, PIC16C71, PIC16C8X, PIC17C42, PIC17C43 and PIC17C44. All necessary hardware and software is included to run basic demo programs. The users can program the sample microcontrollers provided with the PICDEM-1 board, on a PRO MATE II or PICSTART-16B programmer, and easily test firmware. The user can also connect the PICDEM-1 board to the PICMASTER emulator and download the firmware to the emulator for testing. Additional prototype area is available for the user to build some additional hardware and connect it to the microcontroller socket(s). Some of the features include an RS-232 interface, a potentiometer for simulated analog input, push-button switches and eight LEDs connected to PORTB.

#### 16.7 <u>PICDEM-2 Low-Cost PIC16CXX</u> Demonstration Board

The PICDEM-2 is a simple demonstration board that supports the PIC16C62, PIC16C64, PIC16C65, PIC16C73 and PIC16C74 microcontrollers. All the necessary hardware and software is included to run the basic demonstration programs. The user can program the sample microcontrollers provided with the PICDEM-2 board, on a PRO MATE II programmer or PICSTART-16C, and easily test firmware. The PICMASTER emulator may also be used with the PICDEM-2 board to test firmware. Additional prototype area has been provided to the user for adding additional hardware and connecting it to the microcontroller socket(s). Some of the features include a RS-232 interface, push-button switches, a potentiometer for simulated analog input, a Serial EEPROM to demonstrate usage of the I<sup>2</sup>C bus and separate headers for connection to an LCD module and a keypad.

#### 16.8 <u>PICDEM-3 Low-Cost PIC16CXXX</u> <u>Demonstration Board</u>

The PICDEM-3 is a simple demonstration board that supports the PIC16C923 and PIC16C924 in the PLCC package. It will also support future 44-pin PLCC microcontrollers with a LCD Module. All the necessary hardware and software is included to run the basic demonstration programs. The user can program the sample microcontrollers provided with the PICDEM-3 board, on a PRO MATE II programmer or PICSTART Plus with an adapter socket, and easily test firmware. The PICMASTER emulator may also be used with the PICDEM-3 board to test firmware. Additional prototype area has been provided to the user for adding hardware and connecting it to the microcontroller socket(s). Some of the features include an RS-232 interface, push-button switches, a potentiometer for simulated analog input, a thermistor and separate headers for connection to an external LCD module and a keypad. Also provided on the PICDEM-3 board is an LCD panel, with 4 commons and 12 segments, that is capable of displaying time, temperature and day of the week. The PICDEM-3 provides an additional RS-232 interface and Windows 3.1 software for showing the demultiplexed LCD signals on a PC. A simple serial interface allows the user to construct a hardware demultiplexer for the LCD signals. PICDEM-3 will be available in the 3rd quarter of 1996.

#### 16.9 <u>MPLAB Integrated Development</u> <u>Environment Software</u>

The MPLAB IDE Software brings an ease of software development previously unseen in the 8-bit microcontroller market. MPLAB is a windows based application which contains:

- · A full featured editor
- Three operating modes
  - editor
  - emulator
  - simulator
- A project manager
- Customizable tool bar and key mapping
- A status bar with project information
- Extensive on-line help

#### MPLAB allows you to:

- Edit your source files (either assembly or 'C')
- One touch assemble (or compile) and download to PIC16/17 tools (automatically updates all project information)
- Debug using:
  - source files
  - absolute listing file
- Transfer data dynamically via DDE (soon to be replaced by OLE)
- Run up to four emulators on the same PC

The ability to use MPLAB with Microchip's simulator allows a consistent platform and the ability to easily switch from the low cost simulator to the full featured emulator with minimal retraining due to development tools.

#### 16.10 Assembler (MPASM)

The MPASM Universal Macro Assembler is a PChosted symbolic assembler. It supports all microcontroller series including the PIC12C5XX, PIC14000, PIC16C5X, PIC16CXXX, and PIC17CXX families.

MPASM offers full featured Macro capabilities, conditional assembly, and several source and listing formats. It generates various object code formats to support Microchip's development tools as well as third party programmers.

### Applicable Devices 42 R42 42A 43 R43 44

#### 17.2 DC CHARACTERISTICS:

#### PIC17C42-16 (Commercial, Industrial) PIC17C42-25 (Commercial, Industrial)

Standard Operating Conditions (unless otherwise stated) Operating temperature

#### DC CHARACTERISTICS

-40°C  $\leq$  TA  $\leq$  +85°C for industrial and  $0^{\circ}C \leq TA \leq +70^{\circ}C$  for commercial

Operating voltage VDD range as described in Section 17.1 Parameter No. Sym Characteristic Min Typ† Max Units Conditions Input Low Voltage VIL I/O ports D030 with TTL buffer Vss 0.8 V D031 with Schmitt Trigger buffer Vss 0.2VDD V \_ D032 MCLR, OSC1 (in EC and RC Vss 0.2Vdd V Note1 \_ mode) D033 OSC1 (in XT, and LF mode) 0.5VDD V \_ Input High Voltage Vн I/O ports V D040 2.0 with TTL buffer \_ Vdd D041 with Schmitt Trigger buffer 0.8VDD Vdd V \_ D042 MCLR 0.8Vdd Vdd Note1 V D043 OSC1 (XT, and LF mode) 0.5VDD V D050 Hysteresis of 0.15VDD\* VHYS V \_ \_ Schmitt Trigger inputs Input Leakage Current (Notes 2, 3) D060 lı∟ I/O ports (except RA2, RA3)  $Vss \leq VPIN \leq VDD$ , ±1 μΑ I/O Pin at hi-impedance PORTB weak pull-ups disabled MCLR D061 <u>+2</u> μA VPIN = Vss or VPIN = VDD D062 **RA2, RA3** ±2 μΑ  $Vss \leq VRA2$ ,  $VRA3 \leq 12V$ D063 OSC1, TEST ±1 μΑ  $Vss \le VPIN \le VDD$ 

D070 IPURB PORTB weak pull-up current 60 These parameters are characterized but not tested.

MCLR

D064

Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only t and are not tested.

200

10

400

μA

μΑ

These parameters are for design guidance only and are not tested, nor characterized. t

Design guidance to attain the AC timing specifications. These loads are not tested. ++

Note 1: In RC oscillator configuration, the OSC1 pin is a Schmitt Trigger input. It is not recommended that the PIC17CXX devices be driven with external clock in RC mode.

2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.

3: Negative current is defined as coming out of the pin.

4: These specifications are for the programming of the on-chip program memory EPROM through the use of the table write instructions. The complete programming specifications can be found in: PIC17CXX Programming Specifications (Literature number DS30139).

5: The MCLR/Vpp pin may be kept in this range at times other than programming, but this is not recommended.

6: For TTL buffers, the better of the two specifications may be used.

VMCLR = VPP = 12V

(when not programming)

VPIN = Vss.  $\overline{RBPU} = 0$ 

Applicable Devices 42 R42 42A 43 R43 44





FIGURE 18-12: MAXIMUM IPD vs. VDD WATCHDOG ENABLED

### Applicable Devices 42 R42 42A 43 R43 44



#### FIGURE 19-3: CLKOUT AND I/O TIMING

| TABLE 19-3: | <b>CLKOUT AND I/O TIMING REQUIREMENTS</b> |
|-------------|-------------------------------------------|
|             |                                           |

| Parameter<br>No. | Sym      | Characteristic                                               |                              | Min            | Тур† | Max           | Units | Conditions |
|------------------|----------|--------------------------------------------------------------|------------------------------|----------------|------|---------------|-------|------------|
| 10               | TosH2ckL | OSC1↓ to CLKOUT                                              | ·                            | —              | 15‡  | 30 ‡          | ns    | Note 1     |
| 11               | TosH2ckH | OSC1↓ to CLKOUT                                              | $\uparrow$                   | —              | 15‡  | 30 ‡          | ns    | Note 1     |
| 12               | TckR     | CLKOUT rise time                                             |                              | —              | 5‡   | 15 ‡          | ns    | Note 1     |
| 13               | TckF     | CLKOUT fall time                                             |                              | —              | 5‡   | 15 ‡          | ns    | Note 1     |
| 14               | TckH2ioV | CLKOUT ↑ to Port<br>out valid                                | PIC17CR42/42A/43/<br>R43/44  | —              | —    | 0.5TCY + 20 ‡ | ns    | Note 1     |
|                  |          |                                                              | PIC17LCR42/42A/43/<br>R43/44 | —              | —    | 0.5TCY + 50 ‡ | ns    | Note 1     |
| 15               | TioV2ckH | Port in valid before<br>CLKOUT↑                              | PIC17CR42/42A/43/<br>R43/44  | 0.25Tcy + 25 ‡ | _    | —             | ns    | Note 1     |
|                  |          |                                                              | PIC17LCR42/42A/43/<br>R43/44 | 0.25Tcy + 50 ‡ | —    |               | ns    | Note 1     |
| 16               | TckH2iol | Port in hold after CL                                        | KOUT                         | 0 ‡            | —    | —             | ns    | Note 1     |
| 17               | TosH2ioV | OSC1↓ (Q1 cycle) t                                           | o Port out valid             | —              | —    | 100 ‡         | ns    |            |
| 18               | TosH2iol | OSC1↓ (Q2 cycle) to Port input invalid<br>(I/O in hold time) |                              | 0‡             | —    |               | ns    |            |
| 19               | TioV2osH | Port input valid to OSC1↓<br>(I/O in setup time)             |                              | 30 ‡           | —    |               | ns    |            |
| 20               | TioR     | Port output rise time                                        |                              | —              | 10 ‡ | 35 ‡          | ns    |            |
| 21               | TioF     | Port output fall time                                        |                              | —              | 10 ‡ | 35 ‡          | ns    |            |
| 22               | TinHL    | INT pin high or low                                          | time                         | 25 *           | —    | —             | ns    |            |
| 23               | TrbHL    | RB7:RB0 change IN                                            | NT high or low time          | 25 *           | —    | —             | ns    |            |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

t These parameters are for design guidance only and are not tested, nor characterized.

Note 1: Measurements are taken in EC Mode where CLKOUT output is 4 x Tosc.

NOTES:

| Indirect Addressing                                         |  |
|-------------------------------------------------------------|--|
| Indirect Addressing                                         |  |
| Registers40                                                 |  |
| Initialization Conditions For Special Function Registers 19 |  |
| Initializing PORTB                                          |  |
| Initializing PORTC                                          |  |
| Initializing PORTD60                                        |  |
| Initializing PORTE                                          |  |
| Instruction Flow/Pipelining14<br>Instruction Set            |  |
| ADDLW                                                       |  |
| ADDWF                                                       |  |
| ADDWFC113                                                   |  |
| ANDLW113                                                    |  |
| ANDWF                                                       |  |
| BCF                                                         |  |
| BSF                                                         |  |
| BTFSS                                                       |  |
| BTG                                                         |  |
| CALL                                                        |  |
| CLRF 117                                                    |  |
| CLRWDT                                                      |  |
| COMF                                                        |  |
| CPFSEQ                                                      |  |
| CPFSGT                                                      |  |
| DAW                                                         |  |
| DECF                                                        |  |
| DECFSNZ 122                                                 |  |
| DECFSZ 121                                                  |  |
| GOTO                                                        |  |
| INCF                                                        |  |
| INCESZ                                                      |  |
| IORLW                                                       |  |
| IORWF 125                                                   |  |
| LCALL                                                       |  |
| MOVFP                                                       |  |
| MOVLB                                                       |  |
| MOVLR                                                       |  |
| MOVER                                                       |  |
| MOVWF                                                       |  |
| MULLW129                                                    |  |
| MULWF                                                       |  |
| NEGW                                                        |  |
| NOP                                                         |  |
| RETLW                                                       |  |
| RETURN                                                      |  |
| RLCF 132                                                    |  |
| RLNCF                                                       |  |
| RRCF                                                        |  |
| RRNCF                                                       |  |
| SETF                                                        |  |
| SUBLW                                                       |  |
| SUBWF                                                       |  |
| SUBWFB 136                                                  |  |
| SWAPF                                                       |  |
| TABLRD                                                      |  |
| TABLWT                                                      |  |
| TLWT                                                        |  |
|                                                             |  |

| TSTFSZ                             | 140    |
|------------------------------------|--------|
| XORLW                              | 141    |
| XORWF                              | 141    |
| Instruction Set Summary            | 107    |
| NT Pin                             | 26     |
| NTE                                | 22     |
| NTEDG                              | 38, 67 |
| Interrupt on Change Feature        | 55     |
| Interrupt Status Register (INTSTA) |        |
| Interrupts                         |        |
| Context Saving                     | 27     |
| Flag bits                          |        |
| TMR1IE                             | 21     |
| TMR1IF                             | 21     |
| TMR2IE                             | 21     |
| TMR2IF                             | 21     |
| TMR3IE                             | 21     |
| TMR3IF                             | 21     |
| Interrupts                         |        |
| Logic                              | 21     |
| Operation                          |        |
| Peripheral Interrupt Enable        |        |
| Peripheral Interrupt Request       |        |
| PWM                                |        |
| Status Register                    | 22     |
| Table Write Interaction            |        |
| Timing                             | 26     |
| Vectors                            |        |
| Peripheral Interrupt               | 26     |
| RA0/INT Interrupt                  |        |
| T0CKI Interrupt                    |        |
| TMR0 Interrupt                     |        |
| Vectors/Priorities                 |        |
| Wake-up from SLEEP                 | 105    |
| NTF                                |        |
| NTSTA                              |        |
| NTSTA Register                     |        |
| ORLW                               |        |
| ORWF                               |        |
|                                    |        |

### L

| LCALL       | 125 |
|-------------|-----|
| Long Writes | 45  |

### Μ

| Memory                         |          |
|--------------------------------|----------|
| External Interface             | 31       |
| External Memory Waveforms      | 31       |
| Memory Map (Different Modes)   | 30       |
| Mode Memory Access             | 30       |
| Organization                   | 29       |
| Program Memory                 | 29       |
| Program Memory Map             | 29       |
| Microcontroller                | 29       |
| Microprocessor                 | 29       |
| Minimizing Current Consumption | 106      |
| MOVFP                          | 126      |
| MOVLB                          | 126      |
| MOVLR                          | 127      |
| MOVLW                          | 127      |
| MOVPF                          | 128      |
| MOVWF                          | 128      |
| MPASM Assembler                | 143, 144 |

#### PIC17C4X Product Identification System

To order or to obtain information, e.g., on pricing or delivery, please use the listed part numbers, and refer to the factory or the listed sales offices.

| PART NO. – XX X /XX XXX |                                                                                                                                                                                 | Examples                                                                                   |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|
| Pattern:                | QTP, SQTP, ROM Code (factory specified) or<br>Special Requirements. Blank for OTP and<br>Windowed devices                                                                       | a) PIC17C42 – 16/P<br>Commercial Temp.,<br>PDIP package,                                   |
| Package:                | P         = PDIP           JW         = Windowed CERDIP           P         = PDIP (600 mil)           PQ         = MQFP           PT         = TQFP           L         = PLCC | 16 MHZ,<br>normal VDD limits<br>b) PIC17LC44 – 08/PT<br>Commercial Temp.,<br>TQFP package, |
| Temperature Range:      | $\begin{array}{rcl} - & = 0^{\circ}C \text{ to } +70^{\circ}C \\ I & = -40^{\circ}C \text{ to } +85^{\circ}C \end{array}$                                                       | 8MHz,<br>extended VDD limits                                                               |
| Frequency<br>Range:     | 08 = 8 MHz<br>16 = 16 MHz<br>25 = 25 Mhz<br>33 = 33 Mhz                                                                                                                         | c) PIC17C43 – 25I/P<br>Industrial Temp.,<br>PDIP package,                                  |
| Device:                 | PIC17C44 : Standard Vdd range<br>PIC17C44T : (Tape and Reel)<br>PIC17LC44 : Extended Vdd range                                                                                  | 25 MHz,<br>normal VDD limits                                                               |

Sales and Support

Products supported by a preliminary Data Sheet may possibly have an errata sheet describing minor operational differences and recommended workarounds. To determine if an errata sheet exists for a particular device, please contact one of the following:

1. Your local Microchip sales office (see below)

2. The Microchip Corporate Literature Center U.S. FAX: (602) 786-7277

3. The Microchip's Bulletin Board, via your local CompuServe number (CompuServe membership NOT required).

Please specify which device, revision of silicon and Data Sheet (include Literature #) you are using.

For latest version information and upgrade kits for Microchip Development Tools, please call 1-800-755-2345 or 1-602-786-7302.

<sup>© 1996</sup> Microchip Technology Inc.

NOTES:

NOTES: