



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                  |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 33MHz                                                                     |
| Connectivity               | UART/USART                                                                |
| Peripherals                | POR, PWM, WDT                                                             |
| Number of I/O              | 33                                                                        |
| Program Memory Size        | 16KB (8K x 16)                                                            |
| Program Memory Type        | OTP                                                                       |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 454 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 6V                                                                 |
| Data Converters            | -                                                                         |
| Oscillator Type            | External                                                                  |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 44-QFP                                                                    |
| Supplier Device Package    | 44-MQFP (10x10)                                                           |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic17c44-33e-pq |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### FIGURE 4-5: OSCILLATOR START-UPTIME



#### FIGURE 4-6: USING ON-CHIP POR



#### FIGURE 4-7: BROWN-OUT PROTECTION CIRCUIT 1



# FIGURE 4-8: PIC17C42 EXTERNAL POWER-ON RESET CIRCUIT (FOR SLOW VDD POWER-UP)



- Note 1: An external Power-on Reset circuit is required only if VDD power-up time is too slow. The diode D helps discharge the capacitor quickly when VDD powers down.
  - 2: R < 40 k $\Omega$  is recommended to ensure that the voltage drop across R does not exceed 0.2V (max. leakage current spec. on the  $\overline{MCLR}/VPP$  pin is 5  $\mu$ A). A larger voltage drop will degrade VIH level on the  $\overline{MCLR}/VPP$  pin.
  - 3:  $R1 = 100\Omega$  to 1 k $\Omega$  will limit any current flowing into MCLR from external capacitor C in the event of MCLR/VPP pin breakdown due to Electrostatic Discharge (ESD) or (Electrical Overstress) EOS.

FIGURE 4-9: BROWN-OUT PROTECTION CIRCUIT 2



This brown-out circuit is less expensive, albeit less accurate. Transistor Q1 turns off when VDD is below a certain level such that:

$$V_{DD} \bullet \frac{R1}{R1 + R2} = 0.7V$$

#### 7.3 <u>Table Reads</u>

FIGURE 7-7:

The table read allows the program memory to be read. This allows constant data to be stored in the program memory space, and retrieved into data memory when needed. Example 7-2 reads the 16-bit value at program memory address TBLPTR. After the dummy byte has been read from the TABLATH, the TABLATH is loaded with the 16-bit data from program memory address TBLPTR + 1. The first read loads the data into the latch, and can be considered a dummy read (unknown data loaded into 'f'). INDF0 should be configured for either auto-increment or auto-decrement.

# + 1. The first read loads the data into TABLRD 0,1,INDF0 ; Read LO byte ; of TABLATCH and ; of TABLATCH and ; Update TABLATCH auto-increment or auto-decrement.

MOVLW

MOVWF

MOVLW

MOVWF

TLRD

TABLRD

EXAMPLE 7-2: TABLE READ

LOW (TBL\_ADDR)

TBLPTRH

TBLPTRL

0,0,DUMMY

1, INDF0

HIGH (TBL\_ADDR) ; Load the Table

;

;

;

;

address

; Dummy read,

; Read HI byte

; Updates TABLATCH

of TABLATCH

#### Q4 | AD15:AD0 Data in PC PC-TBL PC4 Instruction TABLRD INST (PC+1) INST (PC+2) fetched Instruction INST (PC-1) TABLRD cycle1 TABLRD cycle2 INST (PC+1) executed Data read cycle ALE ŌĒ $\overline{\mathsf{WR}}$

#### FIGURE 7-8: TABLRD TIMING (CONSECUTIVE TABLRD INSTRUCTIONS)



DS30412C-page 48

FIGURE 9-2: RA2 AND RA3 BLOCK DIAGRAM





 $\overline{OE}$  = SPEN,SYNC,TXEN,  $\overline{CREN}$ ,  $\overline{SREN}$  for RA4  $\overline{OE}$  = SPEN ( $\overline{SYNC}$ +SYNC, $\overline{CSRC}$ ) for RA5

Note: I/O pins have protection diodes to VDD and VSS.

| TABLE 9-1: | POF | RIA FU | NCTI | ONS |  |
|------------|-----|--------|------|-----|--|
|            |     |        |      |     |  |

. . . . .

\_ \_ \_ \_ . . . . . . . . . . . . . . .

| Name      | Bit0 | Buffer Type | Function                                                                            |
|-----------|------|-------------|-------------------------------------------------------------------------------------|
| RA0/INT   | bit0 | ST          | Input or external interrupt input.                                                  |
| RA1/T0CKI | bit1 | ST          | Input or clock input to the TMR0 timer/counter, and/or an external interrupt input. |
| RA2       | bit2 | ST          | Input/Output. Output is open drain type.                                            |
| RA3       | bit3 | ST          | Input/Output. Output is open drain type.                                            |
| RA4/RX/DT | bit4 | ST          | Input or USART Asynchronous Receive or USART Synchronous Data.                      |
| RA5/TX/CK | bit5 | ST          | Input or USART Asynchronous Transmit or USART Synchronous Clock.                    |
| RBPU      | bit7 | —           | Control bit for PORTB weak pull-ups.                                                |

Legend: ST = Schmitt Trigger input.

#### TABLE 9-2: REGISTERS/BITS ASSOCIATED WITH PORTA

| Address       | Name  | Bit 7  | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1     | Bit 0   | Value on<br>Power-on<br>Reset | Value on all<br>other resets<br>(Note1) |
|---------------|-------|--------|-------|-------|-------|-------|-------|-----------|---------|-------------------------------|-----------------------------------------|
| 10h, Bank 0   | PORTA | RBPU   | -     | RA5   | RA4   | RA3   | RA2   | RA1/T0CKI | RA0/INT | 0-xx xxxx                     | 0-uu uuuu                               |
| 05h, Unbanked | TOSTA | INTEDG | T0SE  | TOCS  | PS3   | PS2   | PS1   | PS0       | —       | 0000 000-                     | 0000 000-                               |
| 13h, Bank 0   | RCSTA | SPEN   | RC9   | SREN  | CREN  | _     | FERR  | OERR      | RC9D    | 0000 -00x                     | 0000 -00u                               |
| 15h, Bank 0   | TXSTA | CSRC   | TX9   | TXEN  | SYNC  | —     | _     | TRMT      | TX9D    | 00001x                        | 00001u                                  |

Legend: x = unknown, u = unchanged, - = unimplemented reads as '0'. Shaded cells are not used by PORTA. Note 1: Other (non power-up) resets include: external reset through  $\overline{MCLR}$  and the Watchdog Timer Reset.

#### FIGURE 9-5: BLOCK DIAGRAM OF RB3 AND RB2 PORT PINS



# 10.0 OVERVIEW OF TIMER RESOURCES

The PIC17C4X has four timer modules. Each module can generate an interrupt to indicate that an event has occurred. These timers are called:

- Timer0 16-bit timer with programmable 8-bit
- prescaler
- Timer1 8-bit timer
- Timer2 8-bit timer
- Timer3 16-bit timer

For enhanced time-base functionality, two input Captures and two Pulse Width Modulation (PWM) outputs are possible. The PWMs use the TMR1 and TMR2 resources and the input Captures use the TMR3 resource.

#### 10.1 <u>Timer0 Overview</u>

The Timer0 module is a simple 16-bit overflow counter. The clock source can be either the internal system clock (Fosc/4) or an external clock.

The Timer0 module also has a programmable prescaler option. The PS3:PS0 bits (T0STA<4:1>) determine the prescaler value. TMR0 can increment at the following rates: 1:1, 1:2, 1:4, 1:8, 1:16, 1:32, 1:64, 1:128, 1:256.

When TImer0's clock source is an external clock, the Timer0 module can be selected to increment on either the rising or falling edge.

Synchronization of the external clock occurs after the prescaler. When the prescaler is used, the external clock frequency may be higher then the device's frequency. The maximum frequency is 50 MHz, given the high and low time requirements of the clock.

#### 10.2 <u>Timer1 Overview</u>

The TImer0 module is an 8-bit timer/counter with an 8bit period register (PR1). When the TMR1 value rolls over from the period match value to 0h, the TMR1IF flag is set, and an interrupt will be generated when enabled. In counter mode, the clock comes from the RB4/TCLK12 pin, which can also be selected to be the clock for the Timer2 module.

TMR1 can be concatenated to TMR2 to form a 16-bit timer. The TMR1 register is the LSB and TMR2 is the MSB. When in the 16-bit timer mode, there is a corresponding 16-bit period register (PR2:PR1). When the TMR2:TMR1 value rolls over from the period match value to 0h, the TMR1IF flag is set, and an interrupt will be generated when enabled.

#### 10.3 <u>Timer2 Overview</u>

The TMR2 module is an 8-bit timer/counter with an 8bit period register (PR2). When the TMR2 value rolls over from the period match value to 0h, the TMR2IF flag is set, and an interrupt will be generated when enabled. In counter mode, the clock comes from the RB4/TCLK12 pin, which can also be selected to be the clock for the TMR1 module.

TMR1 can be concatenated to TMR2 to form a 16-bit timer. The TMR2 register is the MSB and TMR1 is the LSB. When in the 16-bit timer mode, there is a corresponding 16-bit period register (PR2:PR1). When the TMR2:TMR1 value rolls over from the period match value to 0h, the TMR1IF flag is set, and an interrupt will be generated when enabled.

#### 10.4 <u>Timer3 Overview</u>

The TImer3 module is a 16-bit timer/counter with a 16bit period register. When the TMR3H:TMR3L value rolls over to 0h, the TMR3IF bit is set and an interrupt will be generated when enabled. In counter mode, the clock comes from the RB5/TCLK3 pin.

When operating in the dual capture mode, the period registers become the second 16-bit capture register.

#### 10.5 Role of the Timer/Counters

The timer modules are general purpose, but have dedicated resources associated with them. Tlmer1 and Timer2 are the time-bases for the two Pulse Width Modulation (PWM) outputs, while Timer3 is the timebase for the two input captures.

© 1996 Microchip Technology Inc.

 NOTES:

# 12.0 TIMER1, TIMER2, TIMER3, PWMS AND CAPTURES

The PIC17C4X has a wealth of timers and time-based functions to ease the implementation of control applications. These time-base functions include two PWM outputs and two Capture inputs.

Timer1 and Timer2 are two 8-bit incrementing timers, each with a period register (PR1 and PR2 respectively) and separate overflow interrupt flags. Timer1 and Timer2 can operate either as timers (increment on internal Fosc/4 clock) or as counters (increment on falling edge of external clock on pin RB4/TCLK12). They are also software configurable to operate as a single 16-bit timer. These timers are also used as the time-base for the PWM (pulse width modulation) module. Timer3 is a 16-bit timer/counter consisting of the TMR3H and TMR3L registers. This timer has four other associated registers. Two registers are used as a 16-bit period register or a 16-bit Capture1 register (PR3H/CA1H:PR3L/CA1L). The other two registers are strictly the Capture2 registers (CA2H:CA2L). Timer3 is the time-base for the two 16-bit captures.

TMR3 can be software configured to increment from the internal system clock or from an external signal on the RB5/TCLK3 pin.

Figure 12-1 and Figure 12-2 are the control registers for the operation of Timer1, Timer2, and Timer3, as well as PWM1, PWM2, Capture1, and Capture2.

# FIGURE 12-1: TCON1 REGISTER (ADDRESS: 16h, BANK 3)

| R/W - 0<br>CA2ED1 | R/W - 0         R/W - 0 <t< th=""><th>R = Readable bit</th></t<> | R = Readable bit        |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| bit7              | bit0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | -n = Value at POR reset |
| bit 7-6:          | <b>CA2ED1:CA2ED0</b> : Capture2 Mode Select bits<br>00 = Capture on every falling edge<br>01 = Capture on every rising edge<br>10 = Capture on every 4th rising edge<br>11 = Capture on every 16th rising edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                         |
| bit 5-4:          | <ul> <li>CA1ED1:CA1ED0: Capture1 Mode Select bits</li> <li>00 = Capture on every falling edge</li> <li>01 = Capture on every rising edge</li> <li>10 = Capture on every 4th rising edge</li> <li>11 = Capture on every 16th rising edge</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                         |
| bit 3:            | <b>T16</b> : Timer1:Timer2 Mode Select bit<br>1 = Timer1 and Timer2 form a 16-bit timer<br>0 = Timer1 and Timer2 are two 8-bit timers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                         |
| bit 2:            | <b>TMR3CS</b> : Timer3 Clock Source Select bit<br>1 = TMR3 increments off the falling edge of the RB5/TCLK3 pin<br>0 = TMR3 increments off the internal clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                         |
| bit 1:            | <b>TMR2CS</b> : Timer2 Clock Source Select bit<br>1 = TMR2 increments off the falling edge of the RB4/TCLK12 pin<br>0 = TMR2 increments off the internal clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                         |
| bit 0:            | <b>TMR1CS</b> : Timer1 Clock Source Select bit<br>1 = TMR1 increments off the falling edge of the RB4/TCLK12 pin<br>0 = TMR1 increments off the internal clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                         |



#### FIGURE 12-10: TMR1, TMR2, AND TMR3 OPERATION IN TIMER MODE

| Address       | Name      | Bit 7     | Bit 6          | Bit 5          | Bit 4     | Bit 3   | Bit 2  | Bit 1  | Bit 0  | Value on<br>Power-on<br>Reset | Value on all<br>other resets<br>(Note1) |
|---------------|-----------|-----------|----------------|----------------|-----------|---------|--------|--------|--------|-------------------------------|-----------------------------------------|
| 16h, Bank 3   | TCON1     | CA2ED1    | CA2ED0         | CA1ED1         | CA1ED0    | T16     | TMR3CS | TMR2CS | TMR1CS | 0000 0000                     | 0000 0000                               |
| 17h, Bank 3   | TCON2     | CA2OVF    | CA10VF         | PWM2ON         | PWM1ON    | CA1/PR3 | TMR3ON | TMR2ON | TMR10N | 0000 0000                     | 0000 0000                               |
| 10h, Bank 2   | TMR1      | Timer1 re | imer1 register |                |           |         |        |        |        |                               | uuuu uuuu                               |
| 11h, Bank 2   | TMR2      | Timer2 re | gister         |                |           |         |        |        |        | xxxx xxxx                     | uuuu uuuu                               |
| 12h, Bank 2   | TMR3L     | TMR3 reg  | ister; low by  | ⁄te            |           |         |        |        |        | xxxx xxxx                     | uuuu uuuu                               |
| 13h, Bank 2   | TMR3H     | TMR3 reg  | ister; high b  | yte            |           |         |        |        |        | xxxx xxxx                     | uuuu uuuu                               |
| 16h, Bank 1   | PIR       | RBIF      | TMR3IF         | TMR2IF         | TMR1IF    | CA2IF   | CA1IF  | TXIF   | RCIF   | 0000 0010                     | 0000 0010                               |
| 17h, Bank 1   | PIE       | RBIE      | TMR3IE         | TMR2IE         | TMR1IE    | CA2IE   | CA1IE  | TXIE   | RCIE   | 0000 0000                     | 0000 0000                               |
| 07h, Unbanked | INTSTA    | PEIF      | T0CKIF         | T0IF           | INTF      | PEIE    | T0CKIE | TOIE   | INTE   | 0000 0000                     | 0000 0000                               |
| 06h, Unbanked | CPUSTA    | —         | -              | STKAV          | GLINTD    | TO      | PD     | —      | —      | 11 11                         | 11 qq                                   |
| 14h, Bank 2   | PR1       | Timer1 pe | riod registe   | r              |           | •       |        |        |        | xxxx xxxx                     | uuuu uuuu                               |
| 15h, Bank 2   | PR2       | Timer2 pe | riod registe   | r              |           |         |        |        |        | xxxx xxxx                     | uuuu uuuu                               |
| 16h, Bank 2   | PR3L/CA1L | Timer3 pe | riod/capture   | e1 register; l | ow byte   |         |        |        |        | xxxx xxxx                     | uuuu uuuu                               |
| 17h, Bank 2   | PR3H/CA1H | Timer3 pe | riod/capture   | e1 register; l | high byte |         |        |        |        | xxxx xxxx                     | uuuu uuuu                               |
| 10h, Bank 3   | PW1DCL    | DC1       | DC0            | —              | _         | —       | —      | —      | —      | xx                            | uu                                      |
| 11h, Bank 3   | PW2DCL    | DC1       | DC0            | TM2PW2         | _         | —       | —      | —      | —      | xx0                           | uu0                                     |
| 12h, Bank 3   | PW1DCH    | DC9       | DC8            | DC7            | DC6       | DC5     | DC4    | DC3    | DC2    | xxxx xxxx                     | uuuu uuuu                               |
| 13h, Bank 3   | PW2DCH    | DC9       | DC8            | DC7            | DC6       | DC5     | DC4    | DC3    | DC2    | xxxx xxxx                     | uuuu uuuu                               |
| 14h, Bank 3   | CA2L      | Capture2  | low byte       |                |           |         |        |        |        | xxxx xxxx                     | uuuu uuuu                               |
| 15h, Bank 3   | CA2H      | Capture2  | high byte      |                |           |         |        |        |        | xxxx xxxx                     | uuuu uuuu                               |

Legend: x = unknown, u = unchanged, - = unimplemented read as '0', q - value depends on condition, shaded cells are not used by TMR1, TMR2 or TMR3.

Note 1: Other (non power-up) resets include: external reset through MCLR and WDT Timer Reset.

#### 13.2.2 USART ASYNCHRONOUS RECEIVER

The receiver block diagram is shown in Figure 13-4. The data comes in the RA4/RX/DT pin and drives the data recovery block. The data recovery block is actually a high speed shifter operating at 16 times the baud rate, whereas the main receive serial shifter operates at the bit rate or at Fosc.

Once asynchronous mode is selected, reception is enabled by setting bit CREN (RCSTA<4>).

The heart of the receiver is the receive (serial) shift register (RSR). After sampling the stop bit, the received data in the RSR is transferred to the RCREG (if it is empty). If the transfer is complete, the interrupt bit RCIF (PIR<0>) is set. The actual interrupt can be enabled/disabled by setting/clearing the RCIE (PIE<0>) bit. RCIF is a read only bit which is cleared by the hardware. It is cleared when RCREG has been read and is empty. RCREG is a double buffered register; (i.e. it is a two deep FIFO). It is possible for two bytes of data to be received and transferred to the RCREG FIFO and a third byte begin shifting to the RSR. On detection of the stop bit of the third byte, if the RCREG is still full, then the overrun error bit, OERR (RCSTA<1>) will be set. The word in the RSR will be lost. RCREG can be read twice to retrieve the two bytes in the FIFO. The OERR bit has to be cleared in software which is done by resetting the receive logic (CREN is set). If the OERR bit is set, transfers from the RSR to RCREG are inhibited, so it is essential to clear the OERR bit if it is set. The framing error bit FERR (RCSTA<2>) is set if a stop bit is not detected.

FIGURE 13-7: RX PIN SAMPLING SCHEME

Note: The FERR and the 9th receive bit are buffered the same way as the receive data. Reading the RCREG register will allow the RX9D and FERR bits to be loaded with values for the next received Received data; therefore, it is essential for the user to read the RCSTA register before reading RCREG in order not to lose the old FERR and RX9D information.

#### 13.2.3 SAMPLING

The data on the RA4/RX/DT pin is sampled three times by a majority detect circuit to determine if a high or a low level is present at the RA4/RX/DT pin. The sampling is done on the seventh, eighth and ninth falling edges of a x16 clock (Figure 11-3).

The x16 clock is a free running clock, and the three sample points occur at a frequency of every 16 falling edges.

| RX              |   | Start bit                              | Bit0 |
|-----------------|---|----------------------------------------|------|
| (RA4/RX/DT pin) | - | Baud CLK for all but start bit         |      |
| Jaud CLK        | 1 |                                        |      |
| x16 CLK         |   | 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 1 |      |
|                 |   |                                        |      |
|                 |   | Samples                                |      |

# 14.0 SPECIAL FEATURES OF THE CPU

What sets a microcontroller apart from other processors are special circuits to deal with the needs of real time applications. The PIC17CXX family has a host of such features intended to maximize system reliability, minimize cost through elimination of external components, provide power saving operating modes and offer code protection. These are:

- OSC selection
- Reset
  - Power-on Reset (POR)
  - Power-up Timer (PWRT)
  - Oscillator Start-up Timer (OST)
- Interrupts
- Watchdog Timer (WDT)
- SLEEP
- · Code protection

The PIC17CXX has a Watchdog Timer which can be shut off only through EPROM bits. It runs off its own RC oscillator for added reliability. There are two timers that offer necessary delays on power-up. One is the Oscillator Start-up Timer (OST), intended to keep the chip in RESET until the crystal oscillator is stable. The other is the Power-up Timer (PWRT), which provides a fixed delay of 96 ms (nominal) on power-up only, designed to keep the part in RESET while the power supply stabilizes. With these two timers on-chip, most applications need no external reset circuitry.

The SLEEP mode is designed to offer a very low current power-down mode. The user can wake from SLEEP through external reset, Watchdog Timer Reset or through an interrupt. Several oscillator options are also made available to allow the part to fit the application. The RC oscillator option saves system cost while the LF crystal option saves power. Configuration bits are used to select various options. This configuration word has the format shown in Figure 14-1.

| R/P - 1   | U - x                                                                 | U - x                                                                    | <u>U-x</u>                                                  | U - x                                                        | U - x             | U - x            | U - x            |                                                                     |
|-----------|-----------------------------------------------------------------------|--------------------------------------------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------|-------------------|------------------|------------------|---------------------------------------------------------------------|
| bit15-7   |                                                                       |                                                                          |                                                             |                                                              |                   |                  | bit0             |                                                                     |
|           | R/P - 1<br>PM1                                                        | U - x<br>—                                                               | <u>R/P - 1</u><br>PM0                                       | R/P - 1<br>WDTPS1                                            | R/P - 1<br>WDTPS0 | R/P - 1<br>FOSC1 | R/P - 1<br>FOSC0 | R = Readable bit<br>P = Programmable bit                            |
| Dil 15-7  |                                                                       |                                                                          |                                                             |                                                              |                   |                  | DIIO             | U = Unimplemented<br>- n = Value for Erased Device<br>(x = unknown) |
| bit 15,6, | 4: <b>PM2, PM</b><br>111 = Mic<br>110 = Mic<br>101 = Ext<br>000 = Coo | roprocess<br>rocontrolle<br>ended mic<br>de protecte                     | rocessor<br>or Mode<br>er mode<br>crocontrol<br>ed microc   | Mode Sele<br>ler mode<br>ontroller m                         | ect bits<br>ode   |                  |                  |                                                                     |
| bit 7, 5: | Unimpler                                                              | nented: R                                                                | ead as a                                                    | '0'                                                          |                   |                  |                  |                                                                     |
| bit 3-2:  | WDTPS1:<br>11 = WD<br>10 = WD<br>01 = WD<br>00 = WD                   | : <b>WDTPS0</b><br>Г enabled,<br>Г enabled,<br>Г enabled,<br>Г disabled  | , WDT Po<br>postscal<br>postscal<br>postscal<br>, 16-bit ov | stscaler Se<br>er = 1<br>er = 256<br>er = 64<br>verflow time | elect bits<br>er  |                  |                  |                                                                     |
| bit 1-0:  | FOSC1:F<br>11 = EC (<br>10 = XT (<br>01 = RC (<br>00 = LF (           | <b>OSCO</b> , Os<br>oscillator<br>oscillator<br>oscillator<br>oscillator | cillator So                                                 | elect bits                                                   |                   |                  |                  |                                                                     |
| Note 1:   | This bit do                                                           | oes not ex                                                               | ist on the                                                  | PIC17C42                                                     | . Reading t       | his bit will     | return an u      | inknown value (x).                                                  |

#### FIGURE 14-1: CONFIGURATION WORD

<sup>© 1996</sup> Microchip Technology Inc.

#### 14.2.4 EXTERNAL CRYSTAL OSCILLATOR CIRCUIT

Either a prepackaged oscillator can be used or a simple oscillator circuit with TTL gates can be built. Prepackaged oscillators provide a wide operating range and better stability. A well-designed crystal oscillator will provide good performance with TTL gates. Two types of crystal oscillator circuits can be used: one with series resonance, or one with parallel resonance.

Figure 14-5 shows implementation of a parallel resonant oscillator circuit. The circuit is designed to use the fundamental frequency of the crystal. The 74AS04 inverter performs the 180-degree phase shift that a parallel oscillator requires. The 4.7 k $\Omega$  resistor provides the negative feedback for stability. The 10 k $\Omega$  potentiometer biases the 74AS04 in the linear region. This could be used for external oscillator designs.

#### FIGURE 14-5: EXTERNAL PARALLEL RESONANT CRYSTAL OSCILLATOR CIRCUIT



Figure 14-6 shows a series resonant oscillator circuit. This circuit is also designed to use the fundamental frequency of the crystal. The inverter performs a 180-degree phase shift in a series resonant oscillator circuit. The 330 k $\Omega$  resistors provide the negative feedback to bias the inverters in their linear region.

#### FIGURE 14-6: EXTERNAL SERIES RESONANT CRYSTAL OSCILLATOR CIRCUIT



#### 14.2.5 RC OSCILLATOR

For timing insensitive applications, the RC device option offers additional cost savings. RC oscillator frequency is a function of the supply voltage, the resistor (Rext) and capacitor (Cext) values, and the operating temperature. In addition to this, oscillator frequency will vary from unit to unit due to normal process parameter variation. Furthermore, the difference in lead frame capacitance between package types will also affect oscillation frequency, especially for low Cext values. The user also needs to take into account variation due to tolerance of external R and C components used. Figure 14-6 shows how the R/C combination is connected to the PIC17CXX. For Rext values below 2.2 kQ, the oscillator operation may become unstable, or stop completely. For very high Rext values (e.g. 1 M $\Omega$ ), the oscillator becomes sensitive to noise, humidity and leakage. Thus, we recommend to keep Rext between 3  $k\Omega$  and 100  $k\Omega$ .

Although the oscillator will operate with no external capacitor (Cext = 0 pF), we recommend using values above 20 pF for noise and stability reasons. With little or no external capacitance, oscillation frequency can vary dramatically due to changes in external capacitances, such as PCB trace capacitance or package lead frame capacitance.

See Section 18.0 for RC frequency variation from part to part due to normal process variation. The variation is larger for larger R (since leakage current variation will affect RC frequency more for large R) and for smaller C (since variation of input capacitance will affect RC frequency more).

See Section 18.0 for variation of oscillator frequency due to VDD for given Rext/Cext values as well as frequency variation due to operating temperature for given R, C, and VDD values.

The oscillator frequency, divided by 4, is available on the OSC2/CLKOUT pin, and can be used for test purposes or to synchronize other logic (see Figure 3-2 for waveform).

#### FIGURE 14-7: RC OSCILLATOR MODE



#### FIGURE 14-8: WATCHDOG TIMER BLOCK DIAGRAM



#### TABLE 14-4: REGISTERS/BITS ASSOCIATED WITH THE WATCHDOG TIMER

| Address       | Name   | Bit 7 | Bit 6 | Bit 5 | Bit 4  | Bit 3  | Bit 2  | Bit 1 | Bit 0 | Value on<br>Power-on<br>Reset | Value on all<br>other resets<br>(Note1) |
|---------------|--------|-------|-------|-------|--------|--------|--------|-------|-------|-------------------------------|-----------------------------------------|
| _             | Config | —     | PM1   | —     | PM0    | WDTPS1 | WDTPS0 | FOSC1 | FOSC0 | (Note 2)                      | (Note 2)                                |
| 06h, Unbanked | CPUSTA | —     | —     | STKAV | GLINTD | TO     | PD     |       | —     | 11 11                         | 11 qq                                   |

Legend: - = unimplemented read as '0', q - value depends on condition, shaded cells are not used by the WDT.

Note 1: Other (non power-up) resets include: external reset through MCLR and Watchdog Timer Reset.

2: This value will be as the device was programmed, or if unprogrammed, will read as all '1's.

# PIC17C4X

| CAL        | .L                             | Subroutir                                                                 | ne Call                                                                                |                                                                              | С          | LRF                    | Clear f                                                         |                                    |            |                       |
|------------|--------------------------------|---------------------------------------------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------|------------|------------------------|-----------------------------------------------------------------|------------------------------------|------------|-----------------------|
| Synt       | ax:                            | [label] C                                                                 | CALL k                                                                                 |                                                                              | S          | yntax:                 | [ <i>label</i> ] CL                                             | .RF f,s                            | ;          |                       |
| Ope        | rands:                         | $0 \le k \le 40$                                                          | 95                                                                                     |                                                                              | 0          | perands:               | $0 \le f \le 25$                                                | 5                                  |            |                       |
| Ope        | ration:                        | PC+ 1→ T<br>k<12:8> –                                                     | $OS, k \rightarrow PC \rightarrow PCLATH < 4$                                          | <12:0>,<br>:0>;                                                              | 0          | peration:              | $00h \rightarrow f, s$<br>$00h \rightarrow de$                  | s ∈ [0,1]<br>est                   | l          |                       |
|            |                                | PC<15:13                                                                  | $> \rightarrow PCLATH$                                                                 | 1<7:5>                                                                       | S          | atus Affected:         | None                                                            |                                    |            |                       |
| Stat       | us Affected:                   | None                                                                      |                                                                                        |                                                                              | E          | ncoding:               | 0010                                                            | 100s                               | ffff       | ffff                  |
| Enc        | oding:                         | 111k                                                                      | kkkk kkl                                                                               | k kkkk                                                                       | D          | escription:            | Clears the                                                      | contents                           | of the sp  | pecified rea-         |
| Des        | cription:                      | Subroutine<br>return addre<br>the stack. T<br>PC bits<12<br>bits of the F | call within 8K<br>ess (PC+1) is<br>he 13-bit value<br>:0>. Then the u<br>PC are copied | page. First,<br>pushed onto<br>is loaded into<br>upper-eight<br>into PCLATH. |            | ·                      | ister(s).<br>s = 0: Data<br>WREG are<br>s = 1: Data<br>cleared. | a memory<br>e cleared.<br>a memory | v location | 'f' and<br>'f' is     |
|            |                                | Call is a ty                                                              | wo-cycle instru                                                                        | iction.                                                                      | W          | ords:                  | 1                                                               |                                    |            |                       |
|            |                                | See LCALL space.                                                          | for calls outsic                                                                       | le 8K memory                                                                 | С          | ycles:                 | 1                                                               |                                    |            |                       |
| Wor        | ds:                            | 1                                                                         |                                                                                        |                                                                              | Q          | Cycle Activity:        |                                                                 |                                    |            |                       |
| Cycl       | es:                            | 2                                                                         |                                                                                        |                                                                              |            | Q1                     | Q2                                                              | Q                                  | 3          | Q4                    |
| QC         | vcle Activity:                 |                                                                           |                                                                                        |                                                                              |            | Decode                 | Read                                                            | Exec                               | ute        | Write                 |
|            | Q1                             | Q2                                                                        | Q3                                                                                     | Q4                                                                           |            |                        |                                                                 |                                    |            | and other             |
|            | Decode                         | Read literal<br>'k'<7:0>                                                  | Execute                                                                                | NOP                                                                          |            |                        |                                                                 |                                    |            | specified<br>register |
|            | Forced NOP                     | NOP                                                                       | Execute                                                                                | NOP                                                                          | ] <u>E</u> | <u>kample</u> :        | CLRF                                                            | FLAC                               | G_REG      |                       |
| <u>Exa</u> | <u>mple</u> :<br>Before Instru | HERE                                                                      | CALL THE                                                                               | RE                                                                           |            | Before Instr<br>FLAG_R | uction<br>EG = 0x                                               | κ5A                                |            |                       |
|            | PC =                           | Address ( HEI                                                             | RE)                                                                                    |                                                                              |            | After Instruc          | tion                                                            |                                    |            |                       |
|            | After Instruct<br>PC =         | tion<br>Address(THI                                                       | ERE )                                                                                  |                                                                              |            | FLAG_R                 | EG = 0                                                          | <b>«</b> 00                        |            |                       |

PC = Address(THERE) TOS = Address(HERE + 1)

# PIC17C4X

| RRN         | ICF                                                                                                                                                | Rotate R                                                                                                                                       | light f (n                                                                                                                   | Rotate Right f (no carry) |                             |  |  |  |  |  |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|---------------------------|-----------------------------|--|--|--|--|--|
| Syn         | tax:                                                                                                                                               | [ label ]                                                                                                                                      | RRNCF                                                                                                                        | f,d                       |                             |  |  |  |  |  |
| Ope         | rands:                                                                                                                                             | 0 ≤ f ≤ 25<br>d ∈ [0,1]                                                                                                                        | 55                                                                                                                           |                           |                             |  |  |  |  |  |
| Ope         | ration:                                                                                                                                            | $f < n > \rightarrow c$<br>$f < 0 > \rightarrow c$                                                                                             | l <n-1>;<br/>l&lt;7&gt;</n-1>                                                                                                |                           |                             |  |  |  |  |  |
| Stat        | us Affected:                                                                                                                                       | None                                                                                                                                           |                                                                                                                              |                           |                             |  |  |  |  |  |
| Enc         | oding:                                                                                                                                             | 0010                                                                                                                                           | 000d                                                                                                                         | ffff                      | ffff                        |  |  |  |  |  |
| Des         | cription:                                                                                                                                          | The conte<br>one bit to<br>placed in <sup>v</sup><br>placed ba                                                                                 | The contents of register 'f' a one bit to the right. If 'd' is 0 placed in WREG. If 'd' is 1 th placed back in register 'f'. |                           |                             |  |  |  |  |  |
|             |                                                                                                                                                    |                                                                                                                                                |                                                                                                                              | 9.0101 1                  |                             |  |  |  |  |  |
| Wor         | ds:                                                                                                                                                | 1                                                                                                                                              |                                                                                                                              |                           |                             |  |  |  |  |  |
| Cycl        | es:                                                                                                                                                | 1                                                                                                                                              |                                                                                                                              |                           |                             |  |  |  |  |  |
| $\cap \cap$ | vcle Activity                                                                                                                                      |                                                                                                                                                |                                                                                                                              |                           |                             |  |  |  |  |  |
| QU          | yolo / totivity.                                                                                                                                   |                                                                                                                                                |                                                                                                                              |                           |                             |  |  |  |  |  |
| QU          | Q1                                                                                                                                                 | Q2                                                                                                                                             | Q                                                                                                                            | 3                         | Q4                          |  |  |  |  |  |
| QU          | Q1<br>Decode                                                                                                                                       | Q2<br>Read<br>register 'f'                                                                                                                     | Q3<br>Exect                                                                                                                  | B<br>ute V<br>des         | Q4<br>Vrite to<br>stination |  |  |  |  |  |
| Exa         | Q1<br>Decode<br>mple 1:                                                                                                                            | Q2<br>Read<br>register 'f'                                                                                                                     | Q3<br>Exect<br>REG, 1                                                                                                        | 3<br>ute V<br>des         | Q4<br>Vrite to<br>stination |  |  |  |  |  |
| <u>Exa</u>  | Q1<br>Decode<br>mple 1:<br>Before Instru<br>WREG<br>REG                                                                                            | Q2<br>Read<br>register 'f'<br>RRNCF<br>Inction<br>= ?<br>= 1101                                                                                | Q3<br>Exect<br>REG, 1<br>0111                                                                                                | 3<br>ute V<br>de:         | Q4<br>Vrite to<br>stination |  |  |  |  |  |
| Exa         | Q1<br>Decode<br>mple 1:<br>Before Instru<br>WREG<br>REG<br>After Instruct                                                                          | Q2<br>Read<br>register 'f'<br>RRNCF<br>Iction<br>= ?<br>= 1101<br>tion                                                                         | Q3<br>Exect<br>REG, 1<br>0111                                                                                                | 3<br>ute V<br>de:         | Q4<br>Vrite to<br>stination |  |  |  |  |  |
| Exa         | Q1<br>Decode<br>mple 1:<br>Before Instru<br>WREG<br>REG<br>After Instruct<br>WREG<br>REG                                                           | Q2<br>Read<br>register 'f'<br>RRNCF<br>action<br>= ?<br>= 1101<br>tion<br>= 0<br>= 1110                                                        | Q3<br>Exect<br>REG, 1<br>0111<br>1011                                                                                        | 3<br>ute V<br>de:         | Q4<br>Vrite to<br>stination |  |  |  |  |  |
| <u>Exa</u>  | Q1<br>Decode<br>mple 1:<br>Before Instru<br>WREG<br>REG<br>After Instruct<br>WREG<br>REG                                                           | Q2<br>Read<br>register 'f'<br>RRNCF<br>action<br>= ?<br>= 1101<br>tion<br>= 0<br>= 1110<br>RRNCF                                               | Q3<br>Exect<br>REG, 1<br>0111<br>1011<br>REG, 0                                                                              | 3<br>ute V<br>des         | Q4<br>Vrite to<br>stination |  |  |  |  |  |
| Exa<br>Exa  | Q1<br>Decode<br>mple 1:<br>Before Instru<br>WREG<br>REG<br>After Instruct<br>WREG<br>REG<br>mple 2:<br>Before Instru<br>WREG<br>REG                | Q2<br>Read<br>register 'f'<br>RRNCF<br>action<br>= ?<br>= 1101<br>tion<br>= 0<br>= 1110<br>RRNCF<br>action<br>= ?<br>= 1101                    | Q3<br>Exect<br>REG, 1<br>0111<br>REG, 0<br>0111                                                                              | 3<br>ute V<br>des         | Q4<br>Vrite to<br>stination |  |  |  |  |  |
| Exa         | Q1<br>Decode<br>mple 1:<br>Before Instru<br>WREG<br>REG<br>After Instruct<br>WREG<br>REG<br>Before Instru<br>WREG<br>REG<br>After Instruct<br>WREG | Q2<br>Read<br>register 'f'<br>RRNCF<br>action<br>= ?<br>= 1101<br>tion<br>RRNCF<br>action<br>= ?<br>= 1110<br>RRNCF<br>action<br>= ?<br>= 1110 | Q3<br>Exect<br>REG, 1<br>0111<br>REG, 0<br>0111                                                                              | 3<br>ute V<br>des         | Q4<br>Vrite to<br>stination |  |  |  |  |  |

| SETF                          | S                     | et f                                                                                                                                          |        |                  |                                                             |  |  |
|-------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------|-------------------------------------------------------------|--|--|
| Syntax:                       | [/                    | abel]                                                                                                                                         | SETF   | f,s              |                                                             |  |  |
| Operands:                     | 0<br>s                | $0 \le f \le 255$<br>$s \in [0,1]$                                                                                                            |        |                  |                                                             |  |  |
| Operation:                    | FI<br>FI              | $\begin{array}{l} FFh \to f;\\ FFh \to d \end{array}$                                                                                         |        |                  |                                                             |  |  |
| Status Affected:              | Ν                     | one                                                                                                                                           |        |                  |                                                             |  |  |
| Encoding:                     |                       | 0010 101s ff                                                                                                                                  |        | ffff             | Ef ffff                                                     |  |  |
| Description:                  | lf<br>'f'<br>or<br>to | If 's' is 0, both the data memory location<br>'f' and WREG are set to FFh. If 's' is 1<br>only the data memory location 'f' is set<br>to FFh. |        |                  |                                                             |  |  |
| Words:                        | 1                     |                                                                                                                                               |        |                  |                                                             |  |  |
| Cycles:                       | 1                     |                                                                                                                                               |        |                  |                                                             |  |  |
| Q Cycle Activity:             |                       |                                                                                                                                               |        |                  |                                                             |  |  |
| Q1                            |                       | Q2                                                                                                                                            | Q      | 3                | Q4                                                          |  |  |
| Decode                        |                       | Read<br>gister 'f'                                                                                                                            | Exect  | ute re<br>a<br>s | Write<br>register 'f'<br>and other<br>specified<br>register |  |  |
| Example1:                     | SI                    | STF                                                                                                                                           | REG, 0 |                  |                                                             |  |  |
| Before Instru<br>REG<br>WREG  | uctio<br>=<br>=       | n<br>0xDA<br>0x05                                                                                                                             |        |                  |                                                             |  |  |
| After Instruct<br>REG<br>WREG | tion<br>=<br>=        | 0xFF<br>0xFF                                                                                                                                  |        |                  |                                                             |  |  |
| Example2:                     | SE                    | TF                                                                                                                                            | REG, 1 |                  |                                                             |  |  |
| Before Instru<br>REG<br>WREG  | uctio<br>=<br>=       | n<br>0xDA<br>0x05                                                                                                                             |        |                  |                                                             |  |  |
| After Instruct<br>REG<br>WREG | tion<br>=<br>=        | 0xFF<br>0x05                                                                                                                                  |        |                  |                                                             |  |  |

# Applicable Devices 42 R42 42A 43 R43 44

## FIGURE 18-13: WDT TIMER TIME-OUT PERIOD vs. VDD



FIGURE 18-14: IOH vs. VOH, VDD = 3V



## Applicable Devices 42 R42 42A 43 R43 44

# **19.1 DC CHARACTERISTICS:**

#### PIC17CR42/42A/43/R43/44-16 (Commercial, Industrial) PIC17CR42/42A/43/R43/44-25 (Commercial, Industrial) PIC17CR42/42A/43/R43/44-33 (Commercial, Industrial)

| Standard Operating Conditions (unless otherwise stated) Operating temperature |      |                                                                  |         |       |                                           |       |                                           |
|-------------------------------------------------------------------------------|------|------------------------------------------------------------------|---------|-------|-------------------------------------------|-------|-------------------------------------------|
|                                                                               |      |                                                                  |         | -40°C | $\leq$ TA $\leq$ +85°C for industrial and |       |                                           |
|                                                                               |      |                                                                  |         |       |                                           | 0°C   | $\leq$ TA $\leq$ +70°C for commercial     |
| Parameter                                                                     |      |                                                                  |         |       |                                           |       |                                           |
| No.                                                                           | Sym  | Characteristic                                                   | Min     | Typ†  | Max                                       | Units | Conditions                                |
| D001                                                                          | Vdd  | Supply Voltage                                                   | 4.5     | —     | 6.0                                       | V     |                                           |
| D002                                                                          | Vdr  | RAM Data Retention<br>Voltage (Note 1)                           | 1.5 *   | _     | —                                         | V     | Device in SLEEP mode                      |
| D003                                                                          | VPOR | VDD start voltage to<br>ensure internal<br>Power-on Reset signal | _       | Vss   | _                                         | V     | See section on Power-on Reset for details |
| D004                                                                          | SVDD | VDD rise rate to<br>ensure internal<br>Power-on Reset signal     | 0.060 * | _     | _                                         | mV/ms | See section on Power-on Reset for details |
| D010                                                                          | IDD  | Supply Current                                                   | _       | 3     | 6                                         | mA    | Fosc = 4 MHz (Note 4)                     |
| D011                                                                          |      | (Note 2)                                                         | -       | 6     | 12 *                                      | mA    | Fosc = 8 MHz                              |
| D012                                                                          |      |                                                                  | -       | 11    | 24 *                                      | mA    | Fosc = 16 MHz                             |
| D013                                                                          |      |                                                                  | -       | 19    | 38                                        | mA    | Fosc = 25 MHz                             |
| D015                                                                          |      |                                                                  | -       | 25    | 50                                        | mA    | Fosc = 33 MHz                             |
| D014                                                                          |      |                                                                  | -       | 95    | 150                                       | μA    | Fosc = 32 kHz,                            |
|                                                                               |      |                                                                  |         |       |                                           |       | WDT enabled (EC osc configuration)        |
| D020                                                                          | IPD  | Power-down                                                       | _       | 10    | 40                                        | μA    | VDD = 5.5V, WDT enabled                   |
| D021                                                                          |      | Current (Note 3)                                                 | -       | < 1   | 5                                         | μA    | VDD = 5.5V, WDT disabled                  |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.

2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption.

The test conditions for all IDD measurements in active operation mode are:

OSC1 = external square wave, from rail to rail; all I/O pins tristated, pulled to VDD or VSS, T0CKI = VDD, MCLR = VDD; WDT enabled/disabled as specified.

Current consumed from the oscillator and I/O's driving external capacitive or resistive loads needs to be considered.

For the RC oscillator, the current through the external pull-up resistor (R) can be estimated as:  $VDD / (2 \bullet R)$ . For capacitive loads, the current can be estimated (for an individual I/O pin) as (CL • VDD) • f

CL = Total capacitive load on the I/O pin; f = average frequency the I/O pin switches.

The capacitive currents are most significant when the device is configured for external execution (includes extended microcontroller mode).

- 3: The power down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VbD and Vss.
- 4: For RC osc configuration, current through Rext is not included. The current through the resistor can be estimated by the formula IR = VDD/2Rext (mA) with Rext in kOhm.

# PIC17C4X

# Applicable Devices 42 R42 42A 43 R43 44

## 19.4 <u>Timing Parameter Symbology</u>

The timing parameter symbols have been created following one of the following formats:

| 1. TppS2p | pS                                   | 3. Tcc:st | (I <sup>2</sup> C specifications only) |
|-----------|--------------------------------------|-----------|----------------------------------------|
| 2. TppS   |                                      | 4. Ts     | (I <sup>2</sup> C specifications only) |
| Т         |                                      |           | · · ·                                  |
| F         | Frequency                            | Т         | Time                                   |
| Lowerca   | ase symbols (pp) and their meanings: |           |                                        |
| рр        |                                      |           |                                        |
| ad        | Address/Data                         | ost       | Oscillator Start-Up Timer              |
| al        | ALE                                  | pwrt      | Power-Up Timer                         |
| сс        | Capture1 and Capture2                | rb        | PORTB                                  |
| ck        | CLKOUT or clock                      | rd        | RD                                     |
| dt        | Data in                              | rw        | RD or WR                               |
| in        | INT pin                              | tO        | TOCKI                                  |
| io        | I/O port                             | t123      | TCLK12 and TCLK3                       |
| mc        | MCLR                                 | wdt       | Watchdog Timer                         |
| oe        | OE                                   | wr        | WR                                     |
| os        | OSC1                                 |           |                                        |
| Upperca   | ase symbols and their meanings:      |           |                                        |
| S         |                                      |           |                                        |
| D         | Driven                               | L         | Low                                    |
| E         | Edge                                 | P         | Period                                 |
| F         | Fall                                 | R         | Rise                                   |
| н         | High                                 | V         | Valid                                  |
| 1         | Invalid (Hi-impedance)               | Z         | Hi-impedance                           |

# Applicable Devices 42 R42 42A 43 R43 44

# FIGURE 20-17: IOL vs. VOL, VDD = 5V



#### FIGURE 20-18: VTH (INPUT THRESHOLD VOLTAGE) OF I/O PINS (TTL) VS. VDD



# 21.0 PACKAGING INFORMATION

# 21.1 40-Lead Ceramic CERDIP Dual In-line, and CERDIP Dual In-line with Window (600 mil)



| Package Group: Ceramic CERDIP Dual In-Line (CDP) |             |        |           |        |       |           |  |
|--------------------------------------------------|-------------|--------|-----------|--------|-------|-----------|--|
|                                                  | Millimeters |        |           | Inches |       |           |  |
| Symbol                                           | Min         | Max    | Notes     | Min    | Max   | Notes     |  |
| α                                                | 0°          | 10°    |           | 0°     | 10°   |           |  |
| A                                                | 4.318       | 5.715  |           | 0.170  | 0.225 |           |  |
| A1                                               | 0.381       | 1.778  |           | 0.015  | 0.070 |           |  |
| A2                                               | 3.810       | 4.699  |           | 0.150  | 0.185 |           |  |
| A3                                               | 3.810       | 4.445  |           | 0.150  | 0.175 |           |  |
| В                                                | 0.355       | 0.585  |           | 0.014  | 0.023 |           |  |
| B1                                               | 1.270       | 1.651  | Typical   | 0.050  | 0.065 | Typical   |  |
| С                                                | 0.203       | 0.381  | Typical   | 0.008  | 0.015 | Typical   |  |
| D                                                | 51.435      | 52.705 |           | 2.025  | 2.075 |           |  |
| D1                                               | 48.260      | 48.260 | Reference | 1.900  | 1.900 | Reference |  |
| E                                                | 15.240      | 15.875 |           | 0.600  | 0.625 |           |  |
| E1                                               | 12.954      | 15.240 |           | 0.510  | 0.600 |           |  |
| e1                                               | 2.540       | 2.540  | Reference | 0.100  | 0.100 | Reference |  |
| eA                                               | 14.986      | 16.002 | Typical   | 0.590  | 0.630 | Typical   |  |
| eB                                               | 15.240      | 18.034 |           | 0.600  | 0.710 |           |  |
| L                                                | 3.175       | 3.810  |           | 0.125  | 0.150 |           |  |
| N                                                | 40          | 40     |           | 40     | 40    |           |  |
| S                                                | 1.016       | 2.286  |           | 0.040  | 0.090 |           |  |
| S1                                               | 0.381       | 1.778  |           | 0.015  | 0.070 |           |  |

© 1996 Microchip Technology Inc.

# 21.2 <u>40-Lead Plastic Dual In-line (600 mil)</u>



| Package Group: Plastic Dual In-Line (PLA) |             |        |           |        |       |           |  |
|-------------------------------------------|-------------|--------|-----------|--------|-------|-----------|--|
|                                           | Millimeters |        |           | Inches |       |           |  |
| Symbol                                    | Min         | Max    | Notes     | Min    | Max   | Notes     |  |
| α                                         | 0°          | 10°    |           | 0°     | 10°   |           |  |
| A                                         | _           | 5.080  |           | _      | 0.200 |           |  |
| A1                                        | 0.381       | _      |           | 0.015  | _     |           |  |
| A2                                        | 3.175       | 4.064  |           | 0.125  | 0.160 |           |  |
| В                                         | 0.355       | 0.559  |           | 0.014  | 0.022 |           |  |
| B1                                        | 1.270       | 1.778  | Typical   | 0.050  | 0.070 | Typical   |  |
| С                                         | 0.203       | 0.381  | Typical   | 0.008  | 0.015 | Typical   |  |
| D                                         | 51.181      | 52.197 |           | 2.015  | 2.055 |           |  |
| D1                                        | 48.260      | 48.260 | Reference | 1.900  | 1.900 | Reference |  |
| E                                         | 15.240      | 15.875 |           | 0.600  | 0.625 |           |  |
| E1                                        | 13.462      | 13.970 |           | 0.530  | 0.550 |           |  |
| e1                                        | 2.489       | 2.591  | Typical   | 0.098  | 0.102 | Typical   |  |
| eA                                        | 15.240      | 15.240 | Reference | 0.600  | 0.600 | Reference |  |
| eB                                        | 15.240      | 17.272 |           | 0.600  | 0.680 |           |  |
| L                                         | 2.921       | 3.683  |           | 0.115  | 0.145 |           |  |
| N                                         | 40          | 40     |           | 40     | 40    |           |  |
| S                                         | 1.270       | -      |           | 0.050  | -     |           |  |
| S1                                        | 0.508       | _      |           | 0.020  | _     |           |  |