



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Details                    |                                                                           |
|----------------------------|---------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                  |
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 16MHz                                                                     |
| Connectivity               | UART/USART                                                                |
| Peripherals                | POR, PWM, WDT                                                             |
| Number of I/O              | 33                                                                        |
| Program Memory Size        | 16KB (8K x 16)                                                            |
| Program Memory Type        | OTP                                                                       |
| EEPROM Size                |                                                                           |
| RAM Size                   | 454 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 6V                                                                 |
| Data Converters            | -                                                                         |
| Oscillator Type            | External                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 44-LCC (J-Lead)                                                           |
| Supplier Device Package    | 44-PLCC (16.59x16.59)                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic17c44t-16i-l |
|                            |                                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 4.1.3 OSCILLATOR START-UP TIMER (OST)

The Oscillator Start-up Timer (OST) provides a 1024 oscillator cycle (1024Tosc) delay after  $\overline{\text{MCLR}}$  is detected high or a wake-up from SLEEP event occurs.

The OST time-out is invoked only for XT and LF oscillator modes on a Power-on Reset or a Wake-up from SLEEP.

The OST counts the oscillator pulses on the OSC1/CLKIN pin. The counter only starts incrementing after the amplitude of the signal reaches the oscillator input thresholds. This delay allows the crystal oscillator or resonator to stabilize before the device exits reset. The length of time-out is a function of the crystal/resonator frequency.

#### 4.1.4 TIME-OUT SEQUENCE

On power-up the time-out sequence is as follows: First the internal POR signal goes high when the POR trip point is reached. If MCLR is high, then both the OST and PWRT timers start. In general the PWRT time-out is longer, except with low frequency crystals/resonators. The total time-out also varies based on oscillator configuration. Table 4-1 shows the times that are associated with the oscillator configuration. Figure 4-2 and Figure 4-3 display these time-out sequences.

If the device voltage is not within electrical specification at the end of a time-out, the  $\overline{\text{MCLR}}/\text{VPP}$  pin must be held low until the voltage is within the device specification. The use of an external RC delay is sufficient for many of these applications.

## TABLE 4-1:TIME-OUT IN VARIOUSSITUATIONS

| Oscillator<br>Configuration | Power-up                            | Wake up<br>from<br>SLEEP | MCLR<br>Reset |
|-----------------------------|-------------------------------------|--------------------------|---------------|
| XT, LF                      | Greater of:<br>96 ms or<br>1024Tosc | 1024Tosc                 | —             |
| EC, RC                      | Greater of:<br>96 ms or<br>1024Tosc |                          | —             |

The time-out sequence begins from the first rising edge of  $\overline{\text{MCLR}}$ .

Table 4-3 shows the reset conditions for some special registers, while Table 4-4 shows the initialization conditions for all the registers. The shaded registers (in Table 4-4) are for all devices except the PIC17C42. In the PIC17C42, the PRODH and PRODL registers are general purpose RAM.

## TABLE 4-2:STATUS BITS AND THEIR<br/>SIGNIFICANCE

| TO | PD | Event                                                                              |
|----|----|------------------------------------------------------------------------------------|
| 1  | 1  | Power-on Reset, MCLR Reset during normal operation, or CLRWDT instruction executed |
| 1  | 0  | MCLR Reset during SLEEP or interrupt wake-up from SLEEP                            |
| 0  | 1  | WDT Reset during normal operation                                                  |
| 0  | 0  | WDT Reset during SLEEP                                                             |

In Figure 4-2, Figure 4-3 and Figure 4-4, TPWRT > TOST, as would be the case in higher frequency crystals. For lower frequency crystals, (i.e., 32 kHz) TOST would be greater.

#### TABLE 4-3: RESET CONDITION FOR THE PROGRAM COUNTER AND THE CPUSTA REGISTER

| Event                                      |                      | PCH:PCL               | CPUSTA | OST Active |
|--------------------------------------------|----------------------|-----------------------|--------|------------|
| Power-on Reset                             |                      | 0000h                 | 11 11  | Yes        |
| MCLR Reset during normal ope               | ration               | 0000h                 | 11 11  | No         |
| MCLR Reset during SLEEP                    | R Reset during SLEEP |                       | 11 10  | Yes (2)    |
| WDT Reset during normal operation          | ation                | 0000h                 | 11 01  | No         |
| WDT Reset during SLEEP <sup>(3)</sup>      |                      | 0000h                 | 11 00  | Yes (2)    |
| Interrupt wake-up from SLEEP GLINTD is set |                      | PC + 1                | 11 10  | Yes (2)    |
|                                            | GLINTD is clear      | PC + 1 <sup>(1)</sup> | 10 10  | Yes (2)    |

Legend: u = unchanged, x = unknown, - = unimplemented read as '0'.

Note 1: On wake-up, this instruction is executed. The instruction at the appropriate interrupt vector is fetched and then executed.

2: The OST is only active when the Oscillator is configured for XT or LF modes.

3: The Program Counter = 0, that is the device branches to the reset vector. This is different from the mid-range devices.

| Register               | Address | Power-on Reset | MCLR Reset<br>WDT Reset | Wake-up from SLEEP<br>through interrupt |
|------------------------|---------|----------------|-------------------------|-----------------------------------------|
| Unbanked               | L       |                | <u></u>                 |                                         |
| INDF0                  | 00h     | 0000 0000      | 0000 0000               | 0000 0000                               |
| FSR0                   | 01h     | XXXX XXXX      | uuuu uuuu               | นนนน นนนน                               |
| PCL                    | 02h     | 0000h          | 0000h                   | PC + 1 <sup>(2)</sup>                   |
| PCLATH                 | 03h     | 0000 0000      | 0000 0000               | uuuu uuuu                               |
| ALUSTA                 | 04h     | 1111 xxxx      | 1111 uuuu               | 1111 uuuu                               |
| TOSTA                  | 05h     | 0000 000-      | 0000 000-               | 0000 000-                               |
| CPUSTA <sup>(3)</sup>  | 06h     | 11 11          | 11 qq                   | uu qq                                   |
| INTSTA                 | 07h     | 0000 0000      | 0000 0000               | uuuu uuuu( <sup>1)</sup>                |
| INDF1                  | 08h     | 0000 0000      | 0000 0000               | <u>uuuu</u> uuuu                        |
| FSR1                   | 09h     | XXXX XXXX      | uuuu uuuu               | uuuu uuuu                               |
| WREG                   | 0Ah     | XXXX XXXX      | uuuu uuuu               | uuuu uuuu                               |
| TMR0L                  | 0Bh     | XXXX XXXX      | uuuu uuuu               | uuuu uuuu                               |
| TMR0H                  | 0Ch     | XXXX XXXX      | uuuu uuuu               | uuuu uuuu                               |
| TBLPTRL <sup>(4)</sup> | 0Dh     | XXXX XXXX      | uuuu uuuu               | นนนน นนนน                               |
| TBLPTRH (4)            | 0Eh     | XXXX XXXX      | uuuu uuuu               | uuuu uuuu                               |
| TBLPTRL (5)            | 0Dh     | 0000 0000      | 0000 0000               | uuuu uuuu                               |
| TBLPTRH <sup>(5)</sup> | 0Eh     | 0000 0000      | 0000 0000               | <u>uuuu</u> uuuu                        |
| BSR                    | 0Fh     | 0000 0000      | 0000 0000               |                                         |
| Bank 0                 | I       |                | I                       |                                         |
| PORTA                  | 10h     | 0-xx xxxx      | 0-uu uuuu               | <u>uuuu</u> uuuu                        |
| DDRB                   | 11h     | 1111 1111      | 1111 1111               | <br>                                    |
| PORTB                  | 12h     | XXXX XXXX      | uuuu uuuu               | uuuu uuuu                               |
| RCSTA                  | 13h     | 0000 -00x      | 0000 -00u               | uuuu -uuu                               |
| RCREG                  | 14h     | XXXX XXXX      | uuuu uuuu               | uuuu uuuu                               |
| TXSTA                  | 15h     | 00001x         | 00001u                  | uuuuuu                                  |
| TXREG                  | 16h     | XXXX XXXX      | uuuu uuuu               | uuuu uuuu                               |
| SPBRG                  | 17h     | XXXX XXXX      | uuuu uuuu               | นนนน นนนน                               |
| Bank 1                 |         |                |                         |                                         |
| DDRC                   | 10h     | 1111 1111      | 1111 1111               | uuuu uuuu                               |
| PORTC                  | 11h     | XXXX XXXX      | uuuu uuuu               | uuuu uuuu                               |
| DDRD                   | 12h     | 1111 1111      | 1111 1111               | uuuu uuuu                               |
| PORTD                  | 13h     | XXXX XXXX      | uuuu uuuu               | นนนน นนนน                               |
| DDRE                   | 14h     | 111            | 111                     | uuu                                     |
| PORTE                  | 15h     | xxx            | uuu                     | uuu                                     |
| PIR                    | 16h     | 0000 0010      | 0000 0010               | uuuu uuuu <sup>(1)</sup>                |
| PIE                    | 17h     | 0000 0000      | 0000 0000               | uuuu uuuu                               |

Legend: u = unchanged, x = unknown, - = unimplemented read as '0', q = value depends on condition. Note 1: One or more bits in INTSTA, PIR will be affected (to cause wake-up).

When the wake-up is due to an interrupt and the GLINTD bit is cleared, the PC is loaded with the interrupt vector.

3: See Table 4-3 for reset value of specific condition.

4: Only applies to the PIC17C42.

5: Does not apply to the PIC17C42.

#### 5.3 <u>Peripheral Interrupt Request Register</u> (PIR)

This register contains the individual flag bits for the peripheral interrupts.

**Note:** These bits will be set by the specified condition, even if the corresponding interrupt enable bit is cleared (interrupt disabled), or the GLINTD bit is set (all interrupts disabled). Before enabling an interrupt, the user may wish to clear the interrupt flag to ensure that the program does not immediately branch to the peripheral interrupt service routine.

## FIGURE 5-4: PIR REGISTER (ADDRESS: 16h, BANK 1)

|        | 0 R/W-0 R/W-0 R/W-0 R/W-0 R-1 R-0                                                                                                                                                                                                                                            |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RBIF   |                                                                                                                                                                                                                                                                              |
| bit7   | bit0 W = Writable bit<br>-n = Value at POR reset                                                                                                                                                                                                                             |
| bit 7: | <b>RBIF</b> : PORTB Interrupt on Change Flag bit<br>1 = One of the PORTB inputs changed (Software must end the mismatch condition)<br>0 = None of the PORTB inputs have changed                                                                                              |
| bit 6: | TMR3IF: Timer3 Interrupt Flag bit<br>If Capture1 is enabled (CA1/PR3 = 1)<br>1 = Timer3 overflowed<br>0 = Timer3 did not overflow                                                                                                                                            |
|        | If Capture1 is disabled (CA1/ $\overline{PR3}$ = 0)<br>1 = Timer3 value has rolled over to 0000h from equalling the period register (PR3H:PR3L) value<br>0 = Timer3 value has not rolled over to 0000h from equalling the period register (PR3H:PR3L) value                  |
| bit 5: | <b>TMR2IF</b> : Timer2 Interrupt Flag bit<br>1 = Timer2 value has rolled over to 0000h from equalling the period register (PR2) value<br>0 = Timer2 value has not rolled over to 0000h from equalling the period register (PR2) value                                        |
| bit 4: | <b>TMR1IF</b> : Timer1 Interrupt Flag bit<br>If Timer1 is in 8-bit mode (T16 = 0)<br>1 = Timer1 value has rolled over to 0000h from equalling the period register (PR) value<br>0 = Timer1 value has not rolled over to 0000h from equalling the period register (PR2) value |
|        | If Timer1 is in 16-bit mode (T16 = 1)<br>1 = TMR1:TMR2 value has rolled over to 0000h from equalling the period register (PR1:PR2) value<br>0 = TMR1:TMR2 value has not rolled over to 0000h from equalling the period register (PR1:PR2) value                              |
| bit 3: | <b>CA2IF</b> : Capture2 Interrupt Flag bit<br>1 = Capture event occurred on RB1/CAP2 pin<br>0 = Capture event did not occur on RB1/CAP2 pin                                                                                                                                  |
| bit 2: | <b>CA1IF</b> : Capture1 Interrupt Flag bit<br>1 = Capture event occurred on RB0/CAP1 pin<br>0 = Capture event did not occur on RB0/CAP1 pin                                                                                                                                  |
| bit 1: | <b>TXIF</b> : USART Transmit Interrupt Flag bit<br>1 = Transmit buffer is empty<br>0 = Transmit buffer is full                                                                                                                                                               |
| bit 0: | RCIF: USART Receive Interrupt Flag bit<br>1 = Receive buffer is full<br>0 = Receive buffer is empty                                                                                                                                                                          |

| Addr                                                        | Unbanked                                                                                  |                                                        |                                                           |                                                               |
|-------------------------------------------------------------|-------------------------------------------------------------------------------------------|--------------------------------------------------------|-----------------------------------------------------------|---------------------------------------------------------------|
| 00h                                                         | INDF0                                                                                     |                                                        |                                                           |                                                               |
| 01h                                                         | FSR0                                                                                      |                                                        |                                                           |                                                               |
| 02h                                                         | PCL                                                                                       |                                                        |                                                           |                                                               |
| 03h                                                         | PCLATH                                                                                    |                                                        |                                                           |                                                               |
| 04h                                                         | ALUSTA                                                                                    |                                                        |                                                           |                                                               |
| 05h                                                         | TOSTA                                                                                     |                                                        |                                                           |                                                               |
| 06h                                                         | CPUSTA                                                                                    |                                                        |                                                           |                                                               |
| 07h                                                         | INTSTA                                                                                    |                                                        |                                                           |                                                               |
| 08h                                                         | INDF1                                                                                     |                                                        |                                                           |                                                               |
| 09h                                                         | FSR1                                                                                      |                                                        |                                                           |                                                               |
| 0Ah                                                         | WREG                                                                                      |                                                        |                                                           |                                                               |
| 0Bh                                                         | TMR0L                                                                                     |                                                        |                                                           |                                                               |
| 0Ch                                                         | TMR0H                                                                                     |                                                        |                                                           |                                                               |
| 0Dh                                                         | TBLPTRL                                                                                   |                                                        |                                                           |                                                               |
| 0Eh                                                         | TBLPTRH                                                                                   |                                                        |                                                           |                                                               |
| 0Fh                                                         | BSR                                                                                       |                                                        |                                                           |                                                               |
| 1                                                           |                                                                                           |                                                        |                                                           |                                                               |
|                                                             | Bank 0                                                                                    | Bank 1 <sup>(1)</sup>                                  | Bank 2 <sup>(1)</sup>                                     | Bank 3 <sup>(1)</sup>                                         |
| 10h                                                         | Bank 0<br>PORTA                                                                           | Bank 1 <sup>(1)</sup><br>DDRC                          | Bank 2 <sup>(1)</sup><br>TMR1                             | Bank 3 <sup>(1)</sup><br>PW1DCL                               |
| 10h<br>11h                                                  |                                                                                           |                                                        |                                                           |                                                               |
|                                                             | PORTA                                                                                     | DDRC                                                   | TMR1                                                      | PW1DCL                                                        |
| 11h                                                         | PORTA<br>DDRB                                                                             | DDRC<br>PORTC                                          | TMR1<br>TMR2                                              | PW1DCL<br>PW2DCL                                              |
| 11h<br>12h                                                  | PORTA<br>DDRB<br>PORTB                                                                    | DDRC<br>PORTC<br>DDRD                                  | TMR1<br>TMR2<br>TMR3L                                     | PW1DCL<br>PW2DCL<br>PW1DCH                                    |
| 11h<br>12h<br>13h                                           | PORTA<br>DDRB<br>PORTB<br>RCSTA                                                           | DDRC<br>PORTC<br>DDRD<br>PORTD                         | TMR1<br>TMR2<br>TMR3L<br>TMR3H                            | PW1DCL<br>PW2DCL<br>PW1DCH<br>PW2DCH                          |
| 11h<br>12h<br>13h<br>14h                                    | PORTA<br>DDRB<br>PORTB<br>RCSTA<br>RCREG                                                  | DDRC<br>PORTC<br>DDRD<br>PORTD<br>DDRE                 | TMR1<br>TMR2<br>TMR3L<br>TMR3H<br>PR1                     | PW1DCL<br>PW2DCL<br>PW1DCH<br>PW2DCH<br>CA2L                  |
| 11h<br>12h<br>13h<br>14h<br>15h                             | PORTA<br>DDRB<br>PORTB<br>RCSTA<br>RCREG<br>TXSTA                                         | DDRC<br>PORTC<br>DDRD<br>PORTD<br>DDRE<br>PORTE        | TMR1<br>TMR2<br>TMR3L<br>TMR3H<br>PR1<br>PR2              | PW1DCL<br>PW2DCL<br>PW1DCH<br>PW2DCH<br>CA2L<br>CA2H          |
| 11h<br>12h<br>13h<br>14h<br>15h<br>16h                      | PORTA<br>DDRB<br>PORTB<br>RCSTA<br>RCREG<br>TXSTA<br>TXREG                                | DDRC<br>PORTC<br>DDRD<br>PORTD<br>DDRE<br>PORTE<br>PIR | TMR1<br>TMR2<br>TMR3L<br>TMR3H<br>PR1<br>PR2<br>PR3L/CA1L | PW1DCL<br>PW2DCL<br>PW1DCH<br>PW2DCH<br>CA2L<br>CA2H<br>TCON1 |
| 11h<br>12h<br>13h<br>14h<br>15h<br>16h<br>17h               | PORTA<br>DDRB<br>PORTB<br>RCSTA<br>RCREG<br>TXSTA<br>TXREG                                | DDRC<br>PORTC<br>DDRD<br>PORTD<br>DDRE<br>PORTE<br>PIR | TMR1<br>TMR2<br>TMR3L<br>TMR3H<br>PR1<br>PR2<br>PR3L/CA1L | PW1DCL<br>PW2DCL<br>PW1DCH<br>PW2DCH<br>CA2L<br>CA2H<br>TCON1 |
| 11h<br>12h<br>13h<br>14h<br>15h<br>16h<br>17h<br>18h<br>1Fh | PORTA<br>DDRB<br>PORTB<br>RCSTA<br>RCREG<br>TXSTA<br>TXREG<br>SPBRG<br>General            | DDRC<br>PORTC<br>DDRD<br>PORTD<br>DDRE<br>PORTE<br>PIR | TMR1<br>TMR2<br>TMR3L<br>TMR3H<br>PR1<br>PR2<br>PR3L/CA1L | PW1DCL<br>PW2DCL<br>PW1DCH<br>PW2DCH<br>CA2L<br>CA2H<br>TCON1 |
| 11h<br>12h<br>13h<br>14h<br>15h<br>16h<br>17h<br>18h        | PORTA<br>DDRB<br>PORTB<br>RCSTA<br>RCREG<br>TXSTA<br>TXREG<br>SPBRG<br>General<br>Purpose | DDRC<br>PORTC<br>DDRD<br>PORTD<br>DDRE<br>PORTE<br>PIR | TMR1<br>TMR2<br>TMR3L<br>TMR3H<br>PR1<br>PR2<br>PR3L/CA1L | PW1DCL<br>PW2DCL<br>PW1DCH<br>PW2DCH<br>CA2L<br>CA2H<br>TCON1 |
| 11h<br>12h<br>13h<br>14h<br>15h<br>16h<br>17h<br>18h<br>1Fh | PORTA<br>DDRB<br>PORTB<br>RCSTA<br>RCREG<br>TXSTA<br>TXREG<br>SPBRG<br>General            | DDRC<br>PORTC<br>DDRD<br>PORTD<br>DDRE<br>PORTE<br>PIR | TMR1<br>TMR2<br>TMR3L<br>TMR3H<br>PR1<br>PR2<br>PR3L/CA1L | PW1DCL<br>PW2DCL<br>PW1DCH<br>PW2DCH<br>CA2L<br>CA2H<br>TCON1 |
| 11h<br>12h<br>13h<br>14h<br>15h<br>16h<br>17h<br>18h<br>1Fh | PORTA<br>DDRB<br>PORTB<br>RCSTA<br>RCREG<br>TXSTA<br>TXREG<br>SPBRG<br>General<br>Purpose | DDRC<br>PORTC<br>DDRD<br>PORTD<br>DDRE<br>PORTE<br>PIR | TMR1<br>TMR2<br>TMR3L<br>TMR3H<br>PR1<br>PR2<br>PR3L/CA1L | PW1DCL<br>PW2DCL<br>PW1DCH<br>PW2DCH<br>CA2L<br>CA2H<br>TCON1 |

## FIGURE 6-5: PIC17C42 REGISTER FILE MAP

Note 1: SFR file locations 10h - 17h are banked. All other SFRs ignore the Bank Select Register (BSR) bits.

#### FIGURE 6-6: PIC17CR42/42A/43/R43/44 REGISTER FILE MAP

| Addr | Unbanked           |                       |                       |                       |
|------|--------------------|-----------------------|-----------------------|-----------------------|
| 00h  | INDF0              |                       |                       |                       |
| 01h  | FSR0               |                       |                       |                       |
| 02h  | PCL                |                       |                       |                       |
| 03h  | PCLATH             |                       |                       |                       |
| 04h  | ALUSTA             |                       |                       |                       |
| 05h  | TOSTA              |                       |                       |                       |
| 06h  | CPUSTA             |                       |                       |                       |
| 07h  | INTSTA             |                       |                       |                       |
| 08h  | INDF1              |                       |                       |                       |
| 09h  | FSR1               |                       |                       |                       |
| 0Ah  | WREG               |                       |                       |                       |
| 0Bh  | TMR0L              |                       |                       |                       |
| 0Ch  | TMR0H              |                       |                       |                       |
| 0Dh  | TBLPTRL            |                       |                       |                       |
| 0Eh  | TBLPTRH            |                       |                       |                       |
| 0Fh  | BSR                |                       |                       |                       |
|      | Bank 0             | Bank 1 <sup>(1)</sup> | Bank 2 <sup>(1)</sup> | Bank 3 <sup>(1)</sup> |
| 10h  | PORTA              | DDRC                  | TMR1                  | PW1DCL                |
| 11h  | DDRB               | PORTC                 | TMR2                  | PW2DCL                |
| 12h  | PORTB              | DDRD                  | TMR3L                 | PW1DCH                |
| 13h  | RCSTA              | PORTD                 | TMR3H                 | PW2DCH                |
| 14h  | RCREG              | DDRE                  | PR1                   | CA2L                  |
| 15h  | TXSTA              | PORTE                 | PR2                   | CA2H                  |
| 16h  | TXREG              | PIR                   | PR3L/CA1L             | TCON1                 |
| 17h  | SPBRG              | PIE                   | PR3H/CA1H             | TCON2                 |
| 18h  | PRODL              |                       |                       |                       |
| 19h  | PRODH              |                       |                       |                       |
| 1Ah  |                    |                       |                       |                       |
|      |                    |                       |                       |                       |
| 1Fh  |                    |                       | 1                     |                       |
| 20h  | General            | General               |                       |                       |
|      | Purpose            | Purpose               |                       |                       |
|      | RAM <sup>(2)</sup> | RAM (2)               |                       |                       |
|      |                    |                       |                       |                       |
| FFh  |                    |                       |                       |                       |

- Note 1: SFR file locations 10h 17h are banked. All other SFRs ignore the Bank Select Register (BSR) bits.
  - 2: General Purpose Registers (GPR) locations 20h - FFh and 120h - 1FFh are banked. All other GPRs ignore the Bank Select Register (BSR) bits.

## 9.0 I/O PORTS

The PIC17C4X devices have five I/O ports, PORTA through PORTE. PORTB through PORTE have a corresponding Data Direction Register (DDR), which is used to configure the port pins as inputs or outputs. These five ports are made up of 33 I/O pins. Some of these ports pins are multiplexed with alternate functions.

PORTC, PORTD, and PORTE are multiplexed with the system bus. These pins are configured as the system bus when the device's configuration bits are selected to Microprocessor or Extended Microcontroller modes. In the two other microcontroller modes, these pins are general purpose I/O.

PORTA and PORTB are multiplexed with the peripheral features of the device. These peripheral features are:

- Timer modules
- Capture module
- PWM module
- USART/SCI module
- External Interrupt pin

When some of these peripheral modules are turned on, the port pin will automatically configure to the alternate function. The modules that do this are:

- PWM module
- USART/SCI module

When a pin is automatically configured as an output by a peripheral module, the pins data direction (DDR) bit is unknown. After disabling the peripheral module, the user should re-initialize the DDR bit to the desired configuration.

The other peripheral modules (which require an input) must have their data direction bit configured appropriately.

**Note:** A pin that is a peripheral input, can be configured as an output (DDRx<y> is cleared). The peripheral events will be determined by the action output on the port pin.

#### 9.1 PORTA Register

PORTA is a 6-bit wide latch. PORTA does not have a corresponding Data Direction Register (DDR).

Reading PORTA reads the status of the pins.

The RA1 pin is multiplexed with TMR0 clock input, and RA4 and RA5 are multiplexed with the USART functions. The control of RA4 and RA5 as outputs is automatically configured by the USART module.

9.1.1 USING RA2, RA3 AS OUTPUTS

The RA2 and RA3 pins are open drain outputs. To use the RA2 or the RA3 pin(s) as output(s), simply write to the PORTA register the desired value. A '0' will cause the pin to drive low, while a '1' will cause the pin to float (hi-impedance). An external pull-up resistor should be used to pull the pin high. Writes to PORTA will not affect the other pins.

| Note: | When using the RA2 or RA3 pin(s) as out-<br>put(s), read-modify-write instructions (such<br>as BCF, BSF, BTG) on PORTA are not rec-<br>ommended.<br>Such operations read the port pins, do the<br>desired operation, and then write this value<br>to the data latch. This may inadvertently<br>cause the RA2 or RA3 pins to switch from<br>input to output (or vice-versa).<br>It is recommended to use a shadow regis-<br>ter for PORTA. Do the bit operations on this<br>shadow register and then move it to<br>PORTA. |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

#### FIGURE 9-1: RA0 AND RA1 BLOCK DIAGRAM



## TABLE 9-5: PORTC FUNCTIONS

| Name    | Bit  | Buffer Type | Function                                     |
|---------|------|-------------|----------------------------------------------|
| RC0/AD0 | bit0 | TTL         | Input/Output or system bus address/data pin. |
| RC1/AD1 | bit1 | TTL         | Input/Output or system bus address/data pin. |
| RC2/AD2 | bit2 | TTL         | Input/Output or system bus address/data pin. |
| RC3/AD3 | bit3 | TTL         | Input/Output or system bus address/data pin. |
| RC4/AD4 | bit4 | TTL         | Input/Output or system bus address/data pin. |
| RC5/AD5 | bit5 | TTL         | Input/Output or system bus address/data pin. |
| RC6/AD6 | bit6 | TTL         | Input/Output or system bus address/data pin. |
| RC7/AD7 | bit7 | TTL         | Input/Output or system bus address/data pin. |

Legend: TTL = TTL input.

### TABLE 9-6: REGISTERS/BITS ASSOCIATED WITH PORTC

| Address     | Name  | Bit 7       | Bit 6                             | Bit 5       | Bit 4       | Bit 3       | Bit 2       | Bit 1       | Bit 0       | Value on<br>Power-on<br>Reset | Value on all<br>other resets<br>(Note1) |
|-------------|-------|-------------|-----------------------------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------------------------|-----------------------------------------|
| 11h, Bank 1 | PORTC | RC7/<br>AD7 | RC6/<br>AD6                       | RC5/<br>AD5 | RC4/<br>AD4 | RC3/<br>AD3 | RC2/<br>AD2 | RC1/<br>AD1 | RC0/<br>AD0 | xxxx xxxx                     | uuuu uuuu                               |
| 10h, Bank 1 | DDRC  | Data dired  | Data direction register for PORTC |             |             |             |             |             |             | 1111 1111                     | 1111 1111                               |

Legend: x = unknown, u = unchanged.

Note 1: Other (non power-up) resets include: external reset through MCLR and the Watchdog Timer Reset.

#### 9.4.1 PORTE AND DDRE REGISTER

PORTE is a 3-bit bi-directional port. The corresponding data direction register is DDRE. A '1' in DDRE configures the corresponding port pin as an input. A '0' in the DDRE register configures the corresponding port pin as an output. Reading PORTE reads the status of the pins, whereas writing to it will write to the port latch. PORTE is multiplexed with the system bus. When operating as the system bus, PORTE contains the control signals for the address/data bus (AD15:AD0). These control signals are Address Latch Enable (ALE), Output Enable ( $\overline{OE}$ ), and Write ( $\overline{WR}$ ). The control signals  $\overline{OE}$  and  $\overline{WR}$  are active low signals. The timing for the system bus is shown in the Electrical Characteristics section.

Note: This port is configured as the system bus when the device's configuration bits are selected to Microprocessor or Extended Microcontroller modes. In the two other microcontroller modes, this port is a general purpose I/O. Example 9-4 shows the instruction sequence to initialize PORTE. The Bank Select Register (BSR) must be selected to Bank 1 for the port to be initialized.

#### EXAMPLE 9-4: INITIALIZING PORTE

| MOVLB | 1     | ; | Select Bank 1            |
|-------|-------|---|--------------------------|
| CLRF  | PORTE | ; | Initialize PORTE data    |
|       |       | ; | latches before setting   |
|       |       | ; | the data direction       |
|       |       | ; | register                 |
| MOVLW | 0x03  | ; | Value used to initialize |
|       |       | ; | data direction           |
| MOVWF | DDRE  | ; | Set RE<1:0> as inputs    |
|       |       | ; | RE<2> as outputs         |
|       |       | ; | RE<7:3> are always       |
|       |       | ; | read as '0'              |

#### FIGURE 9-8: PORTE BLOCK DIAGRAM (IN I/O PORT MODE)



#### 12.1.2 TIMER1 & TIMER2 IN 16-BIT MODE

To select 16-bit mode, the T16 bit must be set. In this mode TMR1 and TMR2 are concatenated to form a 16-bit timer (TMR2:TMR1). The 16-bit timer increments until it matches the 16-bit period register (PR2:PR1). On the following timer clock, the timer value is reset to 0h, and the TMR1IF bit is set.

When selecting the clock source for the16-bit timer, the TMR1CS bit controls the entire 16-bit timer and TMR2CS is a "don't care." When TMR1CS is clear, the timer increments once every instruction cycle (Fosc/4). When TMR1CS is set, the timer increments on every falling edge of the RB4/TCLK12 pin. For the 16-bit timer to increment, both TMR1ON and TMR2ON bits must be set (Table 12-1).

#### 12.1.2.1 EXTERNAL CLOCK INPUT FOR TMR1:TMR2

When TMR1CS is set, the 16-bit TMR2:TMR1 increments on the falling edge of clock input TCLK12. The input on the RB4/TCLK12 pin is sampled and synchronized by the internal phase clocks twice every instruction cycle. This causes a delay from the time a falling edge appears on RB4/TCLK12 to the time TMR2:TMR1 is actually incremented. For the external clock input timing requirements, see the Electrical Specification section.

| TMR2ON | TMR10N | Result                         |
|--------|--------|--------------------------------|
| 1      | 1      | 16-bit timer<br>(TMR2:TMR1) ON |
| 0      | 1      | Only TMR1 increments           |
| x      | 0      | 16-bit timer OFF               |

#### FIGURE 12-4: TMR1 AND TMR2 IN 16-BIT TIMER/COUNTER MODE



#### TABLE 12-2: SUMMARY OF TIMER1 AND TIMER2 REGISTERS

| Address                                | Name   | Bit 7      | Bit 6        | Bit 5  | Bit 4  | Bit 3     | Bit 2     | Bit 1  | Bit 0  | Value on<br>Power-on<br>Reset | Value on all<br>other resets<br>(Note1) |
|----------------------------------------|--------|------------|--------------|--------|--------|-----------|-----------|--------|--------|-------------------------------|-----------------------------------------|
| 16h, Bank 3                            | TCON1  | CA2ED1     | CA2ED0       | CA1ED1 | CA1ED0 | T16       | TMR3CS    | TMR2CS | TMR1CS | 0000 0000                     | 0000 0000                               |
| 17h, Bank 3                            | TCON2  | CA2OVF     | CA10VF       | PWM2ON | PWM1ON | CA1/PR3   | TMR3ON    | TMR2ON | TMR10N | 0000 0000                     | 0000 0000                               |
| 10h, Bank 2                            | TMR1   | Timer1 reg | gister       |        |        |           |           |        |        | xxxx xxxx                     | uuuu uuuu                               |
| 11h, Bank 2                            | TMR2   | Timer2 reg | gister       |        |        |           |           |        |        | xxxx xxxx                     | uuuu uuuu                               |
| 16h, Bank 1                            | PIR    | RBIF       | TMR3IF       | TMR2IF | TMR1IF | CA2IF     | CA1IF     | TXIF   | RCIF   | 0000 0010                     | 0000 0010                               |
| 17h, Bank 1                            | PIE    | RBIE       | TMR3IE       | TMR2IE | TMR1IE | CA2IE     | CA1IE     | TXIE   | RCIE   | 0000 0000                     | 0000 0000                               |
| 07h, Unbanked                          | INTSTA | PEIF       | T0CKIF       | T0IF   | INTF   | PEIE      | T0CKIE    | TOIE   | INTE   | 0000 0000                     | 0000 0000                               |
| 06h, Unbanked                          | CPUSTA | _          | -            | STKAV  | GLINTD | TO        | PD        | _      | _      | 11 11                         | 11 qq                                   |
| 14h, Bank 2                            | PR1    | Timer1 pe  | riod registe | r      |        |           |           |        |        | xxxx xxxx                     | uuuu uuuu                               |
| 15h, Bank 2 PR2 Timer2 period register |        |            |              |        |        | xxxx xxxx | uuuu uuuu |        |        |                               |                                         |
| 10h, Bank 3                            | PW1DCL | DC1        | DC0          | —      | _      | —         | —         | —      | —      | xx                            | uu                                      |
| 11h, Bank 3                            | PW2DCL | DC1        | DC0          | TM2PW2 |        | —         | _         | _      | _      | xx0                           | uu0                                     |
| 12h, Bank 3                            | PW1DCH | DC9        | DC8          | DC7    | DC6    | DC5       | DC4       | DC3    | DC2    | xxxx xxxx                     | uuuu uuuu                               |
| 13h, Bank 3                            | PW2DCH | DC9        | DC8          | DC7    | DC6    | DC5       | DC4       | DC3    | DC2    | xxxx xxxx                     | uuuu uuuu                               |

Legend: x = unknown, u = unchanged, - = unimplemented read as a '0', q - value depends on condition,

shaded cells are not used by Timer1 or Timer2.

Note 1: Other (non power-up) resets include: external reset through MCLR and WDT Timer Reset.

#### 13.3 USART Synchronous Master Mode

In Master Synchronous mode, the data is transmitted in a half-duplex manner; i.e. transmission and reception do not occur at the same time: when transmitting data, the reception is inhibited and vice versa. The synchronous mode is entered by setting the SYNC (TXSTA<4>) bit. In addition, the SPEN (RCSTA<7>) bit is set in order to configure the RA5 and RA4 I/O ports to CK (clock) and DT (data) lines respectively. The Master mode indicates that the processor transmits the master clock on the CK line. The Master mode is entered by setting the CSRC (TXSTA<7>) bit.

#### 13.3.1 USART SYNCHRONOUS MASTER TRANSMISSION

The USART transmitter block diagram is shown in Figure 13-3. The heart of the transmitter is the transmit (serial) shift register (TSR). The shift register obtains its data from the read/write transmit buffer TXREG. TXREG is loaded with data in software. The TSR is not loaded until the last bit has been transmitted from the previous load. As soon as the last bit is transmitted, the TSR is loaded with new data from TXREG (if available). Once TXREG transfers the data to the TSR (occurs in one TCY at the end of the current BRG cycle), TXREG is empty and the TXIF (PIR<1>) bit is set. This interrupt can be enabled/disabled by setting/clearing the TXIE bit (PIE<1>). TXIF will be set regardless of the state of bit TXIE and cannot be cleared in software. It will reset only when new data is loaded into TXREG. While TXIF indicates the status of TXREG, TRMT (TXSTA<1>) shows the status of the TSR. TRMT is a read only bit which is set when the TSR is empty. No interrupt logic is tied to this bit, so the user has to poll this bit in order to determine if the TSR is empty. The TSR is not mapped in data memory, so it is not available to the user.

Transmission is enabled by setting the TXEN (TXSTA<5>) bit. The actual transmission will not occur until TXREG has been loaded with data. The first data bit will be shifted out on the next available rising edge of the clock on the RA5/TX/CK pin. Data out is stable around the falling edge of the synchronous clock (Figure 13-10). The transmission can also be started by first loading TXREG and then setting TXEN. This is advantageous when slow baud rates are selected, since BRG is kept in RESET when the TXEN, CREN, and SREN bits are clear. Setting the TXEN bit will start the BRG, creating a shift clock immediately. Normally when transmission is first started, the TSR is empty, so a transfer to TXREG will result in an immediate transfer to the TSR, resulting in an empty TXREG. Back-to-back transfers are possible.

Clearing TXEN during a transmission will cause the transmission to be aborted and will reset the transmitter. The RA4/RX/DT and RA5/TX/CK pins will revert to hi-impedance. If either CREN or SREN are set during a transmission, the transmission is aborted and the

RA4/RX/DT pin reverts to a hi-impedance state (for a reception). The RA5/TX/CK pin will remain an output if the CSRC bit is set (internal clock). The transmitter logic is not reset, although it is disconnected from the pins. In order to reset the transmitter, the user has to clear the TXEN bit. If the SREN bit is set (to interrupt an ongoing transmission and receive a single word), then after the single word is received, SREN will be cleared and the serial port will revert back to transmitting, since the TXEN bit is still set. The DT line will immediately switch from hi-impedance receive mode to transmit and start driving. To avoid this, TXEN should be cleared.

In order to select 9-bit transmission, the TX9 (TXSTA<6>) bit should be set and the ninth bit should be written to TX9D (TXSTA<0>). The ninth bit must be written before writing the 8-bit data to TXREG. This is because a data write to TXREG can result in an immediate transfer of the data to the TSR (if the TSR is empty). If the TSR was empty and TXREG was written before writing the "new" TX9D, the "present" value of TX9D is loaded.

Steps to follow when setting up a Synchronous Master Transmission:

- 1. Initialize the SPBRG register for the appropriate baud rate (see Baud Rate Generator Section for details).
- 2. Enable the synchronous master serial port by setting the SYNC, SPEN, and CSRC bits.
- 3. Ensure that the CREN and SREN bits are clear (these bits override transmission when set).
- 4. If interrupts are desired, then set the TXIE bit (the GLINTD bit must be clear and the PEIE bit must be set).
- 5. If 9-bit transmission is desired, then set the TX9 bit.
- 6. Start transmission by loading data to the TXREG register.
- 7. If 9-bit transmission is selected, the ninth bit should be loaded in TX9D.
- 8. Enable the transmission by setting TXEN.

Writing the transmit data to the TXREG, then enabling the transmit (setting TXEN) allows transmission to start sooner then doing these two events in the reverse order.

Note: To terminate a transmission, either clear the SPEN bit, or the TXEN bit. This will reset the transmit logic, so that it will be in the proper state when transmit is re-enabled.

## TABLE 15-2: PIC17CXX INSTRUCTION SET

| Mnemonic, |       | Description                           | Cycles | 16-bit Opcoo   | le   | Status    | Notes |
|-----------|-------|---------------------------------------|--------|----------------|------|-----------|-------|
| Operands  |       |                                       |        | MSb            | LSb  | Affected  |       |
| BYTE-ORIE |       | TILE REGISTER OPERATIONS              | •      |                |      |           | •     |
| ADDWF     | f,d   | ADD WREG to f                         | 1      | 0000 111d ffff | ffff | OV,C,DC,Z |       |
| ADDWFC    | f,d   | ADD WREG and Carry bit to f           | 1      | 0001 000d ffff | ffff | OV,C,DC,Z |       |
| ANDWF     | f,d   | AND WREG with f                       | 1      | 0000 101d ffff | ffff | Z         |       |
| CLRF      | f,s   | Clear f, or Clear f and Clear WREG    | 1      | 0010 100s ffff | ffff | None      | 3     |
| COMF      | f,d   | Complement f                          | 1      | 0001 001d ffff | ffff | Z         |       |
| CPFSEQ    | f     | Compare f with WREG, skip if f = WREG | 1 (2)  | 0011 0001 ffff | ffff | None      | 6,8   |
| CPFSGT    | f     | Compare f with WREG, skip if f > WREG | 1 (2)  | 0011 0010 ffff | ffff | None      | 2,6,8 |
| CPFSLT    | f     | Compare f with WREG, skip if f < WREG | 1 (2)  | 0011 0000 ffff | ffff | None      | 2,6,8 |
| DAW       | f,s   | Decimal Adjust WREG Register          | 1      | 0010 111s ffff | ffff | C         | 3     |
| DECF      | f,d   | Decrement f                           | 1      | 0000 011d ffff | ffff | OV,C,DC,Z |       |
| DECFSZ    | f,d   | Decrement f, skip if 0                | 1 (2)  | 0001 011d ffff | ffff | None      | 6,8   |
| DCFSNZ    | f,d   | Decrement f, skip if not 0            | 1 (2)  | 0010 011d ffff | ffff | None      | 6,8   |
| INCF      | f,d   | Increment f                           | 1      | 0001 010d ffff | ffff | OV,C,DC,Z |       |
| INCFSZ    | f,d   | Increment f, skip if 0                | 1 (2)  | 0001 111d ffff | ffff | None      | 6,8   |
| INFSNZ    | f,d   | Increment f, skip if not 0            | 1 (2)  | 0010 010d ffff | ffff | None      | 6,8   |
| IORWF     | f,d   | Inclusive OR WREG with f              | 1      | 0000 100d ffff | ffff | Z         |       |
| MOVFP     | f,p   | Move f to p                           | 1      | 011p pppp ffff | ffff | None      |       |
| MOVPF     | p,f   | Move p to f                           | 1      | 010p pppp ffff | ffff | Z         |       |
| MOVWF     | f     | Move WREG to f                        | 1      | 0000 0001 ffff | ffff | None      |       |
| MULWF     | f     | Multiply WREG with f                  | 1      | 0011 0100 ffff | ffff | None      | 9     |
| NEGW      | f,s   | Negate WREG                           | 1      | 0010 110s ffff | ffff | OV,C,DC,Z | 1,3   |
| NOP       | —     | No Operation                          | 1      | 0000 0000 0000 | 0000 | None      |       |
| RLCF      | f,d   | Rotate left f through Carry           | 1      | 0001 101d ffff | ffff | С         |       |
| RLNCF     | f,d   | Rotate left f (no carry)              | 1      | 0010 001d ffff | ffff | None      |       |
| RRCF      | f,d   | Rotate right f through Carry          | 1      | 0001 100d ffff | ffff | C         |       |
| RRNCF     | f,d   | Rotate right f (no carry)             | 1      | 0010 000d ffff | ffff | None      |       |
| SETF      | f,s   | Set f                                 | 1      | 0010 101s ffff | ffff | None      | 3     |
| SUBWF     | f,d   | Subtract WREG from f                  | 1      | 0000 010d ffff | ffff | OV,C,DC,Z | 1     |
| SUBWFB    | f,d   | Subtract WREG from f with Borrow      | 1      | 0000 001d ffff | ffff | OV,C,DC,Z | 1     |
| SWAPF     | f,d   | Swap f                                | 1      | 0001 110d ffff | ffff | None      |       |
| TABLRD    | t,i,f | Table Read                            | 2 (3)  | 1010 10ti ffff | ffff | None      | 7     |

Legend: Refer to Table 15-1 for opcode field descriptions.

- Note 1: 2's Complement method.
  - 2: Unsigned arithmetic.

3: If s = '1', only the file is affected: If s = '0', both the WREG register and the file are affected; If only the Working register (WREG) is required to be affected, then f = WREG must be specified.

- 4: During an LCALL, the contents of PCLATH are loaded into the MSB of the PC and kkkk kkkk is loaded into the LSB of the PC (PCL)
- 5: Multiple cycle instruction for EPROM programming when table pointer selects internal EPROM. The instruction is terminated by an interrupt event. When writing to external program memory, it is a two-cycle instruction.
- 6: Two-cycle instruction when condition is true, else single cycle instruction.
- 7: Two-cycle instruction except for TABLRD to PCL (program counter low byte) in which case it takes 3 cycles.
- 8: A "skip" means that instruction fetched during execution of current instruction is not executed, instead an NOP is executed.
- 9: These instructions are not available on the PIC17C42.

| BSF                      | BSF Bit Set f                                                      |               |        |   |                     |  |  |
|--------------------------|--------------------------------------------------------------------|---------------|--------|---|---------------------|--|--|
| Syntax:                  | [ <i>label</i> ] E                                                 | BSF f,b       | )      |   |                     |  |  |
| Operands:                | $\begin{array}{l} 0 \leq f \leq 25 \\ 0 \leq b \leq 7 \end{array}$ | 5             |        |   |                     |  |  |
| Operation:               | $1 \rightarrow (f < b >$                                           | -)            |        |   |                     |  |  |
| Status Affected:         | None                                                               |               |        |   |                     |  |  |
| Encoding:                | 1000                                                               | 0bbb          | fff    | f | ffff                |  |  |
| Description:             | Bit 'b' in re                                                      | gister 'f' is | s set. |   |                     |  |  |
| Words:                   | 1                                                                  |               |        |   |                     |  |  |
| Cycles:                  | 1                                                                  |               |        |   |                     |  |  |
| Q Cycle Activity:        |                                                                    |               |        |   |                     |  |  |
| Q1                       | Q2                                                                 | Q3            | 3      |   | Q4                  |  |  |
| Decode                   | Read<br>register 'f'                                               | Execu         | ute    |   | Write<br>gister 'f' |  |  |
| Example: BSF FLAG_REG, 7 |                                                                    |               |        |   |                     |  |  |
| After Instruct           | EG= 0x0A                                                           |               |        |   |                     |  |  |

| BTF                                       | SC                                                    | Bit Test, s                                                                                                   | skip if Cle                                              | ear                                                 |                                |
|-------------------------------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-----------------------------------------------------|--------------------------------|
| Synt                                      | tax:                                                  | [ <i>label</i> ] B                                                                                            | TFSC f,                                                  | b                                                   |                                |
| Ope                                       | rands:                                                | $0 \le f \le 253$ $0 \le b \le 7$                                                                             | 5                                                        |                                                     |                                |
| Ope                                       | ration:                                               | skip if (f <t< td=""><td>o&gt;) = 0</td><td></td><td></td></t<>                                               | o>) = 0                                                  |                                                     |                                |
| Stat                                      | us Affected:                                          | None                                                                                                          |                                                          |                                                     |                                |
| Enc                                       | oding:                                                | 1001                                                                                                          | 1bbb                                                     | ffff                                                | ffff                           |
| Des                                       | cription:                                             | If bit 'b' in<br>instruction<br>If bit 'b' is 0<br>fetched du<br>cution is dia<br>cuted inste<br>instruction. | is skipped.<br>then the n<br>ring the cur<br>scarded, ar | ext instruction<br>rent instruction<br>rend a NOP i | ction<br>Iction exe-<br>s exe- |
| Wor                                       | ds:                                                   | 1                                                                                                             |                                                          |                                                     |                                |
| Cycl                                      | les:                                                  | 1(2)                                                                                                          |                                                          |                                                     |                                |
| QC                                        | ycle Activity:                                        |                                                                                                               |                                                          |                                                     |                                |
| Q1 Q2 Q3 Q                                |                                                       |                                                                                                               |                                                          |                                                     | Q4                             |
|                                           | Decode                                                | Read<br>register 'f'                                                                                          | Execu                                                    | ite                                                 | NOP                            |
| lf sk                                     | ip:                                                   |                                                                                                               |                                                          |                                                     |                                |
|                                           | Q1                                                    | Q2                                                                                                            | Q3                                                       |                                                     | Q4                             |
|                                           | Forced NOP                                            | NOP                                                                                                           | Execu                                                    | ite                                                 | NOP                            |
| <u>Exa</u>                                | mple:                                                 | FALSE                                                                                                         | BTFSC<br>:                                               | FLAG,1                                              |                                |
| Before Instruction<br>PC = address (HERE) |                                                       |                                                                                                               |                                                          |                                                     |                                |
|                                           | After Instructi<br>If FLAG<7<br>PC<br>If FLAG<7<br>PC | l> = 0;<br>= ac<br>l> = 1;                                                                                    | ldress (TR                                               |                                                     |                                |

| RET  | URN            | Return fi                                | rom Sub   | routine    |          |
|------|----------------|------------------------------------------|-----------|------------|----------|
| Synt | ax:            | [ label ]                                | RETUR     | N          |          |
| Ope  | rands:         | None                                     |           |            |          |
| Ope  | ration:        | $TOS\toF$                                | PC;       |            |          |
| Stat | us Affected:   | None                                     |           |            |          |
| Enco | oding:         | 0000                                     | 0000      | 0000       | 0010     |
| Des  | cription:      | Return from<br>popped and<br>is loaded i | d the top | of the sta | ck (TOS) |
| Wor  | ds:            | 1                                        |           |            |          |
| Cycl | es:            | 2                                        |           |            |          |
| QC   | ycle Activity: |                                          |           |            |          |
|      | Q1             | Q2                                       | Q3        | 3          | Q4       |
|      | Decode         | Read<br>register<br>PCL*                 | Execu     | ute        | NOP      |
|      | Forced NOP     | NOP                                      | Execu     | ute        | NOP      |

\* Remember reading PCL causes PCLATH to be updated. This will be the high address of where the RETURN instruction is located.

Example: RETURN

After Interrupt PC = TOS

| RLCF                      | Rotate L                                                                    | eft f throug                                       | gh Carry                                                               |
|---------------------------|-----------------------------------------------------------------------------|----------------------------------------------------|------------------------------------------------------------------------|
| Syntax:                   | [ label ]                                                                   | RLCF f,d                                           |                                                                        |
| Operands:                 | 0 ≤ f ≤ 25<br>d ∈ [0,1]                                                     | 55                                                 |                                                                        |
| Operation:                | $f < n > \rightarrow c$<br>$f < 7 > \rightarrow c$<br>$C \rightarrow d < 0$ | <b>;</b>                                           |                                                                        |
| Status Affected:          | С                                                                           |                                                    |                                                                        |
| Encoding:                 | 0001                                                                        | 101d :                                             | fff ffff                                                               |
| Description:              | one bit to<br>Flag. If 'd'                                                  | the left throu<br>is 0 the resu<br>'d' is 1 the re | er ff are rotated<br>gh the Carry<br>It is placed in<br>sult is stored |
| Words:                    | 1                                                                           |                                                    |                                                                        |
| Cycles:                   | 1                                                                           |                                                    |                                                                        |
| Q Cycle Activity:         |                                                                             |                                                    |                                                                        |
| Q1                        | Q2                                                                          | Q3                                                 | Q4                                                                     |
| Decode                    | Read<br>register 'f'                                                        | Execute                                            | Write to destination                                                   |
|                           |                                                                             |                                                    |                                                                        |
| Example:                  | RLCF                                                                        | REG,                                               | 0                                                                      |
| Example:<br>Before Instru |                                                                             | REG,                                               | 0                                                                      |
|                           |                                                                             |                                                    | 0                                                                      |
| Before Instru<br>REG      | iction<br>= 1110 (<br>= 0                                                   |                                                    | 0                                                                      |
| Before Instru<br>REG<br>C | iction<br>= 1110 (<br>= 0<br>tion<br>= 1110 (                               | 0110                                               | 0                                                                      |

Applicable Devices 42 R42 42A 43 R43 44

### FIGURE 17-1: PARAMETER MEASUREMENT INFORMATION

All timings are measure between high and low measurement points as indicated in the figures below.



## Applicable Devices 42 R42 42A 43 R43 44

### 19.5 <u>Timing Diagrams and Specifications</u>

#### FIGURE 19-2: EXTERNAL CLOCK TIMING



#### TABLE 19-2: EXTERNAL CLOCK TIMING REQUIREMENTS

| Param<br>No. | Sym   | Characteristic                     | Min   | Тур†   | Max   | Units | Conditions                               |
|--------------|-------|------------------------------------|-------|--------|-------|-------|------------------------------------------|
|              | Fosc  | External CLKIN Frequency           | DC    | _      | 8     | MHz   | EC osc mode - 08 devices (8 MHz devices) |
|              |       | (Note 1)                           | DC    | _      | 16    | MHz   | - 16 devices (16 MHz devices)            |
|              |       | (                                  | DC    | _      | 25    | MHz   | - 25 devices (25 MHz devices)            |
|              |       |                                    | DC    | —      | 33    | MHz   | - 33 devices (33 MHz devices)            |
|              |       | Oscillator Frequency               | DC    | _      | 4     | MHz   | RC osc mode                              |
|              |       | (Note 1)                           | 1     | _      | 8     | MHz   | XT osc mode - 08 devices (8 MHz devices) |
|              |       |                                    | 1     | _      | 16    | MHz   | - 16 devices (16 MHz devices)            |
|              |       |                                    | 1     | _      | 25    | MHz   | - 25 devices (25 MHz devices)            |
|              |       |                                    | 1     | _      | 33    | MHz   | - 33 devices (33 MHz devices)            |
|              |       |                                    | DC    | —      | 2     | MHz   | LF osc mode                              |
| 1            | Tosc  | External CLKIN Period              | 125   | _      | —     | ns    | EC osc mode - 08 devices (8 MHz devices) |
|              |       | (Note 1)                           | 62.5  | _      | —     | ns    | - 16 devices (16 MHz devices)            |
|              |       |                                    | 40    | _      | —     | ns    | - 25 devices (25 MHz devices)            |
|              |       |                                    | 30.3  | —      | —     | ns    | - 33 devices (33 MHz devices)            |
|              |       | Oscillator Period                  | 250   | _      | —     | ns    | RC osc mode                              |
|              |       | (Note 1)                           | 125   | _      | 1,000 | ns    | XT osc mode - 08 devices (8 MHz devices) |
|              |       |                                    | 62.5  | _      | 1,000 | ns    | - 16 devices (16 MHz devices)            |
|              |       |                                    | 40    | —      | 1,000 | ns    | - 25 devices (25 MHz devices)            |
|              |       |                                    | 30.3  | —      | 1,000 | ns    | - 33 devices (33 MHz devices)            |
|              |       |                                    | 500   | —      | —     | ns    | LF osc mode                              |
| 2            | Тсү   | Instruction Cycle Time<br>(Note 1) | 121.2 | 4/Fosc | DC    | ns    |                                          |
| 3            | TosL, | Clock in (OSC1)                    | 10 ±  | _      | _     | ns    | EC oscillator                            |
|              | TosH  | high or low time                   | · '   |        |       |       |                                          |
| 4            | TosR, | Clock in (OSC1)                    | _     | _      | 5‡    | ns    | EC oscillator                            |
|              | TosF  | rise or fall time                  |       |        |       |       |                                          |

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

t These parameters are for design guidance only and are not tested, nor characterized.

Note 1: Instruction cycle period (TcY) equals four times the input oscillator time base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1/CLKIN pin. When an external clock input is used, the "max." cycle time limit is "DC" (no clock) for all devices.

## Applicable Devices 42 R42 42A 43 R43 44

## FIGURE 20-2: TYPICAL RC OSCILLATOR FREQUENCY vs. VDD



#### FIGURE 20-3: TYPICAL RC OSCILLATOR FREQUENCY vs. VDD



#### E.6 **PIC16C8X Family of Devices**



÷ Note

## E.8 PIC17CXX Family of Devices

|           |         |              |         |                | Clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Memory | ory    |                     | Peri   | Peripherals                           |          |                  |                                            |                                         | Features                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----------|---------|--------------|---------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|---------------------|--------|---------------------------------------|----------|------------------|--------------------------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           |         |              |         | - 40,11,E 18 G | Solow stoller<br>String soller                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        |        |                     |        |                                       |          | $\backslash /$   |                                            |                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|           |         |              | -Tougno |                | A LIGUER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |        |        | $\backslash\rangle$ | -SN (3 | A A A A A A A A A A A A A A A A A A A | YOUS,    | Sic.             |                                            | ଁଂଶ୍                                    | \$1013011301<br>(\$101)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|           | 14      | Y LUNUITO    | 10+ A3  | NO2            | The set of | Co, Co |        | C IBIJO             | N-16H  | THE WALLS WITH                        | 1418441  | eres<br>10 aires | 1 9 10 00 00 00 00 00 00 00 00 00 00 00 00 | AND | Refer of the second sec |
| PIC17C42  | 25      | 2K           | Ι       | 232            | TMR0,TMR1,<br>TMR2,TMR3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 2      | 2      | Yes –               | -      | Yes                                   | 11 3     | 33 4             | 4.5-5.5                                    | 55                                      | 40-pin DIP;<br>44-pin PLCC, MQFP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| PIC17C42A | 25      | ξ            | Ι       | 232            | TMR0,TMR1,<br>TMR2,TMR3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 2      | 7      | Yes Ye              | Yes    | Yes                                   | 11 3     | 33               | 2.5-6.0                                    | 58                                      | 40-pin DIP;<br>44-pin PLCC, TQFP, MQFP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| PIC17CR42 | 25      | Ι            | 2K      | 232            | TMR0,TMR1,<br>TMR2,TMR3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 2      | 7€     | Yes Ye              | Yes    | Yes                                   | 11 3     | 33               | 2.5-6.0                                    | 58                                      | 40-pin DIP;<br>44-pin PLCC, TQFP, MQFP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| PIC17C43  | 25      | <del>,</del> | Ι       | 454            | TMR0,TMR1,<br>TMR2,TMR3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 2      | 7€     | Yes Ye              | Yes    | Yes                                   | 11 3     | 33               | 2.5-6.0                                    | 58                                      | 40-pin DIP;<br>44-pin PLCC, TQFP, MQFP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| PIC17CR43 | 25      | Ι            | 4K      | 454            | TMR0,TMR1,<br>TMR2,TMR3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 2      | 2 ⊀€   | Yes Ye              | Yes    | Yes                                   | 11 3     | 33 2             | 2.5-6.0                                    | 58                                      | 40-pin DIP;<br>44-pin PLCC, TQFP, MQFP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| PIC17C44  | 25      | Ж<br>Ж       |         | 454            | TMR0,TMR1,<br>TMR2,TMR3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 2      | 2 Ye   | Yes Ye              | Yes \  | Yes .                                 | 11 3     | 33 2             | 2.5-6.0                                    | 58                                      | 40-pin DIP;<br>44-pin PLCC, TQFP, MQFP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| All F     | PIC16/1 | 17 Fan       | nily de | vices ha       | ave Power-on F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | keset, | select | able Wa             | itchdo | g Time                                | r, selec | ctable           | code pro                                   | otect a                                 | All PIC16/17 Family devices have Power-on Reset, selectable Watchdog Timer, selectable code protect and high I/O current capability.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

## **PIN COMPATIBILITY**

Devices that have the same package type and VDD, VSS and MCLR pin locations are said to be pin compatible. This allows these different devices to operate in the same socket. Compatible devices may only requires minor software modification to allow proper operation in the application socket (ex., PIC16C56 and PIC16C61 devices). Not all devices in the same package size are pin compatible; for example, the PIC16C62 is compatible with the PIC16C63, but not the PIC16C55.

Pin compatibility does not mean that the devices offer the same features. As an example, the PIC16C54 is pin compatible with the PIC16C71, but does not have an A/D converter, weak pull-ups on PORTB, or interrupts.

| Pin Compatible Devices                                                                                                                                                                                                                                      | Package          |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| PIC12C508, PIC12C509                                                                                                                                                                                                                                        | 8-pin            |
| PIC16C54, PIC16C54A,<br>PIC16CR54A,<br>PIC16C56,<br>PIC16C58A, PIC16CR58A,<br>PIC16C61,<br>PIC16C554, PIC16C556, PIC16C558<br>PIC16C620, PIC16C621, PIC16C622,<br>PIC16C710, PIC16C71, PIC16C711,<br>PIC16F83, PIC16CR83,<br>PIC16C84, PIC16F84A, PIC16CR84 | 18-pin<br>20-pin |
| PIC16C55,<br>PIC16C57, PIC16CR57B                                                                                                                                                                                                                           | 28-pin           |
| PIC16C62, PIC16CR62, PIC16C62A, PIC16C63,<br>PIC16C72, PIC16C73, PIC16C73A                                                                                                                                                                                  | 28-pin           |
| PIC16C64, PIC16CR64, PIC16C64A,<br>PIC16C65, PIC16C65A,<br>PIC16C74, PIC16C74A                                                                                                                                                                              | 40-pin           |
| PIC17C42, PIC17CR42, PIC17C42A,<br>PIC17C43, PIC17CR43, PIC17C44                                                                                                                                                                                            | 40-pin           |
| PIC16C923, PIC16C924                                                                                                                                                                                                                                        | 64/68-pin        |

#### TABLE E-1: PIN COMPATIBLE DEVICES

| Indirect Addressing                                         |  |
|-------------------------------------------------------------|--|
| Indirect Addressing                                         |  |
| Registers40                                                 |  |
| Initialization Conditions For Special Function Registers 19 |  |
| Initializing PORTB                                          |  |
| Initializing PORTC                                          |  |
| Initializing PORTD60                                        |  |
| Initializing PORTE                                          |  |
| Instruction Flow/Pipelining14<br>Instruction Set            |  |
| ADDLW                                                       |  |
| ADDWF                                                       |  |
| ADDWFC113                                                   |  |
| ANDLW113                                                    |  |
| ANDWF                                                       |  |
| BCF                                                         |  |
| BSF                                                         |  |
| BTFSS                                                       |  |
| BTG                                                         |  |
| CALL                                                        |  |
| CLRF 117                                                    |  |
| CLRWDT                                                      |  |
| COMF                                                        |  |
| CPFSEQ                                                      |  |
| CPFSGT                                                      |  |
| DAW                                                         |  |
| DECF                                                        |  |
| DECFSNZ 122                                                 |  |
| DECFSZ 121                                                  |  |
| GOTO                                                        |  |
| INCF                                                        |  |
| INCESZ                                                      |  |
| IORLW                                                       |  |
| IORWF 125                                                   |  |
| LCALL                                                       |  |
| MOVFP                                                       |  |
| MOVLB                                                       |  |
| MOVLR                                                       |  |
| MOVER                                                       |  |
| MOVWF                                                       |  |
| MULLW129                                                    |  |
| MULWF                                                       |  |
| NEGW                                                        |  |
| NOP                                                         |  |
| RETLW                                                       |  |
| RETURN                                                      |  |
| RLCF 132                                                    |  |
| RLNCF                                                       |  |
| RRCF                                                        |  |
| RRNCF                                                       |  |
| SETF                                                        |  |
| SUBLW                                                       |  |
| SUBWF                                                       |  |
| SUBWFB 136                                                  |  |
| SWAPF                                                       |  |
| TABLRD                                                      |  |
| TABLWT                                                      |  |
| TLWT                                                        |  |
|                                                             |  |

| TSTFSZ                             | 140    |
|------------------------------------|--------|
| XORLW                              | 141    |
| XORWF                              | 141    |
| Instruction Set Summary            | 107    |
| NT Pin                             | 26     |
| NTE                                | 22     |
| NTEDG                              | 38, 67 |
| Interrupt on Change Feature        | 55     |
| Interrupt Status Register (INTSTA) |        |
| Interrupts                         |        |
| Context Saving                     | 27     |
| Flag bits                          |        |
| TMR1IE                             | 21     |
| TMR1IF                             | 21     |
| TMR2IE                             | 21     |
| TMR2IF                             | 21     |
| TMR3IE                             | 21     |
| TMR3IF                             | 21     |
| Interrupts                         | 21     |
| Logic                              | 21     |
| Operation                          |        |
| Peripheral Interrupt Enable        |        |
| Peripheral Interrupt Request       | 24     |
| PWM                                | 76     |
| Status Register                    | 22     |
| Table Write Interaction            |        |
| Timing                             | 26     |
| Vectors                            |        |
| Peripheral Interrupt               | 26     |
| RA0/INT Interrupt                  | 26     |
| T0CKI Interrupt                    | 26     |
| TMR0 Interrupt                     | 26     |
| Vectors/Priorities                 | 25     |
| Wake-up from SLEEP                 | 105    |
| NTF                                | 22     |
| NTSTA                              | 34     |
| NTSTA Register                     | 22     |
| ORLW                               | 124    |
| ORWF                               |        |
|                                    |        |

## L

| LCALL       |  |
|-------------|--|
| Long Writes |  |

## М

| Memory                         |          |
|--------------------------------|----------|
| External Interface             | 31       |
| External Memory Waveforms      | 31       |
| Memory Map (Different Modes)   | 30       |
| Mode Memory Access             | 30       |
| Organization                   | 29       |
| Program Memory                 | 29       |
| Program Memory Map             | 29       |
| Microcontroller                | 29       |
| Microprocessor                 | 29       |
| Minimizing Current Consumption | 106      |
| MOVFP                          | 126      |
| MOVLB                          | 126      |
| MOVLR                          | 127      |
| MOVLW                          | 127      |
| MOVPF                          | 128      |
| MOVWF                          | 128      |
| MPASM Assembler                | 143, 144 |

NOTES: