



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                   |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 16MHz                                                                      |
| Connectivity               | UART/USART                                                                 |
| Peripherals                | POR, PWM, WDT                                                              |
| Number of I/O              | 33                                                                         |
| Program Memory Size        | 16KB (8K x 16)                                                             |
| Program Memory Type        | OTP                                                                        |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 454 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 6V                                                                  |
| Data Converters            |                                                                            |
| Oscillator Type            | External                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 44-QFP                                                                     |
| Supplier Device Package    | 44-MQFP (10x10)                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic17c44t-16i-pq |
|                            |                                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## TABLE 1-1: PIC17CXX FAMILY OF DEVICES

| Features                    |          | PIC17C42             | PIC17CR42            | PIC17C42A            | PIC17C43             | PIC17CR43            | PIC17C44             |
|-----------------------------|----------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|
| Maximum Frequency of O      | peration | 25 MHz               | 33 MHz               |
| Operating Voltage Range     |          | 4.5 - 5.5V           | 2.5 - 6.0V           |
| Program Memory x16          | (EPROM)  | 2K                   | -                    | 2K                   | 4K                   | -                    | 8K                   |
|                             | (ROM)    | -                    | 2K                   | -                    | -                    | 4K                   | -                    |
| Data Memory (bytes)         |          | 232                  | 232                  | 232                  | 454                  | 454                  | 454                  |
| Hardware Multiplier (8 x 8  | )        | -                    | Yes                  | Yes                  | Yes                  | Yes                  | Yes                  |
| Timer0 (16-bit + 8-bit post | scaler)  | Yes                  | Yes                  | Yes                  | Yes                  | Yes                  | Yes                  |
| Timer1 (8-bit)              |          | Yes                  | Yes                  | Yes                  | Yes                  | Yes                  | Yes                  |
| Timer2 (8-bit)              |          | Yes                  | Yes                  | Yes                  | Yes                  | Yes                  | Yes                  |
| Timer3 (16-bit)             |          | Yes                  | Yes                  | Yes                  | Yes                  | Yes                  | Yes                  |
| Capture inputs (16-bit)     |          | 2                    | 2                    | 2                    | 2                    | 2                    | 2                    |
| PWM outputs (up to 10-bit   | t)       | 2                    | 2                    | 2                    | 2                    | 2                    | 2                    |
| USART/SCI                   |          | Yes                  | Yes                  | Yes                  | Yes                  | Yes                  | Yes                  |
| Power-on Reset              |          | Yes                  | Yes                  | Yes                  | Yes                  | Yes                  | Yes                  |
| Watchdog Timer              |          | Yes                  | Yes                  | Yes                  | Yes                  | Yes                  | Yes                  |
| External Interrupts         |          | Yes                  | Yes                  | Yes                  | Yes                  | Yes                  | Yes                  |
| Interrupt Sources           |          | 11                   | 11                   | 11                   | 11                   | 11                   | 11                   |
| Program Memory Code P       | rotect   | Yes                  | Yes                  | Yes                  | Yes                  | Yes                  | Yes                  |
| I/O Pins                    |          | 33                   | 33                   | 33                   | 33                   | 33                   | 33                   |
| I/O High Current Capabil-   | Source   | 25 mA                |
| ity                         | Sink     | 25 mA <sup>(1)</sup> |
| Package Types               |          | 40-pin DIP           |
|                             |          | 44-pin PLCC          |
|                             |          | 44-pin MQFP          |
|                             |          |                      | 44-pin TQFP          |

Note 1: Pins RA2 and RA3 can sink up to 60 mA.

| TABLE 3-1. | PINOUT DESCRIPTIONS |                      |                 |               |                |                                                                                                                                                                             |  |  |
|------------|---------------------|----------------------|-----------------|---------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Name       | DIP<br>No.          | PLCC<br>No.          | QFP<br>No.      | I/O/P<br>Type | Buffer<br>Type | Description                                                                                                                                                                 |  |  |
|            |                     |                      |                 |               |                | PORTD is a bi-directional I/O Port.                                                                                                                                         |  |  |
| RD0/AD8    | 40                  | 43                   | 15              | I/O           | TTL            | This is also the upper byte of the 16-bit system bus in                                                                                                                     |  |  |
| RD1/AD9    | 39                  | 42                   | 14              | I/O           | TTL            | microprocessor mode or extended microprocessor mode                                                                                                                         |  |  |
| RD2/AD10   | 38                  | 41                   | 13              | I/O           | TTL            | or extended microcontroller mode. In multiplexed system                                                                                                                     |  |  |
| RD3/AD11   | 37                  | 40                   | 12              | I/O           | TTL            | bus configuration these pins are address output as well as data input or output.                                                                                            |  |  |
| RD4/AD12   | 36                  | 39                   | 11              | I/O           | TTL            |                                                                                                                                                                             |  |  |
| RD5/AD13   | 35                  | 38                   | 10              | I/O           | TTL            |                                                                                                                                                                             |  |  |
| RD6/AD14   | 34                  | 37                   | 9               | I/O           | TTL            |                                                                                                                                                                             |  |  |
| RD7/AD15   | 33                  | 36                   | 8               | I/O           | TTL            |                                                                                                                                                                             |  |  |
|            |                     |                      |                 |               |                | PORTE is a bi-directional I/O Port.                                                                                                                                         |  |  |
| RE0/ALE    | 30                  | 32                   | 4               | I/O           | TTL            | In microprocessor mode or extended microcontroller<br>mode, it is the Address Latch Enable (ALE) output.<br>Address should be latched on the falling edge of ALE<br>output. |  |  |
| RE1/OE     | 29                  | 31                   | 3               | I/O           | TTL            | In microprocessor or extended microcontroller mode, it is the Output Enable ( $\overline{OE}$ ) control output (active low).                                                |  |  |
| RE2/WR     | 28                  | 30                   | 2               | I/O           | TTL            | In microprocessor or extended microcontroller mode, it is the Write Enable (WR) control output (active low).                                                                |  |  |
| TEST       | 27                  | 29                   | 1               | I             | ST             | Test mode selection control input. Always tie to Vss for nor-<br>mal operation.                                                                                             |  |  |
| Vss        | 10,<br>31           | 11,<br>12,<br>33, 34 | 5, 6,<br>27, 28 | Р             |                | Ground reference for logic and I/O pins.                                                                                                                                    |  |  |
| Vdd        | 1                   | 1, 44                | 16, 17          | Р             |                | Positive supply for logic and I/O pins.                                                                                                                                     |  |  |

| TABLE 3-1: | PINOUT DESCRIPTIONS |
|------------|---------------------|
|------------|---------------------|

Legend: I = Input only; O = Output only; I/O = Input/Output; P = Power; — = Not Used; TTL = TTL input; ST = Schmitt Trigger input.

#### 6.3 <u>Stack Operation</u>

The PIC17C4X devices have a 16 x 16-bit wide hardware stack (Figure 6-1). The stack is not part of either the program or data memory space, and the stack pointer is neither readable nor writable. The PC is "PUSHed" onto the stack when a CALL instruction is executed or an interrupt is acknowledged. The stack is "POPed" in the event of a RETURN, RETLW, or a RETFIE instruction execution. PCLATH is not affected by a "PUSH" or a "POP" operation.

The stack operates as a circular buffer, with the stack pointer initialized to '0' after all resets. There is a stack available bit (STKAV) to allow software to ensure that the stack has not overflowed. The STKAV bit is set after a device reset. When the stack pointer equals Fh, STKAV is cleared. When the stack pointer rolls over from Fh to 0h, the STKAV bit will be held clear until a device reset.

- **Note 1:** There is not a status bit for stack underflow. The STKAV bit can be used to detect the underflow which results in the stack pointer being at the top of stack.
- Note 2: There are no instruction mnemonics called PUSH or POP. These are actions that occur from the execution of the CALL, RETURN, RETLW, and RETFIE instructions, or the vectoring to an interrupt vector.
- Note 3: After a reset, if a "POP" operation occurs before a "PUSH" operation, the STKAV bit will be cleared. This will appear as if the stack is full (underflow has occurred). If a "PUSH" operation occurs next (before another "POP"), the STKAV bit will be locked clear. Only a device reset will cause this bit to set.

After the device is "PUSHed" sixteen times (without a "POP"), the seventeenth push overwrites the value from the first push. The eighteenth push overwrites the second push (and so on).

### 6.4 Indirect Addressing

Indirect addressing is a mode of addressing data memory where the data memory address in the instruction is not fixed. That is, the register that is to be read or written can be modified by the program. This can be useful for data tables in the data memory. Figure 6-10 shows the operation of indirect addressing. This shows the moving of the value to the data memory address specified by the value of the FSR register.

Example 6-1 shows the use of indirect addressing to clear RAM in a minimum number of instructions. A similar concept could be used to move a defined number of bytes (block) of data to the USART transmit register (TXREG). The starting address of the block of data to be transmitted could easily be modified by the program.

#### FIGURE 6-10: INDIRECT ADDRESSING





### 9.2 PORTB and DDRB Registers

PORTB is an 8-bit wide bi-directional port. The corresponding data direction register is DDRB. A '1' in DDRB configures the corresponding port pin as an input. A '0' in the DDRB register configures the corresponding port pin as an output. Reading PORTB reads the status of the pins, whereas writing to it will write to the port latch.

Each of the PORTB pins has a weak internal pull-up. A single control bit can turn on all the pull-ups. This is done by clearing the  $\overline{\text{RBPU}}$  (PORTA<7>) bit. The weak pull-up is automatically turned off when the port pin is configured as an output. The pull-ups are enabled on any reset.

PORTB also has an interrupt on change feature. Only pins configured as inputs can cause this interrupt to occur (i.e. any RB7:RB0 pin configured as an output is excluded from the interrupt on change comparison). The input pins (of RB7:RB0) are compared with the value in the PORTB data latch. The "mismatch" outputs of RB7:RB0 are OR'ed together to generate the PORTB Interrupt Flag RBIF (PIR<7>). This interrupt can wake the device from SLEEP. The user, in the interrupt service routine, can clear the interrupt by:

- a) Read-Write PORTB (such as; MOVPF PORTB, PORTB). This will end mismatch condition.
- b) Then, clear the RBIF bit.

A mismatch condition will continue to set the RBIF bit. Reading then writing PORTB will end the mismatch condition, and allow the RBIF bit to be cleared.

This interrupt on mismatch feature, together with software configurable pull-ups on this port, allows easy interface to a key pad and make it possible for wake-up on key-depression. For an example, refer to AN552 in the *Embedded Control Handbook*.

The interrupt on change feature is recommended for wake-up on operations where PORTB is only used for the interrupt on change feature and key depression operation.



FIGURE 9-4: BLOCK DIAGRAM OF RB<7:4> AND RB<1:0> PORT PINS



#### FIGURE 12-10: TMR1, TMR2, AND TMR3 OPERATION IN TIMER MODE

| Address       | Name      | Bit 7      | Bit 6             | Bit 5          | Bit 4     | Bit 3   | Bit 2  | Bit 1  | Bit 0  | Value on<br>Power-on<br>Reset | Value on all<br>other resets<br>(Note1) |
|---------------|-----------|------------|-------------------|----------------|-----------|---------|--------|--------|--------|-------------------------------|-----------------------------------------|
| 16h, Bank 3   | TCON1     | CA2ED1     | CA2ED0            | CA1ED1         | CA1ED0    | T16     | TMR3CS | TMR2CS | TMR1CS | 0000 0000                     | 0000 0000                               |
| 17h, Bank 3   | TCON2     | CA2OVF     | CA10VF            | PWM2ON         | PWM1ON    | CA1/PR3 | TMR3ON | TMR2ON | TMR10N | 0000 0000                     | 0000 0000                               |
| 10h, Bank 2   | TMR1      | Timer1 reg | gister            |                |           |         |        |        |        | xxxx xxxx                     | uuuu uuuu                               |
| 11h, Bank 2   | TMR2      | Timer2 reg | gister            |                |           |         |        |        |        | xxxx xxxx                     | uuuu uuuu                               |
| 12h, Bank 2   | TMR3L     | TMR3 reg   | ister; low by     | te             |           |         |        |        |        | xxxx xxxx                     | uuuu uuuu                               |
| 13h, Bank 2   | TMR3H     | TMR3 reg   | ister; high b     | yte            |           |         |        |        |        | xxxx xxxx                     | uuuu uuuu                               |
| 16h, Bank 1   | PIR       | RBIF       | TMR3IF            | TMR2IF         | TMR1IF    | CA2IF   | CA1IF  | TXIF   | RCIF   | 0000 0010                     | 0000 0010                               |
| 17h, Bank 1   | PIE       | RBIE       | TMR3IE            | TMR2IE         | TMR1IE    | CA2IE   | CA1IE  | TXIE   | RCIE   | 0000 0000                     | 0000 0000                               |
| 07h, Unbanked | INTSTA    | PEIF       | T0CKIF            | T0IF           | INTF      | PEIE    | T0CKIE | TOIE   | INTE   | 0000 0000                     | 0000 0000                               |
| 06h, Unbanked | CPUSTA    | _          | _                 | STKAV          | GLINTD    | TO      | PD     | _      | _      | 11 11                         | 11 qq                                   |
| 14h, Bank 2   | PR1       | Timer1 pe  | riod registe      | r              |           |         |        |        |        | xxxx xxxx                     | uuuu uuuu                               |
| 15h, Bank 2   | PR2       | Timer2 pe  | riod registe      | r              |           |         |        |        |        | xxxx xxxx                     | uuuu uuuu                               |
| 16h, Bank 2   | PR3L/CA1L | Timer3 pe  | riod/capture      | e1 register; l | ow byte   |         |        |        |        | xxxx xxxx                     | uuuu uuuu                               |
| 17h, Bank 2   | PR3H/CA1H | Timer3 pe  | riod/capture      | e1 register; l | high byte |         |        |        |        | xxxx xxxx                     | uuuu uuuu                               |
| 10h, Bank 3   | PW1DCL    | DC1        | DC0               | —              | —         | —       | —      | —      | —      | xx                            | uu                                      |
| 11h, Bank 3   | PW2DCL    | DC1        | DC0               | TM2PW2         |           | —       | _      | —      | —      | xx0                           | uu0                                     |
| 12h, Bank 3   | PW1DCH    | DC9        | DC8               | DC7            | DC6       | DC5     | DC4    | DC3    | DC2    | xxxx xxxx                     | uuuu uuuu                               |
| 13h, Bank 3   | PW2DCH    | DC9        | DC8               | DC7            | DC6       | DC5     | DC4    | DC3    | DC2    | xxxx xxxx                     | uuuu uuuu                               |
| 14h, Bank 3   | CA2L      | Capture2   | Capture2 low byte |                |           |         |        |        |        | xxxx xxxx                     | uuuu uuuu                               |
| 15h, Bank 3   | CA2H      | Capture2   | high byte         |                |           |         |        |        |        | xxxx xxxx                     | uuuu uuuu                               |

Legend: x = unknown, u = unchanged, - = unimplemented read as '0', q - value depends on condition, shaded cells are not used by TMR1, TMR2 or TMR3.

Note 1: Other (non power-up) resets include: external reset through MCLR and WDT Timer Reset.

Steps to follow when setting up an Asynchronous Reception:

- 1. Initialize the SPBRG register for the appropriate baud rate.
- 2. Enable the asynchronous serial port by clearing the SYNC bit and setting the SPEN bit.
- 3. If interrupts are desired, then set the RCIE bit.
- 4. If 9-bit reception is desired, then set the RX9 bit.
- 5. Enable the reception by setting the CREN bit.
- 6. The RCIF bit will be set when reception completes and an interrupt will be generated if the RCIE bit was set.

- Read RCSTA to get the ninth bit (if enabled) and FERR bit to determine if any error occurred during reception.
- 8. Read RCREG for the 8-bit received data.
- 9. If an overrun error occurred, clear the error by clearing the OERR bit.
- Note: To terminate a reception, either clear the SREN and CREN bits, or the SPEN bit. This will reset the receive logic, so that it will be in the proper state when receive is re-enabled.



### FIGURE 13-8: ASYNCHRONOUS RECEPTION

| <b>TABLE 13-6</b> : | <b>REGISTERS ASSOCIATED WITH ASYNCHRONOUS RECEPTION</b> |
|---------------------|---------------------------------------------------------|
|                     |                                                         |

| Address                                        | Name  | Bit 7 | Bit 6  | Bit 5  | Bit 4  | Bit 3 | Bit 2 | Bit 1     | Bit 0     | Value on<br>Power-on<br>Reset | Value on all<br>other resets<br>(Note1) |
|------------------------------------------------|-------|-------|--------|--------|--------|-------|-------|-----------|-----------|-------------------------------|-----------------------------------------|
| 16h, Bank 1                                    | PIR   | RBIF  | TMR3IF | TMR2IF | TMR1IF | CA2IF | CA1IF | TXIF      | RCIF      | 0000 0010                     | 0000 0010                               |
| 13h, Bank 0                                    | RCSTA | SPEN  | RX9    | SREN   | CREN   | _     | FERR  | OERR      | RX9D      | 0000 -00x                     | 0000 -00u                               |
| 14h, Bank 0                                    | RCREG | RX7   | RX6    | RX5    | RX4    | RX3   | RX2   | RX1       | RX0       | xxxx xxxx                     | uuuu uuuu                               |
| 17h, Bank 1                                    | PIE   | RBIE  | TMR3IE | TMR2IE | TMR1IE | CA2IE | CA1IE | TXIE      | RCIE      | 0000 0000                     | 0000 0000                               |
| 15h, Bank 0                                    | TXSTA | CSRC  | TX9    | TXEN   | SYNC   | _     | —     | TRMT      | TX9D      | 00001x                        | 00001u                                  |
| 17h, Bank 0 SPBRG Baud rate generator register |       |       |        |        |        |       |       | xxxx xxxx | uuuu uuuu |                               |                                         |

Legend: x = unknown, u = unchanged, - = unimplemented read as a '0', shaded cells are not used for asynchronous reception. Note 1: Other (non power-up) resets include: external reset through MCLR and Watchdog Timer Reset.

#### 13.3.2 USART SYNCHRONOUS MASTER RECEPTION

Once synchronous mode is selected, reception is enabled by setting either the SREN (RCSTA<5>) bit or the CREN (RCSTA<4>) bit. Data is sampled on the RA4/RX/DT pin on the falling edge of the clock. If SREN is set, then only a single word is received. If CREN is set, the reception is continuous until CREN is reset. If both bits are set, then CREN takes precedence. After clocking the last bit, the received data in the Receive Shift Register (RSR) is transferred to RCREG (if it is empty). If the transfer is complete, the interrupt bit RCIF (PIR<0>) is set. The actual interrupt can be enabled/disabled by setting/clearing the RCIE (PIE<0>) bit. RCIF is a read only bit which is RESET by the hardware. In this case it is reset when RCREG has been read and is empty. RCREG is a double buffered register; i.e., it is a two deep FIFO. It is possible for two bytes of data to be received and transferred to the RCREG FIFO and a third byte to begin shifting into the RSR. On the clocking of the last bit of the third byte, if RCREG is still full, then the overrun error bit OERR (RCSTA<1>) is set. The word in the RSR will be lost. RCREG can be read twice to retrieve the two bytes in the FIFO. The OERR bit has to be cleared in software. This is done by clearing the CREN bit. If OERR bit is set, transfers from RSR to RCREG are inhibited, so it is essential to clear OERR bit if it is set. The 9th receive bit is buffered the same way as the receive data. Reading the RCREG register will allow the RX9D and FERR bits to be loaded with values for the next received data: therefore, it is essential for the user to read the RCSTA register before reading RCREG in order not to lose the old FERR and RX9D information.

Steps to follow when setting up a Synchronous Master Reception:

- 1. Initialize the SPBRG register for the appropriate baud rate. See Section 13.1 for details.
- 2. Enable the synchronous master serial port by setting bits SYNC, SPEN, and CSRC.
- 3. If interrupts are desired, then set the RCIE bit.
- 4. If 9-bit reception is desired, then set the RX9 bit.
- 5. If a single reception is required, set bit SREN. For continuous reception set bit CREN.
- 6. The RCIF bit will be set when reception is complete and an interrupt will be generated if the RCIE bit was set.
- 7. Read RCSTA to get the ninth bit (if enabled) and determine if any error occurred during reception.
- 8. Read the 8-bit received data by reading RCREG.
- 9. If any error occurred, clear the error by clearing CREN.

Note: To terminate a reception, either clear the SREN and CREN bits, or the SPEN bit. This will reset the receive logic, so that it will be in the proper state when receive is re-enabled.



### FIGURE 13-11: SYNCHRONOUS RECEPTION (MASTER MODE, SREN)

| ADDWFC       |                                                                                         | ADD WRE                   | ADD WREG and Carry bit to f                                                                                                                                               |                      |                     |  |  |  |  |
|--------------|-----------------------------------------------------------------------------------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|---------------------|--|--|--|--|
| Synt         | ax:                                                                                     | [ <i>label</i> ] A[       | [label] ADDWFC f,d                                                                                                                                                        |                      |                     |  |  |  |  |
| Ope          | rands:                                                                                  | 0 ≤ f ≤ 255<br>d ∈ [0,1]  | $0 \le f \le 255$<br>$d \in [0,1]$                                                                                                                                        |                      |                     |  |  |  |  |
| Ope          | ration:                                                                                 | (WREG) +                  | - (f) + C -                                                                                                                                                               | $\rightarrow$ (dest) |                     |  |  |  |  |
| Statu        | us Affected:                                                                            | OV, C, DC                 | , Z                                                                                                                                                                       |                      |                     |  |  |  |  |
| Enco         | oding:                                                                                  | 0001                      | 000d                                                                                                                                                                      | ffff                 | ffff                |  |  |  |  |
| Description: |                                                                                         | memory loc<br>placed in W | Add WREG, the Carry Flag and data<br>memory location 'f'. If 'd' is 0, the result is<br>placed in WREG. If 'd' is 1, the result is<br>placed in data memory location 'f'. |                      |                     |  |  |  |  |
| Word         | ds:                                                                                     | 1                         |                                                                                                                                                                           |                      |                     |  |  |  |  |
| Cycl         | es:                                                                                     | 1                         |                                                                                                                                                                           |                      |                     |  |  |  |  |
| QC           | cle Activity:                                                                           |                           |                                                                                                                                                                           |                      |                     |  |  |  |  |
|              | Q1                                                                                      | Q2                        | Q3                                                                                                                                                                        |                      | Q4                  |  |  |  |  |
|              | Decode                                                                                  | Read<br>register 'f'      | Execut                                                                                                                                                                    |                      | rite to<br>tination |  |  |  |  |
| <u>Exar</u>  | <u>mple</u> :                                                                           | ADDWFC                    | REG                                                                                                                                                                       | 0                    |                     |  |  |  |  |
|              | Before Instru<br>Carry bit<br>REG<br>WREG<br>After Instruct<br>Carry bit<br>REG<br>WREG | = 1<br>= 0x02<br>= 0x4D   |                                                                                                                                                                           |                      |                     |  |  |  |  |

| ANDLW                 | And Lite            | And Literal with WREG                                                                           |                  |  |  |  |  |  |  |
|-----------------------|---------------------|-------------------------------------------------------------------------------------------------|------------------|--|--|--|--|--|--|
| Syntax:               | [label] A           | [ <i>label</i> ] ANDLW k                                                                        |                  |  |  |  |  |  |  |
| Operands:             | $0 \le k \le 25$    | 55                                                                                              |                  |  |  |  |  |  |  |
| Operation:            | (WREG)              | .AND. (k) $ ightarrow$                                                                          | (WREG)           |  |  |  |  |  |  |
| Status Affected:      | Z                   |                                                                                                 |                  |  |  |  |  |  |  |
| Encoding:             | 1011                | 0101 kk                                                                                         | kk kkkk          |  |  |  |  |  |  |
| Description:          |                     | The contents of WREG are AND'ed with<br>the 8-bit literal 'k'. The result is placed in<br>WREG. |                  |  |  |  |  |  |  |
| Words:                | 1                   |                                                                                                 |                  |  |  |  |  |  |  |
| Cycles:               | 1                   |                                                                                                 |                  |  |  |  |  |  |  |
| Q Cycle Activity:     |                     |                                                                                                 |                  |  |  |  |  |  |  |
| Q1                    | Q2                  | Q3                                                                                              | Q4               |  |  |  |  |  |  |
| Decode                | Read literal<br>'k' | Execute                                                                                         | Write to<br>WREG |  |  |  |  |  |  |
| Example:              | ANDLW               | 0x5F                                                                                            |                  |  |  |  |  |  |  |
| Before Instru<br>WREG | uction<br>= 0xA3    |                                                                                                 |                  |  |  |  |  |  |  |
| After Instruc<br>WREG | tion<br>= 0x03      |                                                                                                 |                  |  |  |  |  |  |  |

| CPFS         | SLT                      | Compare f with WREG,<br>skip if f < WREG                             |                                                                                                                                                                                                                                                                                                      |         |  |  |  |  |  |
|--------------|--------------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|--|--|--|
| Synta        | ax:                      | [label]                                                              | [label] CPFSLT f                                                                                                                                                                                                                                                                                     |         |  |  |  |  |  |
| Opera        | ands:                    | $0 \le f \le 25$                                                     | 5                                                                                                                                                                                                                                                                                                    |         |  |  |  |  |  |
| Opera        | ation:                   | skip if (f) <                                                        | (f) – (WREG),<br>skip if (f) < (WREG)<br>(unsigned comparison)                                                                                                                                                                                                                                       |         |  |  |  |  |  |
| Statu        | s Affected:              | None                                                                 |                                                                                                                                                                                                                                                                                                      |         |  |  |  |  |  |
| Enco         | ding:                    | 0011                                                                 | 0000 ffi                                                                                                                                                                                                                                                                                             | ff ffff |  |  |  |  |  |
| Description: |                          | location 'f'<br>performing<br>If the conte<br>WREG, the<br>discarded | Compares the contents of data memory<br>location 'f' to the contents of WREG by<br>performing an unsigned subtraction.<br>If the contents of 'f' < the contents of<br>WREG, then the fetched instruction is<br>discarded and an NOP is executed<br>instead making this a two-cycle instruc-<br>tion. |         |  |  |  |  |  |
| Word         | s:                       | 1                                                                    |                                                                                                                                                                                                                                                                                                      |         |  |  |  |  |  |
| Cycle        | es:                      | 1 (2)                                                                |                                                                                                                                                                                                                                                                                                      |         |  |  |  |  |  |
| Q Cy         | cle Activity:            |                                                                      |                                                                                                                                                                                                                                                                                                      |         |  |  |  |  |  |
|              | Q1                       | Q2                                                                   | Q3                                                                                                                                                                                                                                                                                                   | Q4      |  |  |  |  |  |
|              | Decode                   | Read<br>register 'f'                                                 | Execute                                                                                                                                                                                                                                                                                              | NOP     |  |  |  |  |  |
| lf skip      | o:                       |                                                                      |                                                                                                                                                                                                                                                                                                      |         |  |  |  |  |  |
| -            | Q1                       | Q2                                                                   | Q3                                                                                                                                                                                                                                                                                                   | Q4      |  |  |  |  |  |
|              | Forced NOP               | NOP                                                                  | Execute                                                                                                                                                                                                                                                                                              | NOP     |  |  |  |  |  |
| <u>Exarr</u> | nple:                    | HERE<br>NLESS<br>LESS                                                | CPFSLT REG<br>:<br>:                                                                                                                                                                                                                                                                                 |         |  |  |  |  |  |
| E            | Before Instru<br>PC<br>W |                                                                      | ddress (HERE)                                                                                                                                                                                                                                                                                        |         |  |  |  |  |  |
|              |                          |                                                                      |                                                                                                                                                                                                                                                                                                      |         |  |  |  |  |  |

| DAW                 |                                                | Decimal                                                      | Decimal Adjust WREG Register                                                                                                                                                                                      |                                                    |  |  |  |  |  |
|---------------------|------------------------------------------------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|--|--|--|--|--|
| Syntax              | K:                                             | [ <i>label</i> ] D                                           | AW f,s                                                                                                                                                                                                            |                                                    |  |  |  |  |  |
| Opera               | nds:                                           | $0 \le f \le 25$<br>s $\in [0,1]$                            | 5                                                                                                                                                                                                                 |                                                    |  |  |  |  |  |
| Opera               | tion:                                          | <sup>-</sup> WREG<br>else                                    | If [WREG<3:0> >9] .OR. [DC = 1] then<br>WREG<3:0> + $6 \rightarrow$ f<3:0>, s<3:0>;                                                                                                                               |                                                    |  |  |  |  |  |
|                     |                                                | WREG                                                         |                                                                                                                                                                                                                   | f<7:4>, s<7:4>                                     |  |  |  |  |  |
| Status              | Affected:                                      | C                                                            | $<7:4> \rightarrow f<7:$                                                                                                                                                                                          | 4>, S<7:4>                                         |  |  |  |  |  |
| Encod               |                                                | 0010                                                         | 111s ff                                                                                                                                                                                                           | ff ffff                                            |  |  |  |  |  |
| Descri              | U                                              |                                                              | ts the eight bi                                                                                                                                                                                                   |                                                    |  |  |  |  |  |
|                     |                                                | tion of two<br>BCD forma<br>packed BC<br>s = 0: Ro<br>m<br>W | WREG resulting from the earlier addi-<br>tion of two variables (each in packed<br>BCD format) and produces a correct<br>packed BCD result.<br>s = 0: Result is placed in Data<br>memory location 'f' and<br>WREG. |                                                    |  |  |  |  |  |
|                     |                                                |                                                              | s = 1: Result is placed in Data memory location 'f'.                                                                                                                                                              |                                                    |  |  |  |  |  |
| Words               | :                                              | 1                                                            |                                                                                                                                                                                                                   |                                                    |  |  |  |  |  |
| Cycles              | 8:                                             | 1                                                            |                                                                                                                                                                                                                   |                                                    |  |  |  |  |  |
| Q Cyc               | le Activity:                                   |                                                              |                                                                                                                                                                                                                   | •                                                  |  |  |  |  |  |
|                     | Q1<br>Decode                                   | Q2<br>Read                                                   | Q3<br>Execute                                                                                                                                                                                                     | Q4<br>Write                                        |  |  |  |  |  |
|                     | Decode                                         | register 'f'                                                 | Execute                                                                                                                                                                                                           | register 'f'<br>and other<br>specified<br>register |  |  |  |  |  |
| Exam                | ole1:                                          | DAW RE                                                       | G1, 0                                                                                                                                                                                                             |                                                    |  |  |  |  |  |
| B                   | <br>efore Instru                               | iction                                                       |                                                                                                                                                                                                                   |                                                    |  |  |  |  |  |
|                     | WREG<br>REG1<br>C<br>DC                        | = 0xA5<br>= ??<br>= 0<br>= 0                                 |                                                                                                                                                                                                                   |                                                    |  |  |  |  |  |
| Ai<br><u>Exam</u> t | fter Instruct<br>WREG<br>REG1<br>C<br>DC<br>DC | ion<br>= 0x05<br>= 0x05<br>= 1<br>= 0                        |                                                                                                                                                                                                                   |                                                    |  |  |  |  |  |
| В                   | efore Instru                                   |                                                              |                                                                                                                                                                                                                   |                                                    |  |  |  |  |  |
|                     | WREG<br>REG1<br>C                              | = 0xCE<br>= ??<br>= 0                                        |                                                                                                                                                                                                                   |                                                    |  |  |  |  |  |

| U             | -    | 0    |
|---------------|------|------|
| DC            | =    | 0    |
| After Instruc | tion |      |
| WREG          | =    | 0x24 |
| REG1          | =    | 0x24 |
| С             | =    | 1    |
| DC            | =    | 0    |

| DECF              | Decreme                  | nt f               |                      | DECFSZ          | Decrement f, s                                                    | skip if 0                                                                              |          |  |
|-------------------|--------------------------|--------------------|----------------------|-----------------|-------------------------------------------------------------------|----------------------------------------------------------------------------------------|----------|--|
| Syntax:           | [label]                  | DECF f,d           |                      | Syntax:         | [label] DECF                                                      | SZ f,d                                                                                 |          |  |
| Operands:         | 0 ≤ f ≤ 255<br>d ∈ [0,1] | 5                  |                      | Operands:       | $\begin{array}{l} 0 \leq f \leq 255 \\ d \in \ [0,1] \end{array}$ |                                                                                        |          |  |
| Operation:        | $(f) - 1 \rightarrow ($  | (dest)             |                      | Operation:      | (f) – 1 $\rightarrow$ (dest)                                      | );                                                                                     |          |  |
| Status Affected:  | OV, C, DC                | ;, Z               |                      |                 | skip if result = 0                                                | 0                                                                                      |          |  |
| Encoding:         | 0000                     | 011d ff            | ff ffff              | Status Affected | : None                                                            |                                                                                        |          |  |
| Description:      | Decrement                | register 'f'. If ' | d' is 0 the          | Encoding:       | 0001 0110                                                         | d ffff                                                                                 | ffff     |  |
|                   |                          | ored in WREG       |                      | Description:    | mented. If 'd' is 0                                               | The contents of register 'f' are decre-<br>mented. If 'd' is 0 the result is placed in |          |  |
| Words:            | 1                        |                    |                      |                 | WREG. If 'd' is 1<br>back in register 'f                          | •                                                                                      | laced    |  |
| Cycles:           | 1                        |                    |                      |                 | If the result is 0, 1                                             |                                                                                        | iction.  |  |
| Q Cycle Activity: |                          |                    |                      |                 | which is already                                                  | fetched, is dis                                                                        | carded,  |  |
| Q1                | Q2                       | Q3                 | Q4                   |                 | and an NOP is ex<br>ing it a two-cycle                            |                                                                                        | ad mak-  |  |
| Decode            | Read<br>register 'f'     | Execute            | Write to destination | Words:          | 1                                                                 |                                                                                        |          |  |
| Example:          | DECF                     | CNT, 1             |                      | Cycles:         | 1(2)                                                              |                                                                                        |          |  |
| Before Instru     |                          | - ,                |                      | Q Cycle Activit | y:                                                                |                                                                                        |          |  |
| CNT               | = 0x01                   |                    |                      | Q1              | Q2                                                                | Q3                                                                                     | Q4       |  |
| Z                 | = 0                      |                    |                      | Decode          |                                                                   |                                                                                        | rite to  |  |
| After Instruc     | tion                     |                    |                      |                 | register 'f'                                                      | des                                                                                    | tination |  |
| CNT               | = 0x00                   |                    |                      | Example:        |                                                                   | CFSZ CNT,                                                                              |          |  |
| Z                 | = 1                      |                    |                      |                 | GO1<br>CONTINUE                                                   | TO LOOP                                                                                | 2        |  |
|                   |                          |                    |                      | Defers inc      |                                                                   |                                                                                        |          |  |
|                   | Before Instruction       |                    |                      |                 |                                                                   |                                                                                        |          |  |

| PC             | =   | Address (HERE)     |
|----------------|-----|--------------------|
| After Instruct | ion |                    |
| CNT            | =   | CNT - 1            |
| If CNT         | =   | 0;                 |
| PC             | =   | Address (CONTINUE) |
| If CNT         | ≠   | 0;                 |
| PC             | =   | Address (HERE+1)   |

## Applicable Devices 42 R42 42A 43 R43 44

## 17.1 DC CHARACTERISTICS:

## PIC17C42-16 (Commercial, Industrial) PIC17C42-25 (Commercial, Industrial)

| DC CHARA         | CTERIS | STICS                                                            | Standard<br>Operating | -    | -    |       | ns (unless otherwise stated)                        |
|------------------|--------|------------------------------------------------------------------|-----------------------|------|------|-------|-----------------------------------------------------|
|                  |        |                                                                  |                       |      |      | -40°C |                                                     |
|                  |        | 1                                                                | 1                     |      |      | 0°C   | $\leq$ TA $\leq$ +70°C for commercial               |
| Parameter<br>No. | Sym    | Characteristic                                                   | Min                   | Тур† | Max  | Units | Conditions                                          |
| D001             | Vdd    | Supply Voltage                                                   | 4.5                   | _    | 5.5  | V     |                                                     |
| D002             | Vdr    | RAM Data Retention<br>Voltage (Note 1)                           | 1.5 *                 | -    | -    | V     | Device in SLEEP mode                                |
| D003             | VPOR   | VDD start voltage to<br>ensure internal<br>Power-on Reset signal | -                     | Vss  | -    | V     | See section on Power-on Reset for details           |
| D004             | SVDD   | VDD rise rate to<br>ensure internal<br>Power-on Reset signal     | 0.060*                | _    | _    | mV/ms | See section on Power-on Reset for details           |
| D010             | IDD    | Supply Current                                                   | _                     | 3    | 6    | mA    | Fosc = 4 MHz (Note 4)                               |
| D011             |        | (Note 2)                                                         | -                     | 6    | 12 * | mA    | Fosc = 8 MHz                                        |
| D012             |        |                                                                  | -                     | 11   | 24 * | mA    | Fosc = 16 MHz                                       |
| D013             |        |                                                                  | -                     | 19   | 38   | mA    | Fosc = 25 MHz                                       |
| D014             |        |                                                                  | -                     | 95   | 150  | μA    | Fosc = 32 kHz<br>WDT enabled (EC osc configuration) |
| D020             | IPD    | Power-down Current                                               | _                     | 10   | 40   | μA    | VDD = 5.5V, WDT enabled                             |
| D021             |        | (Note 3)                                                         | -                     | < 1  | 5    | μA    | VDD = 5.5V, WDT disabled                            |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.

2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption.

The test conditions for all IDD measurements in active operation mode are:

OSC1 = external square wave, from rail to rail; all I/O pins tristated, pulled to VDD or VSS, T0CKI = VDD, MCLR = VDD; WDT enabled/disabled as specified.

Current consumed from the oscillator and I/O's driving external capacitive or resistive loads need to be considered.

For the RC oscillator, the current through the external pull-up resistor (R) can be estimated as:  $VDD / (2 \cdot R)$ . For capacitive loads, The current can be estimated (for an individual I/O pin) as (CL  $\cdot VDD$ )  $\cdot f$ 

CL = Total capacitive load on the I/O pin; f = average frequency on the I/O pin switches.

The capacitive currents are most significant when the device is configured for external execution (includes extended microcontroller mode).

- 3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, all I/O pins in hi-impedance state and tied to VDD or Vss.
- 4: For RC osc configuration, current through Rext is not included. The current through the resistor can be estimated by the formula IR = VDD/2Rext (mA) with Rext in kOhm.

Applicable Devices 42 R42 42A 43 R43 44

## 19.0 PIC17CR42/42A/43/R43/44 ELECTRICAL CHARACTERISTICS

#### Absolute Maximum Ratings †

| 5                                                                                                           |                                    |
|-------------------------------------------------------------------------------------------------------------|------------------------------------|
| Ambient temperature under bias                                                                              | 55 to +125°C                       |
| Storage temperature                                                                                         | 65°C to +150°C                     |
| Voltage on VDD with respect to Vss                                                                          | 0 to +7.5V                         |
| Voltage on MCLR with respect to Vss (Note 2)                                                                | 0.6V to +14V                       |
| Voltage on RA2 and RA3 with respect to Vss                                                                  | 0.6V to +14V                       |
| Voltage on all other pins with respect to Vss                                                               | 0.6V to VDD + 0.6V                 |
| Total power dissipation (Note 1)                                                                            | 1.0W                               |
| Maximum current out of Vss pin(s) - total                                                                   | 250 mA                             |
| Maximum current into VDD pin(s) - total                                                                     | 200 mA                             |
| Input clamp current, IiK (VI < 0 or VI > VDD)                                                               | ±20 mA                             |
| Output clamp current, loк (Vo < 0 or Vo > VDD)                                                              | ±20 mA                             |
| Maximum output current sunk by any I/O pin (except RA2 and RA3)                                             | 35 mA                              |
| Maximum output current sunk by RA2 or RA3 pins                                                              |                                    |
| Maximum output current sourced by any I/O pin                                                               | 20 mA                              |
| Maximum current sunk by PORTA and PORTB (combined)                                                          | 150 mA                             |
| Maximum current sourced by PORTA and PORTB (combined)                                                       | 100 mA                             |
| Maximum current sunk by PORTC, PORTD and PORTE (combined)                                                   | 150 mA                             |
| Maximum current sourced by PORTC, PORTD and PORTE (combined)                                                | 100 mA                             |
| <b>Note 1:</b> Power dissipation is calculated as follows: Pdis = VDD x {IDD - $\sum$ IOH} + $\sum$ {(VDD-V | 'OH) x IOH} + $\Sigma$ (VOL x IOL) |
|                                                                                                             |                                    |

**Note 2:** Voltage spikes below Vss at the MCLR pin, inducing currents greater than 80 mA, may cause latch-up. Thus, a series resistor of 50-100Ω should be used when applying a "low" level to the MCLR pin rather than pulling this pin directly to Vss.

**†** NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

## Applicable Devices 42 R42 42A 43 R43 44

## 19.1 DC CHARACTERISTICS:

### PIC17CR42/42A/43/R43/44-16 (Commercial, Industrial) PIC17CR42/42A/43/R43/44-25 (Commercial, Industrial) PIC17CR42/42A/43/R43/44-33 (Commercial, Industrial)

| DC CHARACT       | Standard<br>Operating |                                                                  |         |      | s (unless otherwise stated) |       |                                           |
|------------------|-----------------------|------------------------------------------------------------------|---------|------|-----------------------------|-------|-------------------------------------------|
|                  | 63                    |                                                                  |         |      | -40°C                       |       |                                           |
|                  |                       | i                                                                |         |      |                             | 0°C   | $\leq$ TA $\leq$ +70°C for commercial     |
| Parameter<br>No. | Sym                   | Characteristic                                                   | Min     | Тур† | Мах                         | Units | Conditions                                |
| D001             | Vdd                   | Supply Voltage                                                   | 4.5     | _    | 6.0                         | V     |                                           |
| D002             | Vdr                   | RAM Data Retention<br>Voltage (Note 1)                           | 1.5 *   | _    | —                           | V     | Device in SLEEP mode                      |
| D003             | VPOR                  | VDD start voltage to<br>ensure internal<br>Power-on Reset signal | _       | Vss  | -                           | V     | See section on Power-on Reset for details |
| D004             | SVDD                  | VDD rise rate to<br>ensure internal<br>Power-on Reset signal     | 0.060 * |      | _                           | mV/ms | See section on Power-on Reset for details |
| D010             | IDD                   | Supply Current                                                   | -       | 3    | 6                           | mA    | Fosc = 4 MHz (Note 4)                     |
| D011             |                       | (Note 2)                                                         | -       | 6    | 12 *                        | mA    | Fosc = 8 MHz                              |
| D012             |                       |                                                                  | -       | 11   | 24 *                        | mA    | Fosc = 16 MHz                             |
| D013             |                       |                                                                  | -       | 19   | 38                          | mA    | Fosc = 25 MHz                             |
| D015             |                       |                                                                  | -       | 25   | 50                          | mA    | Fosc = 33 MHz                             |
| D014             |                       |                                                                  | -       | 95   | 150                         | μA    | Fosc = 32 kHz,                            |
|                  |                       |                                                                  |         |      |                             |       | WDT enabled (EC osc configuration)        |
| D020             | IPD                   | Power-down                                                       | _       | 10   | 40                          | μΑ    | VDD = 5.5V, WDT enabled                   |
| D021             |                       | Current (Note 3)                                                 | -       | < 1  | 5                           | μA    | VDD = 5.5V, WDT disabled                  |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.

2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption.

The test conditions for all IDD measurements in active operation mode are:

OSC1 = external square wave, from rail to rail; all I/O pins tristated, pulled to VDD or VSS, T0CKI = VDD, MCLR = VDD; WDT enabled/disabled as specified.

Current consumed from the oscillator and I/O's driving external capacitive or resistive loads needs to be considered.

For the RC oscillator, the current through the external pull-up resistor (R) can be estimated as:  $VDD / (2 \bullet R)$ . For capacitive loads, the current can be estimated (for an individual I/O pin) as (CL • VDD) • f

CL = Total capacitive load on the I/O pin; f = average frequency the I/O pin switches.

The capacitive currents are most significant when the device is configured for external execution (includes extended microcontroller mode).

- 3: The power down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VbD and Vss.
- 4: For RC osc configuration, current through Rext is not included. The current through the resistor can be estimated by the formula IR = VDD/2Rext (mA) with Rext in kOhm.

## Applicable Devices 42 R42 42A 43 R43 44

#### FIGURE 19-1: PARAMETER MEASUREMENT INFORMATION

All timings are measure between high and low measurement points as indicated in the figures below.



## Applicable Devices 42 R42 42A 43 R43 44

## 19.5 <u>Timing Diagrams and Specifications</u>

### FIGURE 19-2: EXTERNAL CLOCK TIMING



### TABLE 19-2: EXTERNAL CLOCK TIMING REQUIREMENTS

| Param<br>No. | Sym   | Characteristic                     | Min   | Тур†   | Max   | Units | Conditions                                        |
|--------------|-------|------------------------------------|-------|--------|-------|-------|---------------------------------------------------|
|              | Fosc  | External CLKIN Frequency           | DC    | _      | 8     | MHz   | EC osc mode - 08 devices (8 MHz devices)          |
|              |       | (Note 1)                           | DC    | _      | 16    | MHz   | - 16 devices (16 MHz devices)                     |
|              |       | (                                  | DC    | _      | 25    | MHz   | - 25 devices (25 MHz devices)                     |
|              |       |                                    | DC    | —      | 33    | MHz   | - 33 devices (33 MHz devices)                     |
|              |       | Oscillator Frequency               | DC    | _      | 4     | MHz   | RC osc mode                                       |
|              |       | (Note 1)                           | 1     | _      | 8     | MHz   | XT osc mode - 08 devices (8 MHz devices)          |
|              |       |                                    | 1     | _      | 16    | MHz   | - 16 devices (16 MHz devices)                     |
|              |       |                                    | 1     | _      | 25    | MHz   | - 25 devices (25 MHz devices)                     |
|              |       |                                    | 1     | _      | 33    | MHz   | - 33 devices (33 MHz devices)                     |
|              |       |                                    | DC    | —      | 2     | MHz   | LF osc mode                                       |
| 1            | Tosc  | External CLKIN Period              | 125   | _      | —     | ns    | EC osc mode - 08 devices (8 MHz devices)          |
|              |       | (Note 1)                           | 62.5  | _      | —     | ns    | - 16 devices (16 MHz devices)                     |
|              |       |                                    | 40    | _      | —     | ns    | - 25 devices (25 MHz devices)                     |
|              |       |                                    | 30.3  | —      | —     | ns    | - 33 devices (33 MHz devices)                     |
|              |       | Oscillator Period                  | 250   | _      | —     | ns    | RC osc mode                                       |
|              |       | (Note 1)                           | 125   | _      | 1,000 | ns    | XT osc mode - 08 devices (8 MHz devices)          |
|              |       |                                    | 62.5  | _      | 1,000 | ns    | - 16 devices (16 MHz devices)                     |
|              |       |                                    | 40    | —      | 1,000 | ns    | <ul> <li>- 25 devices (25 MHz devices)</li> </ul> |
|              |       |                                    | 30.3  | —      | 1,000 | ns    | - 33 devices (33 MHz devices)                     |
|              |       |                                    | 500   | —      | —     | ns    | LF osc mode                                       |
| 2            | Тсү   | Instruction Cycle Time<br>(Note 1) | 121.2 | 4/Fosc | DC    | ns    |                                                   |
| 3            | TosL, | Clock in (OSC1)                    | 10 ±  | _      | _     | ns    | EC oscillator                                     |
|              | TosH  | high or low time                   | · '   |        |       |       |                                                   |
| 4            | TosR, | Clock in (OSC1)                    | _     | _      | 5‡    | ns    | EC oscillator                                     |
|              | TosF  | rise or fall time                  |       |        |       |       |                                                   |

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

t These parameters are for design guidance only and are not tested, nor characterized.

Note 1: Instruction cycle period (TcY) equals four times the input oscillator time base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1/CLKIN pin. When an external clock input is used, the "max." cycle time limit is "DC" (no clock) for all devices.









Applicable Devices 42 R42 42A 43 R43 44





FIGURE 20-12: MAXIMUM IPD vs. VDD WATCHDOG ENABLED



| 21.5 | 44-Lead Plastic Surface Mount ( | TOFP 10x10 mm Body | (1.0/0.10 mm Lead Form) |
|------|---------------------------------|--------------------|-------------------------|
| 21.0 |                                 |                    |                         |

| Package Group: Plastic TQFP |       |             |       |       |            |       |  |  |  |
|-----------------------------|-------|-------------|-------|-------|------------|-------|--|--|--|
|                             |       | Millimeters |       |       | Inches     |       |  |  |  |
| Symbol                      | Min   | Max         | Notes | Min   | Max        | Notes |  |  |  |
| A                           | 1.00  | 1.20        |       | 0.039 | 0.047      |       |  |  |  |
| A1                          | 0.05  | 0.15        |       | 0.002 | 0.006      |       |  |  |  |
| A2                          | 0.95  | 1.05        |       | 0.037 | 0.041      |       |  |  |  |
| D                           | 11.75 | 12.25       |       | 0.463 | 0.482      |       |  |  |  |
| D1                          | 9.90  | 10.10       |       | 0.390 | 0.398      |       |  |  |  |
| E                           | 11.75 | 12.25       |       | 0.463 | 0.482      |       |  |  |  |
| E1                          | 9.90  | 10.10       |       | 0.390 | 0.398      |       |  |  |  |
| L                           | 0.45  | 0.75        |       | 0.018 | 0.030      |       |  |  |  |
| е                           | 0.80  | BSC         |       | 0.031 | BSC        |       |  |  |  |
| b                           | 0.30  | 0.45        |       | 0.012 | 0.018      |       |  |  |  |
| b1                          | 0.30  | 0.40        |       | 0.012 | 0.016      |       |  |  |  |
| С                           | 0.09  | 0.20        |       | 0.004 | 0.008      |       |  |  |  |
| c1                          | 0.09  | 0.16        |       | 0.004 | 0.006      |       |  |  |  |
| Ν                           | 44    | 44          |       | 44    | 44         |       |  |  |  |
| Θ                           | 0°    | <b>7</b> °  |       | 0°    | <b>7</b> ° |       |  |  |  |

Note 1: Dimensions D1 and E1 do not include mold protrusion. Allowable mold protrusion is 0.25m/m (0.010") per side. D1 and E1 dimensions including mold mismatch.

2: Dimension "b" does not include Dambar protrusion, allowable Dambar protrusion shall be 0.08m/m (0.003")max.

3: This outline conforms to JEDEC MS-026.



## WORLDWIDE SALES AND SERVICE

#### AMERICAS

**Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: 480-792-7627 Web Address: http://www.microchip.com

#### **Rocky Mountain**

2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7966 Fax: 480-792-7456

#### Atlanta

500 Sugar Mill Road, Suite 200B Atlanta, GA 30350 Tel: 770-640-0034 Fax: 770-640-0307

#### Boston

2 Lan Drive, Suite 120 Westford, MA 01886 Tel: 978-692-3848 Fax: 978-692-3821

#### Chicago

333 Pierce Road, Suite 180 Itasca, IL 60143 Tel: 630-285-0071 Fax: 630-285-0075

Dallas

4570 Westgrove Drive, Suite 160 Addison, TX 75001 Tel: 972-818-7423 Fax: 972-818-2924

Detroit Tri-Atria Office Building

32255 Northwestern Highway, Suite 190 Farmington Hills, MI 48334 Tel: 248-538-2250 Fax: 248-538-2260 Kokomo

## 2767 S. Albright Road

Kokomo, Indiana 46902 Tel: 765-864-8360 Fax: 765-864-8387 Los Angeles

18201 Von Karman, Suite 1090 Irvine, CA 92612

Tel: 949-263-1888 Fax: 949-263-1338 New York

150 Motor Parkway, Suite 202 Hauppauge, NY 11788 Tel: 631-273-5305 Fax: 631-273-5335 San Jose

Microchip Technology Inc. 2107 North First Street, Suite 590 San Jose, CA 95131 Tel: 408-436-7950 Fax: 408-436-7955

Toronto

6285 Northam Drive, Suite 108 Mississauga, Ontario L4V 1X5, Canada Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Australia

Microchip Technology Australia Pty Ltd Suite 22, 41 Rawson Street Epping 2121, NSW Australia

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 China - Beijing

Microchip Technology Consulting (Shanghai) Co., Ltd., Beijing Liaison Office Unit 915 Bei Hai Wan Tai Bldg. No. 6 Chaoyangmen Beidajie Beijing, 100027, No. China Tel: 86-10-85282100 Fax: 86-10-85282104

#### China - Chengdu

Microchip Technology Consulting (Shanghai) Co., Ltd., Chengdu Liaison Office Rm. 2401, 24th Floor, Ming Xing Financial Tower No. 88 TIDU Street Chengdu 610016, China Tel: 86-28-6766200 Fax: 86-28-6766599

#### China - Fuzhou

Microchip Technology Consulting (Shanghai) Co., Ltd., Fuzhou Liaison Office Unit 28F, World Trade Plaza No. 71 Wusi Road Fuzhou 350001, China Tel: 86-591-7503506 Fax: 86-591-7503521 China - Shanghai

Microchip Technology Consulting (Shanghai) Co., Ltd. Room 701, Bldg. B Far East International Plaza No. 317 Xian Xia Road Shanghai, 200051 Tel: 86-21-6275-5700 Fax: 86-21-6275-5060

#### China - Shenzhen

Microchip Technology Consulting (Shanghai) Co., Ltd., Shenzhen Liaison Office Rm. 1315, 13/F, Shenzhen Kerry Centre, Renminnan Lu Shenzhen 518001, China Tel: 86-755-2350361 Fax: 86-755-2366086 Hong Kong Microchip Technology Hongkong Ltd. Unit 901-6, Tower 2, Metroplaza

223 Hing Fong Road Kwai Fong, N.T., Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431

#### India

Microchip Technology Inc. India Liaison Office **Divvasree Chambers** 1 Floor, Wing A (A3/A4) No. 11, O'Shaugnessey Road Bangalore, 560 025, India Tel: 91-80-2290061 Fax: 91-80-2290062

#### Japan

Microchip Technology Japan K.K. Benex S-1 6F 3-18-20, Shinyokohama Kohoku-Ku, Yokohama-shi Kanagawa, 222-0033, Japan Tel: 81-45-471- 6166 Fax: 81-45-471-6122 Korea Microchip Technology Korea 168-1, Youngbo Bldg. 3 Floor Samsung-Dong, Kangnam-Ku Seoul, Korea 135-882 Tel: 82-2-554-7200 Fax: 82-2-558-5934 Singapore Microchip Technology Singapore Pte Ltd. 200 Middle Road #07-02 Prime Centre Singapore, 188980 Tel: 65-334-8870 Fax: 65-334-8850 Taiwan Microchip Technology Taiwan 11F-3, No. 207 Tung Hua North Road Taipei, 105, Taiwan Tel: 886-2-2717-7175 Fax: 886-2-2545-0139

#### EUROPE

Denmark

Microchip Technology Nordic ApS **Regus Business Centre** Lautrup hoj 1-3 Ballerup DK-2750 Denmark Tel: 45 4420 9895 Fax: 45 4420 9910 France Microchip Technology SARL Parc d'Activite du Moulin de Massy 43 Rue du Saule Trapu Batiment A - ler Etage 91300 Massy, France Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 Germany Microchip Technology GmbH

Gustav-Heinemann Ring 125 D-81739 Munich, Germany Tel: 49-89-627-144 0 Fax: 49-89-627-144-44 Italy

Microchip Technology SRL Centro Direzionale Colleoni Palazzo Taurus 1 V. Le Colleoni 1 20041 Agrate Brianza Milan, Italy Tel: 39-039-65791-1 Fax: 39-039-6899883

#### United Kinadom

Arizona Microchip Technology Ltd. 505 Eskdale Road Winnersh Triangle Wokingham Berkshire, England RG41 5TU Tel: 44 118 921 5869 Fax: 44-118 921-5820

01/18/02