Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 8MHz | | Connectivity | UART/USART | | Peripherals | POR, PWM, WDT | | Number of I/O | 33 | | Program Memory Size | 4KB (2K x 16) | | Program Memory Type | OTP | | EEPROM Size | - | | RAM Size | 232 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.5V ~ 6V | | Data Converters | - | | Oscillator Type | External | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 44-QFP | | Supplier Device Package | 44-MQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic17lc42a-08i-pq | | | | ### 1.0 OVERVIEW This data sheet covers the PIC17C4X group of the PIC17CXX family of microcontrollers. The following devices are discussed in this data sheet: - PIC17C42 - PIC17CR42 - PIC17C42A - PIC17C43 - PIC17CR43 - PIC17C44 The PIC17CR42, PIC17C42A, PIC17C43, PIC17CR43, and PIC17C44 devices include architectural enhancements over the PIC17C42. These enhancements will be discussed throughout this data sheet. The PIC17C4X devices are 40/44-Pin, EPROM/ROM-based members of the versatile PIC17CXX family of low-cost, high-performance, CMOS, fully-static, 8-bit microcontrollers. All PIC16/17 microcontrollers employ an advanced RISC architecture. The PIC17CXX has enhanced core features, 16-level deep stack, and multiple internal and external interrupt sources. The separate instruction and data buses of the Harvard architecture allow a 16-bit wide instruction word with a separate 8-bit wide data. The two stage instruction pipeline allows all instructions to execute in a single cycle, except for program branches (which require two cycles). A total of 55 instructions (reduced instruction set) are available in the PIC17C42 and 58 instructions in all the other devices. Additionally, a large register set gives some of the architectural innovations used to achieve a very high performance. For mathematical intensive applications all devices, except the PIC17C42, have a single cycle 8 x 8 Hardware Multiplier. PIC17CXX microcontrollers typically achieve a 2:1 code compression and a 4:1 speed improvement over other 8-bit microcontrollers in their class. PIC17C4X devices have up to 454 bytes of RAM and 33 I/O pins. In addition, the PIC17C4X adds several peripheral features useful in many high performance applications including: - · Four timer/counters - · Two capture inputs - Two PWM outputs - A Universal Synchronous Asynchronous Receiver Transmitter (USART) These special features reduce external components, thus reducing cost, enhancing system reliability and reducing power consumption. There are four oscillator options, of which the single pin RC oscillator provides a low-cost solution, the LF oscillator is for low frequency crystals and minimizes power consumption, XT is a standard crystal, and the EC is for external clock input. The SLEEP (power-down) mode offers additional power saving. The user can wake-up the chip from SLEEP through several external and internal interrupts and device resets. There are four configuration options for the device operational modes: - Microprocessor - Microcontroller - · Extended microcontroller - Protected microcontroller The microprocessor and extended microcontroller modes allow up to 64K-words of external program memory. A highly reliable Watchdog Timer with its own on-chip RC oscillator provides protection against software malfunction. Table 1-1 lists the features of the PIC17C4X devices. A UV-erasable CERDIP-packaged version is ideal for code development while the cost-effective One-Time Programmable (OTP) version is suitable for production in any volume. The PIC17C4X fits perfectly in applications ranging from precise motor control and industrial process control to automotive, instrumentation, and telecom applications. Other applications that require extremely fast execution of complex software programs or the flexibility of programming the software code as one of the last steps of the manufacturing process would also be well suited. The EPROM technology makes customization of application programs (with unique security codes, combinations, model numbers, parameter storage, etc.) fast and convenient. Small footprint package options make the PIC17C4X ideal for applications with space limitations that require high performance. High speed execution, powerful peripheral features, flexible I/O, and low power consumption all at low cost make the PIC17C4X ideal for a wide range of embedded control applications. ### 1.1 Family and Upward Compatibility Those users familiar with the PIC16C5X and PIC16CXX families of microcontrollers will see the architectural enhancements that have been implemented. These enhancements allow the device to be more efficient in software and hardware requirements. Please refer to Appendix A for a detailed list of enhancements and modifications. Code written for PIC16C5X or PIC16CXX can be easily ported to PIC17CXX family of devices (Appendix B). ### 1.2 <u>Development Support</u> The PIC17CXX family is supported by a full-featured macro assembler, a software simulator, an in-circuit emulator, a universal programmer, a "C" compiler, and fuzzy logic support tools. TABLE 4-4: INITIALIZATION CONDITIONS FOR SPECIAL FUNCTION REGISTERS | Register | Address | Power-on R | Reset | | LR Reset<br>DT Reset | | from SLEEP<br>h interrupt | |-----------------------|---------|------------|-------|------|----------------------|------|---------------------------| | Unbanked | | | | | | | | | INDF0 | 00h | 0000 000 | 00 | 0000 | 0000 | 0000 | 0000 | | FSR0 | 01h | XXXX XXX | xx | uuuu | uuuu | uuuu | uuuu | | PCL | 02h | 0000h | | 000 | )0h | PC + | 1(2) | | PCLATH | 03h | 0000 000 | 00 | 0000 | 0000 | uuuu | uuuu | | ALUSTA | 04h | 1111 xx | xx | 1111 | uuuu | 1111 | uuuu | | T0STA | 05h | 0000 000 | 0 – | 0000 | 000- | 0000 | 000- | | CPUSTA <sup>(3)</sup> | 06h | 11 11- | | 11 | dd | uu | dd | | INTSTA | 07h | 0000 000 | 00 | 0000 | 0000 | uuuu | uuuu(1) | | INDF1 | 08h | 0000 000 | 00 | 0000 | 0000 | uuuu | uuuu | | FSR1 | 09h | xxxx xxx | xx | uuuu | uuuu | uuuu | uuuu | | WREG | 0Ah | xxxx xxx | xx | uuuu | uuuu | uuuu | uuuu | | TMR0L | 0Bh | xxxx xxx | xx | uuuu | uuuu | uuuu | uuuu | | TMR0H | 0Ch | XXXX XXX | xx | uuuu | uuuu | uuuu | uuuu | | TBLPTRL (4) | 0Dh | xxxx xxx | xx | uuuu | uuuu | uuuu | uuuu | | TBLPTRH (4) | 0Eh | xxxx xxx | xx | uuuu | uuuu | uuuu | uuuu | | TBLPTRL (5) | 0Dh | 0000 000 | 00 | 0000 | 0000 | uuuu | uuuu | | TBLPTRH (5) | 0Eh | 0000 000 | 00 | 0000 | 0000 | uuuu | uuuu | | BSR | 0Fh | 0000 000 | 00 | 0000 | 0000 | uuuu | uuuu | | Bank 0 | | | | | | | | | PORTA | 10h | 0-xx xx | xx | 0-uu | uuuu | uuuu | uuuu | | DDRB | 11h | 1111 11: | 11 | 1111 | 1111 | uuuu | uuuu | | PORTB | 12h | xxxx xxx | xx | uuuu | uuuu | uuuu | uuuu | | RCSTA | 13h | 0000 -00 | 0x | 0000 | -00u | uuuu | -uuu | | RCREG | 14h | xxxx xxx | xx | uuuu | uuuu | uuuu | uuuu | | TXSTA | 15h | 0000: | 1x | 0000 | 1u | uuuu | uu | | TXREG | 16h | XXXX XXX | xx | uuuu | uuuu | uuuu | uuuu | | SPBRG | 17h | XXXX XXX | xx | uuuu | uuuu | uuuu | uuuu | | Bank 1 | | | | | | | | | DDRC | 10h | 1111 11: | 11 | 1111 | 1111 | uuuu | uuuu | | PORTC | 11h | XXXX XXX | xx | uuuu | uuuu | uuuu | uuuu | | DDRD | 12h | 1111 11: | 11 | 1111 | 1111 | uuuu | uuuu | | PORTD | 13h | xxxx xxx | xx | uuuu | uuuu | uuuu | uuuu | | DDRE | 14h | 1: | 11 | | -111 | | -uuu | | PORTE | 15h | x: | xx | | -uuu | | -uuu | | PIR | 16h | 0000 003 | 10 | 0000 | 0010 | uuuu | uuuu(1) | | PIE | 17h | 0000 000 | 00 | 0000 | 0000 | uuuu | uuuu | Legend: u = unchanged, x = unknown, - = unimplemented read as '0', <math>q = value depends on condition. Note 1: One or more bits in INTSTA, PIR will be affected (to cause wake-up). - 3: See Table 4-3 for reset value of specific condition. - 4: Only applies to the PIC17C42. - 5: Does not apply to the PIC17C42. <sup>2:</sup> When the wake-up is due to an interrupt and the GLINTD bit is cleared, the PC is loaded with the interrupt vector. #### **TABLE 6-3: SPECIAL FUNCTION REGISTERS (Cont.'d)** | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>Power-on<br>Reset | Value on all<br>other<br>resets (3) | |--------------------|---------------------------------------------------------------|-----------------------------------------------------------|---------------|----------------|--------------|----------------|--------|-----------|-----------|-------------------------------|-------------------------------------| | Bank 2 | 3ank 2 | | | | | | | | | | | | 10h | TMR1 | Timer1 | | | | | | | | xxxx xxxx | uuuu uuuu | | 11h | TMR2 | Timer2 | | | | | | | | xxxx xxxx | uuuu uuuu | | 12h | TMR3L | TMR3 reg | ister; low b | yte | | | | | | xxxx xxxx | uuuu uuuu | | 13h | TMR3H | TMR3 reg | ister; high l | oyte | | | | | | xxxx xxxx | uuuu uuuu | | 14h | PR1 | Timer1 pe | riod registe | er | | | | | | xxxx xxxx | uuuu uuuu | | 15h | PR2 | Timer2 pe | riod registe | er | | | | | | xxxx xxxx | uuuu uuuu | | 16h | PR3L/CA1L | Timer3 pe | riod registe | er, low byte/c | apture1 regi | ister; low by | te | | | xxxx xxxx | uuuu uuuu | | 17h | PR3H/CA1H | Timer3 pe | riod registe | er, high byte/ | capture1 rec | gister; high l | oyte | | | xxxx xxxx | uuuu uuuu | | Bank 3 | | | | | | | | | | | | | 10h | PW1DCL | DC1 | DC0 | _ | _ | _ | _ | _ | _ | xx | uu | | 11h | PW2DCL | DC1 | DC0 | TM2PW2 | _ | _ | _ | _ | _ | xx0 | uu0 | | 12h | PW1DCH | DC9 | DC8 | DC7 | DC6 | DC5 | DC4 | DC3 | DC2 | xxxx xxxx | uuuu uuuu | | 13h | PW2DCH | DC9 | DC8 | DC7 | DC6 | DC5 | DC4 | DC3 | DC2 | xxxx xxxx | uuuu uuuu | | 14h | CA2L | Capture2 | low byte | | | • | | | | xxxx xxxx | uuuu uuuu | | 15h | CA2H | Capture2 | high byte | | | | | | | xxxx xxxx | uuuu uuuu | | 16h | TCON1 | CA2ED1 | CA2ED0 | CA1ED1 | CA1ED0 | T16 | TMR3CS | TMR2CS | TMR1CS | 0000 0000 | 0000 0000 | | 17h | TCON2 | CA2OVF | CA10VF | PWM2ON | PWM10N | CA1/PR3 | TMR3ON | TMR2ON | TMR10N | 0000 0000 | 0000 0000 | | Unbanke | ed | | | | | | | | | | | | 18h <sup>(5)</sup> | 5) PRODL Low Byte of 16-bit Product (8 x 8 Hardware Multiply) | | | | | | | xxxx xxxx | uuuu uuuu | | | | 19h <sup>(5)</sup> | PRODH | DDH High Byte of 16-bit Product (8 x 8 Hardware Multiply) | | | | | | | xxxx xxxx | uuuu uuuu | | x = unknown, u = unchanged, - = unimplemented read as '0', q - value depends on condition. Shaded cells are unimplemented, read as '0'. The upper byte of the program counter is not directly accessible. PCLATH is a holding register for PC<15:8> whose contents are updated Legend: Note 1: from or transferred to the upper byte of the program counter. The TO and PD status bits in CPUSTA are not affected by a MCLR reset. Other (non power-up) resets include: external reset through MCLR and the Watchdog Timer Reset. The following values are for both TBLPTRL and TBLPTRH: <sup>3:</sup> 4: All PIC17C4X devices (Power-on Reset 0000 0000) and (All other resets 0000 0000) except the PIC17C42 (Power-on Reset xxxx xxxx) and (All other resets uuuu uuuu) The PRODL and PRODH registers are not implemented on the PIC17C42. ### 6.2.2.2 CPU STATUS REGISTER (CPUSTA) The CPUSTA register contains the status and control bits for the CPU. This register is used to globally enable/disable interrupts. If only a specific interrupt is desired to be enabled/disabled, please refer to the INTerrupt STAtus (INTSTA) register and the Peripheral Interrupt Enable (PIE) register. This register also indicates if the stack is available and contains the Power-down ( $\overline{\text{PD}}$ ) and Time-out ( $\overline{\text{TO}}$ ) bits. The $\overline{\text{TO}}$ , $\overline{\text{PD}}$ , and STKAV bits are not writable. These bits are set and cleared according to device logic. Therefore, the result of an instruction with the CPUSTA register as destination may be different than intended. ### FIGURE 6-8: CPUSTA REGISTER (ADDRESS: 06h, UNBANKED) NOTES: Peripheral Data in RBPU (PORTA<7>) Weak Pull-Up Match Signal\_ from other, port pins **RBIF** Port Input Latch Data Bus RD\_DDRB (Q2) RD\_PORTB (Q2) D $\overline{\mathsf{OE}}$ WR\_DDRB (Q4) **~**CK D Port Q Data WR\_PORTB (Q4) PWM\_output PWM\_select Note: I/O pins have protection diodes to VDD and Vss. FIGURE 9-5: **BLOCK DIAGRAM OF RB3 AND RB2 PORT PINS** Steps to follow when setting up an Asynchronous Reception: - Initialize the SPBRG register for the appropriate baud rate. - 2. Enable the asynchronous serial port by clearing the SYNC bit and setting the SPEN bit. - 3. If interrupts are desired, then set the RCIE bit. - 4. If 9-bit reception is desired, then set the RX9 bit. - 5. Enable the reception by setting the CREN bit. - The RCIF bit will be set when reception completes and an interrupt will be generated if the RCIE bit was set. - Read RCSTA to get the ninth bit (if enabled) and FERR bit to determine if any error occurred during reception. - 8. Read RCREG for the 8-bit received data. Note: If an overrun error occurred, clear the error by clearing the OERR bit. To terminate a reception, either clear the SREN and CREN bits, or the SPEN bit. This will reset the receive logic, so that it will be in the proper state when receive is re-enabled. ### FIGURE 13-8: ASYNCHRONOUS RECEPTION ### TABLE 13-6: REGISTERS ASSOCIATED WITH ASYNCHRONOUS RECEPTION | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>Power-on<br>Reset | Value on all<br>other resets<br>(Note1) | |-------------|------------------------------------------------|-------|--------|--------|--------|-------|-------|-----------|-----------|-------------------------------|-----------------------------------------| | 16h, Bank 1 | PIR | RBIF | TMR3IF | TMR2IF | TMR1IF | CA2IF | CA1IF | TXIF | RCIF | 0000 0010 | 0000 0010 | | 13h, Bank 0 | RCSTA | SPEN | RX9 | SREN | CREN | _ | FERR | OERR | RX9D | 0000 -00x | 0000 -00u | | 14h, Bank 0 | RCREG | RX7 | RX6 | RX5 | RX4 | RX3 | RX2 | RX1 | RX0 | xxxx xxxx | uuuu uuuu | | 17h, Bank 1 | PIE | RBIE | TMR3IE | TMR2IE | TMR1IE | CA2IE | CA1IE | TXIE | RCIE | 0000 0000 | 0000 0000 | | 15h, Bank 0 | TXSTA | CSRC | TX9 | TXEN | SYNC | _ | _ | TRMT | TX9D | 00001x | 00001u | | 17h, Bank 0 | 17h, Bank 0 SPBRG Baud rate generator register | | | | | | | xxxx xxxx | uuuu uuuu | | | $\label{eq:local_equation} \textbf{Legend:} \quad \textbf{x} = \textbf{unknown}, \ \textbf{u} = \textbf{unchanged}, \ \textbf{-} = \textbf{unimplemented read as a} \ \underline{\textbf{0'}}, \ \underline{\textbf{shaded cells are not used for asynchronous reception}}.$ Note 1: Other (non power-up) resets include: external reset through $\overline{\text{MCLR}}$ and Watchdog Timer Reset. ### FIGURE 14-3: CRYSTAL OPERATION, OVERTONE CRYSTALS (XT OSC CONFIGURATION) TABLE 14-2: CAPACITOR SELECTION FOR CERAMIC RESONATORS | Oscillator<br>Type | Resonator<br>Frequency | Capacitor Range<br>C1 = C2 | |--------------------|--------------------------------|------------------------------------------| | LF | 455 kHz<br>2.0 MHz | 15 - 68 pF<br>10 - 33 pF | | XT | 4.0 MHz<br>8.0 MHz<br>16.0 MHz | 22 - 68 pF<br>33 - 100 pF<br>33 - 100 pF | Higher capacitance increases the stability of the oscillator but also increases the start-up time. These values are for design guidance only. Since each resonator has its own characteristics, the user should consult the resonator manufacturer for appropriate values of external components. | 455 kHz | Panasonic EFO-A455K04B | ± 0.3% | | | | |---------------------------------------------------|------------------------|--------|--|--|--| | 2.0 MHz | Murata Erie CSA2.00MG | ± 0.5% | | | | | 4.0 MHz | Murata Erie CSA4.00MG | ± 0.5% | | | | | 8.0 MHz | Murata Erie CSA8.00MT | ± 0.5% | | | | | 16.0 MHz | Murata Erie CSA16.00MX | ± 0.5% | | | | | Resonators used did not have built-in capacitors. | | | | | | TABLE 14-3: CAPACITOR SELECTION FOR CRYSTAL OSCILLATOR | Osc<br>Type | Freq | C1 | C2 | |-------------|-----------------------|------------|------------------| | LF | 32 kHz <sup>(1)</sup> | 100-150 pF | 100-150 pF | | | 1 MHz | 10-33 pF | 10-33 pF | | | 2 MHz | 10-33 pF | 10-33 pF | | XT | 2 MHz | 47-100 pF | 47-100 pF | | | 4 MHz | 15-68 pF | 15-68 pF | | | 8 MHz <sup>(2)</sup> | 15-47 pF | 15-47 pF | | | 16 MHz | TBD | TBD | | | 25 MHz | 15-47 pF | 15-47 pF | | | 32 MHz <sup>(3)</sup> | 0 (3) | <sub>0</sub> (3) | Higher capacitance increases the stability of the oscillator but also increases the start-up time and the oscillator current. These values are for design guidance only. Rs may be required in XT mode to avoid overdriving the crystals with low drive level specification. Since each crystal has its own characteristics, the user should consult the crystal manufacturer for appropriate values for external components. - Note 1: For VDD > 4.5V, C1 = C2 $\approx$ 30 pF is recommended. - 2: Rs of $330\Omega$ is required for a capacitor combination of 15/15 pF. - 3: Only the capacitance of the board was present. ### **Crystals Used:** | 32.768 kHz | Epson C-001R32.768K-A | ± 20 PPM | |------------|-----------------------|----------| | 1.0 MHz | ECS-10-13-1 | ± 50 PPM | | 2.0 MHz | ECS-20-20-1 | ± 50 PPM | | 4.0 MHz | ECS-40-20-1 | ± 50 PPM | | 8.0 MHz | ECS ECS-80-S-4 | ± 50 PPM | | | ECS-80-18-1 | | | 16.0 MHz | ECS-160-20-1 | TBD | | 25 MHz | CTS CTS25M | ± 50 PPM | | 32 MHz | CRYSTEK HF-2 | ± 50 PPM | | | | | ### 14.2.3 EXTERNAL CLOCK OSCILLATOR In the EC oscillator mode, the OSC1 input can be driven by CMOS drivers. In this mode, the OSC1/CLKIN pin is hi-impedance and the OSC2/CLK-OUT pin is the CLKOUT output (4 Tosc). FIGURE 14-4: EXTERNAL CLOCK INPUT OPERATION (EC OSC CONFIGURATION) | BTF | SS | Bit Test, s | Bit Test, skip if Set | | | | | | | |---------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------|------|--|--|--|--| | Synt | ax: | [label] B | TFSS f,b | ) | | | | | | | Ope | rands: | $0 \le f \le 12$ | 7 | | | | | | | | | | $0 \le b < 7$ | | | | | | | | | Ope | ration: | skip if (f <b< td=""><td>o&gt;) = 1</td><td></td><td></td></b<> | o>) = 1 | | | | | | | | Stat | us Affected: | None | | | | | | | | | Ence | oding: | 1001 | 0bbb | ffff | ffff | | | | | | Des | cription: | If bit 'b' in register 'f' is 1 then the next instruction is skipped. If bit 'b' is 1, then the next instruction fetched during the current instruction execution, is discarded and an NOP is executed instead, making this a two-cycle instruction. | | | | | | | | | Wor | ds: | 1 | | | | | | | | | Cycl | es: | 1(2) | 1(2) | | | | | | | | Q C | ycle Activity: | | | | | | | | | | | Q1 | Q2 | Q3 | 1 | Q4 | | | | | | | Decode | Read register 'f' | Execu | ute | NOP | | | | | | If sk | ip: | | • | • | | | | | | | | Q1 | Q2 | Q3 | 1 | Q4 | | | | | | | Forced NOP | NOP | Execu | ıte | NOP | | | | | | <u>Exa</u> | mple: | HERE I | | FLAG,1 | | | | | | | | Before Instru | | | | | | | | | | PC = address (HERE) | | | | | | | | | | 0; address (FALSE) address (TRUE) | BTG | | Bit Toggl | e f | | | | |----------------------------------------------|-------------------------|--------------------------------------------------|-------------------|-------|--------------------|--| | Synt | ax: | [ label ] E | BTG f,b | | | | | Ope | rands: | $0 \le f \le 25$ $0 \le b < 7$ | 5 | | | | | Ope | ration: | $(\overline{f{<}b{>}})\rightarrow$ | (f <b>)</b> | | | | | Statu | us Affected: | None | | | | | | Enco | oding: | 0011 | 1bbb | ffff | ffff | | | Desc | cription: | Bit 'b' in data memory location 'f' is inverted. | | | | | | Word | ds: | 1 | | | | | | Cycle | es: | 1 | | | | | | Q Cy | cle Activity: | | | | | | | | Q1 | Q2 | Q3 | | Q4 | | | | Decode | Read<br>register 'f' | Execut | · · | Vrite<br>ister 'f' | | | Exar | nple: | BTG | PORTC, | 4 | | | | Before Instruction: PORTC = 0111 0101 [0x75] | | | | | | | | | After Instruct<br>PORTC | tion:<br>= 0110 | 0101 <b>[0x65</b> | 5] | | | | | | | | | | | After Instruction If FLAG<1> PC If FLAG<1> PC ### Applicable Devices 42 R42 42A 43 R43 44 17.2 DC CHARACTERISTICS: PIC17C42-16 (Commercial, Industrial) PIC17C42-25 (Commercial, Industrial) Standard Operating Conditions (unless otherwise stated) Operating temperature DC CHARACTERISTICS $-40^{\circ}$ C $\leq$ TA $\leq$ +85°C for industrial and $0^{\circ}$ C $\leq$ TA $\leq$ +70°C for commercial Operating voltage VDD range as described in Section 17.1 | Parameter | | | 1 | - 11.3 | | | | |-----------|-------|-----------------------------------------|----------|--------|--------|-------|-----------------------------------------------------------------------------------| | No. | Sym | Characteristic | Min | Typ† | Max | Units | Conditions | | | | Input Low Voltage | | | | | | | | VIL | I/O ports | | | | | | | D030 | | with TTL buffer | Vss | _ | 0.8 | V | | | D031 | | with Schmitt Trigger buffer | Vss | _ | 0.2VDD | V | | | D032 | | MCLR, OSC1 (in EC and RC mode) | Vss | _ | 0.2VDD | V | Note1 | | D033 | | OSC1 (in XT, and LF mode) | _ | 0.5VDD | _ | V | | | | | Input High Voltage | | | | | | | | VIH | I/O ports | | _ | | | | | D040 | | with TTL buffer | 2.0 | _ | VDD | V | | | D041 | | with Schmitt Trigger buffer | 0.8VDD | _ | Vdd | V | | | D042 | | MCLR | 0.8VDD | _ | Vdd | V | Note1 | | D043 | | OSC1 (XT, and LF mode) | _ | 0.5VDD | _ | V | | | D050 | VHYS | Hysteresis of<br>Schmitt Trigger inputs | 0.15VDD* | _ | _ | V | | | | | Input Leakage Current<br>(Notes 2, 3) | | | | | | | D060 | IIL | I/O ports (except RA2, RA3) | _ | _ | ±1 | μΑ | Vss ≤ VPIN ≤ VDD,<br>I/O Pin at hi-impedance<br>PORTB weak pull-ups dis-<br>abled | | D061 | | MCLR | _ | _ | ±2 | μΑ | VPIN = Vss or VPIN = VDD | | D062 | | RA2, RA3 | | | ±2 | μΑ | Vss ≤ VRA2, VRA3 ≤ 12V | | D063 | | OSC1, TEST | _ | _ | ±1 | μΑ | Vss ≤ VPIN ≤ VDD | | D064 | | MCLR | _ | _ | 10 | μΑ | VMCLR = VPP = 12V<br>(when not programming) | | D070 | IPURB | PORTB weak pull-up current | 60 | 200 | 400 | μΑ | VPIN = VSS, RBPU = 0 | - \* These parameters are characterized but not tested. - † Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - ‡ These parameters are for design guidance only and are not tested, nor characterized. - †† Design guidance to attain the AC timing specifications. These loads are not tested. - Note 1: In RC oscillator configuration, the OSC1 pin is a Schmitt Trigger input. It is not recommended that the PIC17CXX devices be driven with external clock in RC mode. - 2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages. - 3: Negative current is defined as coming out of the pin. - 4: These specifications are for the programming of the on-chip program memory EPROM through the use of the table write instructions. The complete programming specifications can be found in: PIC17CXX Programming Specifications (Literature number DS30139). - 5: The MCLR/Vpp pin may be kept in this range at times other than programming, but this is not recommended. - 6: For TTL buffers, the better of the two specifications may be used. Applicable Devices 42 R42 42A 43 R43 44 FIGURE 17-4: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER AND POWER-UP TIMER TIMING TABLE 17-4: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER AND POWER-UP TIMER REQUIREMENTS | Parameter<br>No. | Sym | Characteristic | Min | Тур† | Max | Units | Conditions | |------------------|----------|-------------------------------------------------|-------|-------------|-------|-------|--------------------| | 30 | TmcL | MCLR Pulse Width (low) | 100 * | _ | _ | ns | | | 31 | Twdt | Watchdog Timer Time-out Period (Prescale = 1) | 5 * | 12 | 25 * | ms | | | 32 | Tost | Oscillation Start-up Timer Period | | 1024 Tosc § | | ms | Tosc = OSC1 period | | 33 | Tpwrt | Power-up Timer Period | 40 * | 96 | 200 * | ms | | | 35 | TmcL2adl | MCLR to System Interface bus (AD15:AD0) invalid | _ | _ | 100 * | ns | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. <sup>‡</sup> These parameters are for design guidance only and are not tested, nor characterized. <sup>§</sup> This specification ensured by design. Applicable Devices 42 R42 42A 43 R43 44 ### 18.0 PIC17C42 DC AND AC CHARACTERISTICS The graphs and tables provided in this section are for design guidance and are not tested or guaranteed. In some graphs or tables the data presented are outside specified operating range (e.g. outside specified VDD range). This is for information only and devices are ensured to operate properly only within the specified range. The data presented in this section is a statistical summary of data collected on units from different lots over a period of time. "Typical" represents the mean of the distribution while "max" or "min" represents (mean + $3\sigma$ ) and (mean - $3\sigma$ ) respectively where $\sigma$ is standard deviation. TABLE 18-1: PIN CAPACITANCE PER PACKAGE TYPE | Din Name | | Typical Capa | acitance (pF) | | |-------------------------------------|------------|--------------|---------------|-------------| | Pin Name | 40-pin DIP | 44-pin PLCC | 44-pin MQFP | 44-pin TQFP | | All pins, except MCLR, VDD, and VSS | 10 | 10 | 10 | 10 | | MCLR pin | 20 | 20 | 20 | 20 | FIGURE 18-1: TYPICAL RC OSCILLATOR FREQUENCY vs. TEMPERATURE © 1996 Microchip Technology Inc. **DC CHARACTERISTICS** ### Applicable Devices | 42 | R42 | 42A | 43 | R43 | 44 ## Standard Operating Conditions (unless otherwise stated) Operating temperature -40°C ≤TA≤+85°C for industrial and 0°C ≤TA≤+70°C for commercial Operating voltage VDD range as described in Section 19.1 | Parameter | | | 1 3 | | | | | |-----------|-------|--------------------------------|----------|------|----------|-------|-----------------------------------| | No. | Sym | Characteristic | Min | Typ† | Max | Units | Conditions | | | | Output Low Voltage | | | | | | | D080 | VOL | I/O ports (except RA2 and RA3) | | | | | IOL = VDD/1.250 mA | | | | | _ | _ | 0.1Vdd | V | $4.5V \le VDD \le 6.0V$ | | | | | _ | _ | 0.1VDD * | V | VDD = 2.5V | | D081 | | with TTL buffer | _ | _ | 0.4 | V | IOL = 6 mA, VDD = 4.5V<br>Note 6 | | D082 | | RA2 and RA3 | _ | _ | 3.0 | V | IOL = 60.0 mA, VDD = 6.0V | | D083 | | OSC2/CLKOUT | _ | _ | 0.4 | V | IOL = 1 mA, VDD = 4.5V | | D084 | | (RC and EC osc modes) | _ | _ | 0.1Vpd * | V | IOL = VDD/5 mA | | | | | | | | | (PIC17LC43/LC44 only) | | | | Output High Voltage (Note 3) | | | | | | | D090 | Vон | I/O ports (except RA2 and RA3) | | | | | IOH = -VDD/2.500 mA | | | | | 0.9VDD | _ | _ | V | $4.5V \le VDD \le 6.0V$ | | | | | 0.9VDD * | - | _ | V | VDD = 2.5V | | D091 | | with TTL buffer | 2.4 | _ | _ | V | IOH = -6.0 mA, VDD=4.5V | | D092 | | RA2 and RA3 | _ | _ | 12 | V | Note 6 Pulled-up to externally | | D032 | | 17.72 4114 17.10 | | | 12 | • | applied voltage | | D093 | | OSC2/CLKOUT | 2.4 | _ | _ | V | IOH = -5 mA, VDD = 4.5V | | D094 | | (RC and EC osc modes) | 0.9VDD * | _ | _ | V | IOH = -VDD/5 mA | | | | | | | | | (PIC17LC43/LC44 only) | | | | Capacitive Loading Specs | | | | | | | D100 | Cooo | on Output Pins OSC2/CLKOUT pin | | | 25 | | In EC or RC osc modes | | 0100 | COSC2 | OSC2/CLKOUT pin | _ | _ | 25 | pF | when OSC2 pin is outputting | | | | | | | | | CLKOUT. | | | | | | | | | external clock is used to | | | | | | | | | drive OSC1. | | D101 | Cıo | All I/O pins and OSC2 | _ | _ | 50 | pF | | | | | (in RC mode) | | | | ' | | | D102 | CAD | System Interface Bus | _ | _ | 50 | pF | In Microprocessor or | | | | (PORTC, PORTD and PORTE) | | | | - | Extended Microcontroller | | | | | | | | | mode | - \* These parameters are characterized but not tested. - † Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - † These parameters are for design guidance only and are not tested, nor characterized. - Note 1: In RC oscillator configuration, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC17CXX devices be driven with external clock in RC mode. - 2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages. - 3: Negative current is defined as coming out of the pin. - 4: These specifications are for the programming of the on-chip program memory EPROM through the use of the table write instructions. The complete programming specifications can be found in: PIC17CXX Programming Specifications (Literature number DS30139). - 5: The MCLR/VPP pin may be kept in this range at times other than programming, but is not recommended. - 6: For TTL buffers, the better of the two specifications may be used. ## 21.2 40-Lead Plastic Dual In-line (600 mil) | Package Group: Plastic Dual In-Line (PLA) | | | | | | | | |-------------------------------------------|--------|-------------|-----------|-------|--------|-----------|--| | | | Millimeters | | | Inches | | | | Symbol | Min | Max | Notes | Min | Max | Notes | | | α | 0° | 10° | | 0° | 10° | | | | Α | _ | 5.080 | | _ | 0.200 | | | | A1 | 0.381 | _ | | 0.015 | _ | | | | A2 | 3.175 | 4.064 | | 0.125 | 0.160 | | | | В | 0.355 | 0.559 | | 0.014 | 0.022 | | | | B1 | 1.270 | 1.778 | Typical | 0.050 | 0.070 | Typical | | | С | 0.203 | 0.381 | Typical | 0.008 | 0.015 | Typical | | | D | 51.181 | 52.197 | | 2.015 | 2.055 | | | | D1 | 48.260 | 48.260 | Reference | 1.900 | 1.900 | Reference | | | E | 15.240 | 15.875 | | 0.600 | 0.625 | | | | E1 | 13.462 | 13.970 | | 0.530 | 0.550 | | | | e1 | 2.489 | 2.591 | Typical | 0.098 | 0.102 | Typical | | | eA | 15.240 | 15.240 | Reference | 0.600 | 0.600 | Reference | | | eB | 15.240 | 17.272 | | 0.600 | 0.680 | | | | L | 2.921 | 3.683 | | 0.115 | 0.145 | | | | N | 40 | 40 | | 40 | 40 | | | | S | 1.270 | _ | | 0.050 | _ | | | | S1 | 0.508 | _ | | 0.020 | _ | | | ### 21.3 44-Lead Plastic Leaded Chip Carrier (Square) | | Pa | ckage Group: P | Plastic Leaded C | hip Carrier (PLC | CC) | | |--------|--------|----------------|------------------|------------------|--------|-----------| | | | Millimeters | | | Inches | | | Symbol | Min | Max | Notes | Min | Max | Notes | | Α | 4.191 | 4.572 | | 0.165 | 0.180 | | | A1 | 2.413 | 2.921 | | 0.095 | 0.115 | | | D | 17.399 | 17.653 | | 0.685 | 0.695 | | | D1 | 16.510 | 16.663 | | 0.650 | 0.656 | | | D2 | 15.494 | 16.002 | | 0.610 | 0.630 | | | D3 | 12.700 | 12.700 | Reference | 0.500 | 0.500 | Reference | | Е | 17.399 | 17.653 | | 0.685 | 0.695 | | | E1 | 16.510 | 16.663 | | 0.650 | 0.656 | | | E2 | 15.494 | 16.002 | | 0.610 | 0.630 | | | E3 | 12.700 | 12.700 | Reference | 0.500 | 0.500 | Reference | | N | 44 | 44 | | 44 | 44 | | | CP | _ | 0.102 | | _ | 0.004 | | | LT | 0.203 | 0.381 | | 0.008 | 0.015 | | #### 1.0ø (0.039ø) Ref. 8888888888 11°/13°(4x) Pin#1 Pin#1 $\blacksquare$ 2 == 2 == 0° Min < H <del>-</del>EI-I E1 Ε ш 11°/13°(4x) ΙПП **Detail B** -3.0ø (0.118ø) Ref. R 1 0.08 Min Option 1 (TOP side) R 0.08/0.20 Option 2 (TOP side) Gage Plane Lead Finish Base Metal 0.20 Min С - c1 **Detail A Detail B** 1.00 Ref 1.00 Ref. b1 **Detail B Detail A** ### 21.5 44-Lead Plastic Surface Mount (TQFP 10x10 mm Body 1.0/0.10 mm Lead Form) | | | Packag | ge Group: Plast | tic TQFP | | | |--------|-------|-------------|-----------------|----------|------------|-------| | | | Millimeters | | | Inches | | | Symbol | Min | Max | Notes | Min | Max | Notes | | Α | 1.00 | 1.20 | | 0.039 | 0.047 | | | A1 | 0.05 | 0.15 | | 0.002 | 0.006 | | | A2 | 0.95 | 1.05 | | 0.037 | 0.041 | | | D | 11.75 | 12.25 | | 0.463 | 0.482 | | | D1 | 9.90 | 10.10 | | 0.390 | 0.398 | | | Е | 11.75 | 12.25 | | 0.463 | 0.482 | | | E1 | 9.90 | 10.10 | | 0.390 | 0.398 | | | L | 0.45 | 0.75 | | 0.018 | 0.030 | | | е | 0.80 | BSC | | 0.031 | BSC | | | b | 0.30 | 0.45 | | 0.012 | 0.018 | | | b1 | 0.30 | 0.40 | | 0.012 | 0.016 | | | С | 0.09 | 0.20 | | 0.004 | 0.008 | | | c1 | 0.09 | 0.16 | | 0.004 | 0.006 | | | N | 44 | 44 | | 44 | 44 | | | Θ | 0° | 7° | | 0° | <b>7</b> ° | | - Note 1: Dimensions D1 and E1 do not include mold protrusion. Allowable mold protrusion is 0.25m/m (0.010") per side. D1 and E1 dimensions including mold mismatch. - 2: Dimension "b" does not include Dambar protrusion, allowable Dambar protrusion shall be 0.08m/m (0.003")max. - 3: This outline conforms to JEDEC MS-026. ### **PIC16C7X Family of Devices** E.5 | | | | | Clock | | Memory | | | Peri | Peripherals | S | | | Features | |--------------------------|--------|--------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|-------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | Stow Rolling Bold | (a) | | | Stage S | EXTEN . | | Sourero | | (A) | Commission | | | S. | S'analy | Tolland Anoth | Senton sundant services of the | Somor Hotel | Solidario de la l | John Je | 180 8/8 | to Janua Tu | Resident of | Coroso de de la coroso del coroso de la del coroso de la coroso de la coroso de la coroso de la coroso de la coroso del coroso de la d | Solfe Solf J. P. | TON STATE OF THE PARTY P | Sold to live though the state of o | | PIC16C710 | 50 | 512 | 36 | TMR0 | <u> </u> | | 1 | 4 | 4 | 13 | 3.0-6.0 | Yes | Yes | 18-pin DIP, SOIC;<br>20-pin SSOP | | PIC16C71 | 20 | 夫 | 98 | TMR0 | <u>'</u><br> | 1 | ı | 4 | 4 | 13 | 3.0-6.0 | Yes | ı | 18-pin DIP, SOIC | | PIC16C711 | 20 | <del></del> | 89 | TMR0 | <u>'</u> | | ı | 4 | 4 | 13 | 3.0-6.0 | Yes | Yes | 18-pin DIP, SOIC;<br>20-pin SSOP | | PIC16C72 | 20 | ¥ | 128 | TMR0,<br>TMR1, TMR2 | - SP | SPI/I2C | ı | 2 | ω | 22 | 2.5-6.0 | Yes | Yes | 28-pin SDIP, SOIC, SSOP | | PIC16C73 | 20 | <del>\$</del> | 192 | TMR0,<br>TMR1, TMR2 | 2 SPI<br>US | SPI/I²C,<br>USART | 1 | 2 | | 22 | 3.0-6.0 | Yes | 1 | 28-pin SDIP, SOIC | | PIC16C73A <sup>(1)</sup> | 20 | <del>\$</del> | 192 | TMR0,<br>TMR1, TMR2 | 2 SPI<br>US | SPI/I <sup>2</sup> C,<br>USART | ı | 2 | | 22 | 2.5-6.0 | Yes | Yes | 28-pin SDIP, SOIC | | PIC16C74 | 20 | <del></del> <del>4</del> | 192 | TMR0,<br>TMR1, TMR2 | 2<br>US<br>US | SPI/I²C, \ | Yes | ω | 12 | 33 | 3.0-6.0 | Yes | I | 40-pin DIP;<br>44-pin PLCC, MQFP | | PIC16C74A <sup>(1)</sup> | 20 | <del>\$</del> | 192 | TMR0,<br>TMR1, TMR2 | 2 SPI<br>US | SPI/I²C, \ | Yes | ∞ | 12 | 33 | 2.5-6.0 | Yes | Yes | 40-pin DIP;<br>44-pin PLCC, MQFP, TQFP | | All P | C16/17 | 7 Fami | lv devi | Pes have Power- | an Res | alas ta: | aldeto | Watch | Thopa | -imer | selectable | r abon | rotect | All PIC16/17 Family devices have Dower-on Reset selectable Watchdon Timer selectable code protect and birth I/O current | All PIC16/17 Family devices have Power-on Reset, selectable Watchdog Timer, selectable code protect and high I/O current capability. All PIC16C7X Family devices use serial programming with clock pin RB6 and data pin RB7. Please contact your local sales office for availability of these devices. Note #### **INDEX** CA1IE ......23 CA1IF ......24 CA1OVF ......72 Α CA2ED0 ......71 CA2ED1 ......71 ADDLW ......112 CA2H ......20, 35 ADDWF ......112 CA2IE ......23, 78 ADDWFC ......113 CA2IF ......24, 78 ALU ......9 ALU STATUS Register (ALUSTA) ......36 CA2OVF ......72 ALUSTA ......34, 36, 108 Calculating Baud Rate Error .....86 ALUSTA Register .......36 CALL ......39, 117 ANDLW ......113 Capacitor Selection ANDWF ......114 Ceramic Resonators ......101 Application Notes Crystal Oscillator ......101 AN552 ......55 Capture ......71, 78 Assembler .......144 Capture Sequence to Read Example ......78 Asynchronous Master Transmission ......90 Capture1 Asynchronous Transmitter ......89 Mode ......71 Overflow ......72 Capture2 В Mode 71 Overflow .......72 Bank Select Register (BSR) ......42 Carry (C) ......9 Banking .......42 Ceramic Resonators ......100 Baud Rate Formula ......86 Circular Buffer ......39 Baud Rate Generator (BRG) ......86 Clearing the Prescaler ......103 **Baud Rates** Clock/Instruction Cycle (Figure) ......14 Asynchronous Mode ......88 Clocking Scheme/Instruction Cycle (Section) ......14 Synchronous Mode ......87 CLRF ......117 BCF ......114 CLRWDT ......118 Bit Manipulation ......108 Code Protection .......99, 106 **Block Diagrams** COMF ......118 On-chip Reset Circuit ......15 Configuration PIC17C42 ......10 Bits ......100 PORTD ......60 Locations ......100 Oscillator ......100 Word ......99 RA0 and RA1 .....53 CPFSEQ ......119 RA2 and RA3 ......54 CPFSGT ......119 RA4 and RA5 ......54 CPFSLT ......120 RB3:RB2 Port Pins ......56 CPU STATUS Register (CPUSTA) ......37 RB7:RB4 and RB1:RB0 Port Pins ......55 CPUSTA ......34, 37, 105 RC7:RC0 Port Pins ......58 CREN ......84 Timer3 with One Capture and One Period Register .. 78 Crystal Operation, Overtone Crystals ......101 TMR1 and TMR2 in 16-bit Timer/Counter Mode ....... 74 Crystal or Ceramic Resonator Operation ......100 TMR1 and TMR2 in Two 8-bit Timer/Counter Mode .. 73 TMR3 with Two Capture Registers ......79 CSRC ......83 WDT ......104 BORROW .......9 BRG ......86 D BSF ......115 Data Memory BSR ......34, 42 GPR ......29, 32 BSR Operation ......42 Indirect Addressing ......39 BTFSC ......115 Organization ......32 BTFSS ......116 SFR ......29, 32 BTG .......116 Transfer to Program Memory ......43 DAW ......120 C DDRB ......19, 34, 55 DDRC ......19, 34, 58 DDRD ......19, 34, 60 C Compiler (MP-C) .......145 DDRE ......19, 34, 62 DECF ......121 CA1ED0 ......71 DECFSNZ ......122 CA1ED1 ......71 DECFSZ ......121 | Table 17-9: | Serial Port Synchronous Transmission | |---------------|-------------------------------------------| | | Requirements160 | | Table 17-10: | Serial Port Synchronous Receive | | | Requirements160 | | Table 17-11: | Memory Interface Write Requirements 161 | | Table 17-12: | Memory Interface Read Requirements 162 | | Table 18-1: | Pin Capacitance per Package Type 163 | | Table 18-2: | RC Oscillator Frequencies165 | | Table 19-1: | Cross Reference of Device Specs for | | | Oscillator Configurations and Frequencies | | | of Operation (Commercial Devices)176 | | Table 19-2: | External Clock Timing Requirements 184 | | Table 19-3: | CLKOUT and I/O Timing Requirements 185 | | Table 19-4: | Reset, Watchdog Timer, | | | Oscillator Start-Up Timer and | | | Power-Up Timer Requirements186 | | Table 19-5: | Timer0 Clock Requirements 187 | | Table 19-6: | Timer1, Timer2, and Timer3 Clock | | | Requirements187 | | Table 19-7: | Capture Requirements188 | | Table 19-8: | PWM Requirements188 | | Table 19-9: | Synchronous Transmission | | | Requirements189 | | Table 19-10: | Synchronous Receive Requirements 189 | | Table 19-11: | Memory Interface Write Requirements | | | (Not Supported in PIC17LC4X Devices) 190 | | Table 19-12: | Memory Interface read Requirements | | | (Not Supported in PIC17LC4X Devices)191 | | Table 20-1: | Pin Capacitance per Package Type 193 | | Table 20-2: | RC Oscillator Frequencies195 | | Table E-1: | Pin Compatible Devices221 | | LIST OF EQ | LIATIONS | | | | | Equation 8-1: | 16 x 16 Unsigned Multiplication | | F " 65 | Algorithm | | Equation 8-2: | 16 x 16 Signed Multiplication | | | Algorithm51 |