



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                 |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | PIC                                                                      |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 8MHz                                                                     |
| Connectivity               | UART/USART                                                               |
| Peripherals                | POR, PWM, WDT                                                            |
| Number of I/O              | 33                                                                       |
| Program Memory Size        | 8KB (4K x 16)                                                            |
| Program Memory Type        | OTP                                                                      |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 454 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 2.5V ~ 6V                                                                |
| Data Converters            | -                                                                        |
| Oscillator Type            | External                                                                 |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 44-LCC (J-Lead)                                                          |
| Supplier Device Package    | 44-PLCC (16.59x16.59)                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic17lc43-08-l |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## TABLE 1-1: PIC17CXX FAMILY OF DEVICES

| Features                       | PIC17C42 | PIC17CR42            | PIC17C42A            | PIC17C43             | PIC17CR43             | PIC17C44             |                      |
|--------------------------------|----------|----------------------|----------------------|----------------------|-----------------------|----------------------|----------------------|
| Maximum Frequency of Operation |          | 25 MHz               | 33 MHz               | 33 MHz               | 33 MHz 33 MHz         |                      | 33 MHz               |
| Operating Voltage Range        |          | 4.5 - 5.5V           | 2.5 - 6.0V           | 2.5 - 6.0V           | 2.5 - 6.0V 2.5 - 6.0V |                      | 2.5 - 6.0V           |
| Program Memory x16             | (EPROM)  | 2K                   | -                    | 2K                   | 4K                    | -                    | 8K                   |
|                                | (ROM)    | -                    | 2K                   | -                    | -                     | 4K                   | -                    |
| Data Memory (bytes)            |          | 232                  | 232                  | 232                  | 454                   | 454                  | 454                  |
| Hardware Multiplier (8 x 8     | )        | -                    | Yes                  | Yes                  | Yes                   | Yes                  | Yes                  |
| Timer0 (16-bit + 8-bit post    | scaler)  | Yes                  | Yes                  | Yes                  | Yes                   | Yes                  | Yes                  |
| Timer1 (8-bit)                 |          | Yes                  | Yes                  | Yes                  | Yes                   | Yes                  | Yes                  |
| Timer2 (8-bit)                 |          | Yes                  | Yes                  | Yes                  | Yes                   | Yes                  | Yes                  |
| Timer3 (16-bit)                |          | Yes                  | Yes                  | Yes                  | Yes Yes               |                      | Yes                  |
| Capture inputs (16-bit)        |          | 2                    | 2                    | 2                    | 2 2                   |                      | 2                    |
| PWM outputs (up to 10-bit      | t)       | 2                    | 2                    | 2                    | 2                     | 2 2                  |                      |
| USART/SCI                      |          | Yes                  | Yes                  | Yes                  | Yes                   | Yes Yes              |                      |
| Power-on Reset                 |          | Yes                  | Yes                  | Yes                  | Yes Yes               |                      | Yes                  |
| Watchdog Timer                 |          | Yes                  | Yes                  | Yes                  | Yes Yes               |                      | Yes                  |
| External Interrupts            |          | Yes                  | Yes                  | Yes                  | Yes                   | Yes                  | Yes                  |
| Interrupt Sources              |          | 11                   | 11                   | 11                   | 11                    | 11                   | 11                   |
| Program Memory Code P          | rotect   | Yes                  | Yes                  | Yes                  | Yes                   | Yes                  | Yes                  |
| I/O Pins                       |          | 33                   | 33                   | 33                   | 33                    | 33                   | 33                   |
| I/O High Current Capabil-      | Source   | 25 mA                | 25 mA                | 25 mA                | 25 mA                 | 25 mA                | 25 mA                |
| ity                            | Sink     | 25 mA <sup>(1)</sup> | 25 mA <sup>(1)</sup> | 25 mA <sup>(1)</sup> | 25 mA <sup>(1)</sup>  | 25 mA <sup>(1)</sup> | 25 mA <sup>(1)</sup> |
| Package Types                  |          | 40-pin DIP           | 40-pin DIP           | 40-pin DIP           | 40-pin DIP            | 40-pin DIP           | 40-pin DIP           |
|                                |          | 44-pin PLCC          |                      |                      | 44-pin PLCC           | 44-pin PLCC          |                      |
|                                |          | 44-pin MQFP          | 44-pin MQFP          | 44-pin MQFP          | 44-pin MQFP           | 44-pin MQFP          | 44-pin MQFP          |
|                                |          |                      | 44-pin TQFP          | 44-pin TQFP          | 44-pin TQFP           | 44-pin TQFP          | 44-pin TQFP          |

Note 1: Pins RA2 and RA3 can sink up to 60 mA.

## 4.0 RESET

The PIC17CXX differentiates between various kinds of reset:

- Power-on Reset (POR)
- MCLR reset during normal operation
- WDT Reset (normal operation)

Some registers are not affected in any reset condition; their status is unknown on POR and unchanged in any other reset. Most other registers are forced to a "reset state" on Power-on Reset (POR), on  $\overline{\text{MCLR}}$  or WDT Reset and on  $\overline{\text{MCLR}}$  reset during SLEEP. They are not affected by a WDT Reset during SLEEP, since this reset is viewed as the resumption of normal operation. The  $\overline{\text{TO}}$  and  $\overline{\text{PD}}$  bits are set or cleared differently in different reset situations as indicated in Table 4-3. These bits are used in software to determine the nature of reset. See Table 4-4 for a full description of reset states of all registers.

**Note:** While the device is in a reset state, the internal phase clock is held in the Q1 state. Any processor mode that allows external execution will force the RE0/ALE pin as a low output and the RE1/OE and RE2/WR pins as high outputs.

A simplified block diagram of the on-chip reset circuit is shown in Figure 4-1.

## 4.1 <u>Power-on Reset (POR), Power-up</u> <u>Timer (PWRT), and Oscillator Start-up</u> <u>Timer (OST)</u>

## 4.1.1 POWER-ON RESET (POR)

The Power-on Reset circuit holds the device in reset until VDD is above the trip point (in the range of 1.4V -2.3V). The PIC17C42 does not produce an internal reset when VDD declines. All other devices will produce an internal reset for both rising and falling VDD. To take advantage of the POR, just tie the MCLR/VPP pin directly (or through a resistor) to VDD. This will eliminate external RC components usually needed to create Power-on Reset. A minimum rise time for VDD is required. See Electrical Specifications for details.

#### 4.1.2 POWER-UP TIMER (PWRT)

The Power-up Timer provides a fixed 96 ms time-out (nominal) on power-up. This occurs from rising edge of the POR signal and after the first rising edge of  $\overline{\text{MCLR}}$  (detected high). The Power-up Timer operates on an internal RC oscillator. The chip is kept in RESET as long as the PWRT is active. In most cases the PWRT delay allows the VDD to rise to an acceptable level.

The power-up time delay will vary from chip to chip and to VDD and temperature. See DC parameters for details.



## FIGURE 4-1: SIMPLIFIED BLOCK DIAGRAM OF ON-CHIP RESET CIRCUIT

© 1996 Microchip Technology Inc.

#### 4.1.3 OSCILLATOR START-UP TIMER (OST)

The Oscillator Start-up Timer (OST) provides a 1024 oscillator cycle (1024Tosc) delay after  $\overline{\text{MCLR}}$  is detected high or a wake-up from SLEEP event occurs.

The OST time-out is invoked only for XT and LF oscillator modes on a Power-on Reset or a Wake-up from SLEEP.

The OST counts the oscillator pulses on the OSC1/CLKIN pin. The counter only starts incrementing after the amplitude of the signal reaches the oscillator input thresholds. This delay allows the crystal oscillator or resonator to stabilize before the device exits reset. The length of time-out is a function of the crystal/resonator frequency.

#### 4.1.4 TIME-OUT SEQUENCE

On power-up the time-out sequence is as follows: First the internal POR signal goes high when the POR trip point is reached. If MCLR is high, then both the OST and PWRT timers start. In general the PWRT time-out is longer, except with low frequency crystals/resonators. The total time-out also varies based on oscillator configuration. Table 4-1 shows the times that are associated with the oscillator configuration. Figure 4-2 and Figure 4-3 display these time-out sequences.

If the device voltage is not within electrical specification at the end of a time-out, the  $\overline{\text{MCLR}}/\text{VPP}$  pin must be held low until the voltage is within the device specification. The use of an external RC delay is sufficient for many of these applications.

## TABLE 4-1:TIME-OUT IN VARIOUSSITUATIONS

| Oscillator<br>Configuration | Power-up                            | Wake up<br>from<br>SLEEP | MCLR<br>Reset |
|-----------------------------|-------------------------------------|--------------------------|---------------|
| XT, LF                      | Greater of:<br>96 ms or<br>1024Tosc | 1024Tosc                 | —             |
| EC, RC                      | Greater of:<br>96 ms or<br>1024Tosc |                          | —             |

The time-out sequence begins from the first rising edge of  $\overline{\text{MCLR}}$ .

Table 4-3 shows the reset conditions for some special registers, while Table 4-4 shows the initialization conditions for all the registers. The shaded registers (in Table 4-4) are for all devices except the PIC17C42. In the PIC17C42, the PRODH and PRODL registers are general purpose RAM.

## TABLE 4-2:STATUS BITS AND THEIR<br/>SIGNIFICANCE

| TO | PD | Event                                                                              |
|----|----|------------------------------------------------------------------------------------|
| 1  | 1  | Power-on Reset, MCLR Reset during normal operation, or CLRWDT instruction executed |
| 1  | 0  | MCLR Reset during SLEEP or interrupt wake-up from SLEEP                            |
| 0  | 1  | WDT Reset during normal operation                                                  |
| 0  | 0  | WDT Reset during SLEEP                                                             |

In Figure 4-2, Figure 4-3 and Figure 4-4, TPWRT > TOST, as would be the case in higher frequency crystals. For lower frequency crystals, (i.e., 32 kHz) TOST would be greater.

## TABLE 4-3: RESET CONDITION FOR THE PROGRAM COUNTER AND THE CPUSTA REGISTER

| Event                             |                                           | PCH:PCL               | CPUSTA | OST Active |
|-----------------------------------|-------------------------------------------|-----------------------|--------|------------|
| Power-on Reset                    |                                           | 0000h                 | 11 11  | Yes        |
| MCLR Reset during normal ope      | ration                                    | 0000h                 | 11 11  | No         |
| MCLR Reset during SLEEP           | ring SLEEP                                |                       | 11 10  | Yes (2)    |
| WDT Reset during normal operation | ation                                     | 0000h                 | 11 01  | No         |
| WDT Reset during SLEEP (3)        | WDT Reset during SLEEP (3)                |                       | 11 00  | Yes (2)    |
| Interrupt wake-up from SLEEP      | nterrupt wake-up from SLEEP GLINTD is set |                       | 11 10  | Yes (2)    |
|                                   | GLINTD is clear                           | PC + 1 <sup>(1)</sup> | 10 10  | Yes (2)    |

Legend: u = unchanged, x = unknown, - = unimplemented read as '0'.

Note 1: On wake-up, this instruction is executed. The instruction at the appropriate interrupt vector is fetched and then executed.

2: The OST is only active when the Oscillator is configured for XT or LF modes.

3: The Program Counter = 0, that is the device branches to the reset vector. This is different from the mid-range devices.

## 5.1 Interrupt Status Register (INTSTA)

The Interrupt Status/Control register (INTSTA) records the individual interrupt requests in flag bits, and contains the individual interrupt enable bits (not for the peripherals).

The PEIF bit is a read only, bit wise OR of all the peripheral flag bits in the PIR register (Figure 5-4).

Note: T0IF, INTF, T0CKIF, or PEIF will be set by the specified condition, even if the corresponding interrupt enable bit is clear (interrupt disabled) or the GLINTD bit is set (all interrupts disabled).

Care should be taken when clearing any of the INTSTA register enable bits when interrupts are enabled (GLINTD is clear). If any of the INTSTA flag bits (T0IF, INTF, T0CKIF, or PEIF) are set in the same instruction cycle as the corresponding interrupt enable bit is cleared, the device will vector to the reset address (0x00).

When disabling any of the INTSTA enable bits, the GLINTD bit should be set (disabled).

## FIGURE 5-2: INTSTA REGISTER (ADDRESS: 07h, UNBANKED)

| bit $W = V$                                                                                                                                                                                                                                                                                                                | eadable bit<br>/ritable bit<br>/alue at POR reset |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|
| bit 7: <b>PEIF</b> : Peripheral Interrupt Flag bit<br>This bit is the OR of all peripheral interrupt flag bits AND'ed with their corres<br>1 = A peripheral interrupt is pending                                                                                                                                           | /alue at POR reset                                |
| bit 7: <b>PEIF</b> : Peripheral Interrupt Flag bit<br>This bit is the OR of all peripheral interrupt flag bits AND'ed with their corres<br>1 = A peripheral interrupt is pending                                                                                                                                           |                                                   |
|                                                                                                                                                                                                                                                                                                                            | ponding enable bits.                              |
| <ul> <li>bit 6: TOCKIF: External Interrupt on TOCKI Pin Flag bit</li> <li>This bit is cleared by hardware, when the interrupt logic forces program exercised</li> <li>1 = The software specified edge occurred on the RA1/T0CKI pin</li> <li>0 = The software specified edge did not occur on the RA1/T0CKI pin</li> </ul> | cution to vector (18h).                           |
| bit 5: <b>T0IF</b> : TMR0 Overflow Interrupt Flag bit<br>This bit is cleared by hardware, when the interrupt logic forces program exer<br>1 = TMR0 overflowed<br>0 = TMR0 did not overflow                                                                                                                                 | cution to vector (10h).                           |
| <ul> <li>bit 4: INTF: External Interrupt on INT Pin Flag bit</li> <li>This bit is cleared by hardware, when the interrupt logic forces program exercise</li> <li>1 = The software specified edge occurred on the RA0/INT pin</li> <li>0 = The software specified edge did not occur on the RA0/INT pin</li> </ul>          | cution to vector (08h).                           |
| <ul> <li>bit 3: PEIE: Peripheral Interrupt Enable bit</li> <li>This bit enables all peripheral interrupts that have their corresponding enabl</li> <li>1 = Enable peripheral interrupts</li> <li>0 = Disable peripheral interrupts</li> </ul>                                                                              | e bits set.                                       |
| bit 2: <b>TOCKIE</b> : External Interrupt on TOCKI Pin Enable bit<br>1 = Enable software specified edge interrupt on the RA1/TOCKI pin<br>0 = Disable interrupt on the RA1/TOCKI pin                                                                                                                                       |                                                   |
| bit 1: <b>T0IE</b> : TMR0 Overflow Interrupt Enable bit<br>1 = Enable TMR0 overflow interrupt<br>0 = Disable TMR0 overflow interrupt                                                                                                                                                                                       |                                                   |
| bit 0: <b>INTE</b> : External Interrupt on RA0/INT Pin Enable bit<br>1 = Enable software specified edge interrupt on the RA0/INT pin<br>0 = Disable software specified edge interrupt on the RA0/INT pin                                                                                                                   |                                                   |

## TABLE 9-5: PORTC FUNCTIONS

| Name Bit Buffer Type |      |     | Function                                     |  |  |  |  |  |
|----------------------|------|-----|----------------------------------------------|--|--|--|--|--|
| RC0/AD0              | bit0 | TTL | Input/Output or system bus address/data pin. |  |  |  |  |  |
| RC1/AD1              | bit1 | TTL | Input/Output or system bus address/data pin. |  |  |  |  |  |
| RC2/AD2              | bit2 | TTL | Input/Output or system bus address/data pin. |  |  |  |  |  |
| RC3/AD3              | bit3 | TTL | Input/Output or system bus address/data pin. |  |  |  |  |  |
| RC4/AD4              | bit4 | TTL | Input/Output or system bus address/data pin. |  |  |  |  |  |
| RC5/AD5              | bit5 | TTL | Input/Output or system bus address/data pin. |  |  |  |  |  |
| RC6/AD6              | bit6 | TTL | Input/Output or system bus address/data pin. |  |  |  |  |  |
| RC7/AD7              | bit7 | TTL | Input/Output or system bus address/data pin. |  |  |  |  |  |

Legend: TTL = TTL input.

## TABLE 9-6: REGISTERS/BITS ASSOCIATED WITH PORTC

| Address     | Name  | Bit 7       | Bit 6         | Bit 5       | Bit 4       | Bit 3       | Bit 2       | Bit 1       | Bit 0       | Value on<br>Power-on<br>Reset | Value on all<br>other resets<br>(Note1) |
|-------------|-------|-------------|---------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------------------------|-----------------------------------------|
| 11h, Bank 1 | PORTC | RC7/<br>AD7 | RC6/<br>AD6   | RC5/<br>AD5 | RC4/<br>AD4 | RC3/<br>AD3 | RC2/<br>AD2 | RC1/<br>AD1 | RC0/<br>AD0 | xxxx xxxx                     | uuuu uuuu                               |
| 10h, Bank 1 | DDRC  | Data dired  | ction registe | 1111 1111   | 1111 1111   |             |             |             |             |                               |                                         |

Legend: x = unknown, u = unchanged.

Note 1: Other (non power-up) resets include: external reset through MCLR and the Watchdog Timer Reset.

## 9.4 PORTD and DDRD Registers

PORTD is an 8-bit bi-directional port. The corresponding data direction register is DDRD. A '1' in DDRD configures the corresponding port pin as an input. A '0' in the DDRC register configures the corresponding port pin as an output. Reading PORTD reads the status of the pins, whereas writing to it will write to the port latch. PORTD is multiplexed with the system bus. When operating as the system bus, PORTD is the high order byte of the address/data bus (AD15:AD8). The timing for the system bus is shown in the Electrical Characteristics section.

**Note:** This port is configured as the system bus when the device's configuration bits are selected to Microprocessor or Extended Microcontroller modes. In the two other microcontroller modes, this port is a general purpose I/O. Example 9-3 shows the instruction sequence to initialize PORTD. The Bank Select Register (BSR) must be selected to Bank 1 for the port to be initialized.

#### EXAMPLE 9-3: INITIALIZING PORTD

| MOVLB | 1     | ; | Select Bank 1            |
|-------|-------|---|--------------------------|
| CLRF  | PORTD | ; | Initialize PORTD data    |
|       |       | ; | latches before setting   |
|       |       | ; | the data direction       |
|       |       | ; | register                 |
| MOVLW | 0xCF  | ; | Value used to initialize |
|       |       | ; | data direction           |
| MOVWF | DDRD  | ; | Set RD<3:0> as inputs    |
|       |       | ; | RD<5:4> as outputs       |
|       |       | ; | RD<7:6> as inputs        |
|       |       |   |                          |





## 11.0 TIMER0

The Timer0 module consists of a 16-bit timer/counter, TMR0. The high byte is TMR0H and the low byte is TMR0L. A software programmable 8-bit prescaler makes an effective 24-bit overflow timer. The clock source is also software programmable as either the internal instruction clock or the RA1/T0CKI pin. The control bits for this module are in register T0STA (Figure 11-1).

| R/W - 0        | R/W - 0                                                              | R/W - 0                     | R/W - 0                                                            | R/W - 0                    | R/W - 0                  | R/W - 0 | U - 0     |                                                                                                      |  |  |  |
|----------------|----------------------------------------------------------------------|-----------------------------|--------------------------------------------------------------------|----------------------------|--------------------------|---------|-----------|------------------------------------------------------------------------------------------------------|--|--|--|
| INTEDG<br>bit7 | TOSE                                                                 | TOCS                        | PS3                                                                | PS2                        | PS1                      | PS0     | —<br>bit0 | R = Readable bit<br>W = Writable bit<br>U = Unimplemented,<br>Read as '0'<br>-n = Value at POR reset |  |  |  |
| bit 7:         | <b>INTEDG</b> : R<br>This bit sele<br>1 = Rising e<br>0 = Falling e  | ects the ed<br>edge of RA   | ge upon w<br>0/INT pin g                                           | hich the in<br>generates i | terrupt is d<br>nterrupt | etected |           | -n = value al POR lesel                                                                              |  |  |  |
| bit 6:         |                                                                      |                             |                                                                    |                            |                          |         |           |                                                                                                      |  |  |  |
| bit 5:         | <b>TOCS</b> : Time<br>This bit sele<br>1 = Internal<br>0 = TOCKI     | ects the clo<br>instruction | ck source                                                          | for TMR0.                  |                          |         |           |                                                                                                      |  |  |  |
| bit 4-1:       | <b>PS3:PS0</b> : T<br>These bits                                     |                             |                                                                    |                            | R0.                      |         |           |                                                                                                      |  |  |  |
|                | PS3:PS0                                                              | Pre                         | scale Valu                                                         | е                          |                          |         |           |                                                                                                      |  |  |  |
|                | 0000<br>0001<br>0010<br>0011<br>0100<br>0101<br>0110<br>0111<br>1xxx |                             | 1:1<br>1:2<br>1:4<br>1:8<br>1:16<br>1:32<br>1:64<br>1:128<br>1:256 |                            |                          |         |           |                                                                                                      |  |  |  |
| bit 0:         | Unimplem                                                             | <b>ented</b> : Rea          | id as '0'                                                          |                            |                          |         |           |                                                                                                      |  |  |  |

### FIGURE 11-1: T0STA REGISTER (ADDRESS: 05h, UNBANKED)

#### © 1996 Microchip Technology Inc.

## 13.0 UNIVERSAL SYNCHRONOUS ASYNCHRONOUS RECEIVER TRANSMITTER (USART) MODULE

The USART module is a serial I/O module. The USART can be configured as a full duplex asynchronous system that can communicate with peripheral devices such as CRT terminals and personal computers, or it can be configured as a half duplex synchronous system that can communicate with peripheral devices such as A/D or D/A integrated circuits, Serial EEPROMs etc. The USART can be configured in the following modes:

- Asynchronous (full duplex)
- Synchronous Master (half duplex)
- Synchronous Slave (half duplex)

The SPEN (RCSTA<7>) bit has to be set in order to configure RA4 and RA5 as the Serial Communication Interface.

The USART module will control the direction of the RA4/RX/DT and RA5/TX/CK pins, depending on the states of the USART configuration bits in the RCSTA and TXSTA registers. The bits that control I/O direction are:

- SPEN
- TXEN
- SREN
- CREN
- CSRC

The Transmit Status And Control Register is shown in Figure 13-1, while the Receive Status And Control Register is shown in Figure 13-2.

| <b>D</b> 4 4 4  |                                                                                  |                                                 |                  |             |                       | <b>D</b> (           | <b>D</b> 4 4 4  |                                                      |
|-----------------|----------------------------------------------------------------------------------|-------------------------------------------------|------------------|-------------|-----------------------|----------------------|-----------------|------------------------------------------------------|
| R/W - 0<br>CSRC | R/W - 0<br>TX9                                                                   | R/W - 0<br>TXEN                                 | R/W - 0<br>SYNC  | <u>U-0</u>  | <u>U-0</u>            | <u>R - 1</u><br>TRMT | R/W - x<br>TX9D | R = Readable bit                                     |
| bit7            | 17.9                                                                             | TALM                                            | 51110            |             |                       |                      | bit0            | W = Writable bit-n = Value at POR reset(x = unknown) |
| bit 7:          | <b>CSRC</b> : C<br>Synchron<br>1 = Maste<br>0 = Slave<br>Asynchron<br>Don't care | ous mode<br>r Mode (C<br>mode (Clo<br>nous mode | lock gene        | rated inter | mally from I<br>urce) | BRG)                 |                 |                                                      |
| bit 6:          | <b>TX9</b> : 9-bit<br>1 = Select<br>0 = Select                                   | s 9-bit tra                                     | nsmission        |             |                       |                      |                 |                                                      |
| bit 5:          | <b>TXEN</b> : Tra<br>1 = Transr<br>0 = Transr<br>SREN/CR                         | nit enable<br>nit disable                       | d<br>ed          | in SYNC     | mode                  |                      |                 |                                                      |
| bit 4:          | SYNC: US<br>(Synchror<br>1 = Synch<br>0 = Async                                  | nous/Asyn<br>Ironous m                          | chronous)<br>ode |             |                       |                      |                 |                                                      |
| bit 3-2:        | Unimpler                                                                         | nented: R                                       | ead as '0'       |             |                       |                      |                 |                                                      |
| bit 1:          | <b>TRMT</b> : Tra<br>1 = TSR e<br>0 = TSR fr                                     | empty                                           | ft Registe       | r (TSR) Er  | npty bit              |                      |                 |                                                      |
| bit 0:          | <b>TX9D</b> : 9th                                                                | bit of trar                                     | emit data        | (can be u   | and to only           | مطلا امملمان         | nority in on    | ft                                                   |

## FIGURE 13-1: TXSTA REGISTER (ADDRESS: 15h, BANK 0)

© 1996 Microchip Technology Inc.

#### 14.4 Power-down Mode (SLEEP)

The Power-down mode is entered by executing a SLEEP instruction. This clears the Watchdog Timer and postscaler (if enabled). The  $\overrightarrow{PD}$  bit is cleared and the  $\overrightarrow{TO}$  bit is set (in the CPUSTA register). In SLEEP mode, the oscillator driver is turned off. The I/O ports maintain their status (driving high, low, or hi-impedance).

The  $\overline{\text{MCLR}}/\text{VPP}$  pin must be at a logic high level (VIHMC). A WDT time-out RESET does not drive the  $\overline{\text{MCLR}}/\text{VPP}$  pin low.

#### 14.4.1 WAKE-UP FROM SLEEP

The device can wake up from SLEEP through one of the following events:

- A POR reset
- External reset input on MCLR/VPP pin
- WDT Reset (if WDT was enabled)
- Interrupt from RA0/INT pin, RB port change, T0CKI interrupt, or some Peripheral Interrupts

The following peripheral interrupts can wake-up from SLEEP:

- · Capture1 interrupt
- Capture2 interrupt
- · USART synchronous slave transmit interrupt
- · USART synchronous slave receive interrupt

Other peripherals can not generate interrupts since during SLEEP, no on-chip Q clocks are present.

Any reset event will cause a device reset. Any interrupt event is considered a continuation of program execution. The  $\overline{\text{TO}}$  and  $\overline{\text{PD}}$  bits in the CPUSTA register can be used to determine the cause of device reset. The

 $\overline{PD}$  bit, which is set on power-up, is cleared when SLEEP is invoked. The  $\overline{TO}$  bit is cleared if WDT time-out occurred (and caused wake-up).

When the SLEEP instruction is being executed, the next instruction (PC + 1) is pre-fetched. For the device to wake-up through an interrupt event, the corresponding interrupt enable bit must be set (enabled). Wake-up is regardless of the state of the GLINTD bit. If the GLINTD bit is set (disabled), the device continues execution at the instruction after the SLEEP instruction. If the GLINTD bit is clear (enabled), the device executes the instruction after the SLEEP instruction and then branches to the interrupt vector address. In cases where the execution of the instruction following SLEEP is not desirable, the user should have a NOP after the SLEEP instruction.

Note: If the global interrupts are disabled (GLINTD is set), but any interrupt source has both its interrupt enable bit and the corresponding interrupt flag bits set, the device will immediately wake-up from sleep. The TO bit is set, and the PD bit is cleared.

The WDT is cleared when the device wake from SLEEP, regardless of the source of wake-up.

14.4.1.1 WAKE-UP DELAY

When the oscillator type is configured in XT or LF mode, the Oscillator Start-up Timer (OST) is activated on wake-up. The OST will keep the device in reset for 1024Tosc. This needs to be taken into account when considering the interrupt response time when coming out of SLEEP.

## FIGURE 14-9: WAKE-UP FROM SLEEP THROUGH INTERRUPT

|                              | Q1   Q2   Q3   Q4                                                                                     | Q1   Q2   Q3   Q4                                  | Q1   Q2      | Q3   Q4      | Q1   Q2       | Q3  Q4                 | Q1   Q2   Q3   Q4                            |
|------------------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------------------|--------------|--------------|---------------|------------------------|----------------------------------------------|
| OSC1                         |                                                                                                       |                                                    |              |              |               | $\frown \frown \frown$ |                                              |
| CLKOUT(4)                    |                                                                                                       | /                                                  |              | Tost(2)      | \/<br>\/      |                        |                                              |
| INT                          |                                                                                                       |                                                    |              |              | I<br>I        |                        |                                              |
| (RA0/INT pin)                | ı ı                                                                                                   |                                                    | : (          |              | 1             |                        | <u>1                                    </u> |
| INTF flag                    |                                                                                                       |                                                    | <u>`</u>     |              | I             |                        | Interrupt Latency (2)                        |
| GLINTD bit                   | 1<br>11                                                                                               |                                                    | · ·          |              | I             |                        | ·                                            |
|                              | i i                                                                                                   |                                                    | Processor    |              | 1             |                        | 1 I                                          |
| INSTRUCTION                  | FLOW                                                                                                  |                                                    | in SLEEP     |              | 1<br>1        |                        | I I<br>I I                                   |
| PC                           | C PC                                                                                                  | PC+1                                               |              | +2           | × 0004        | h                      | × <u>0005h</u>                               |
| Instruction (<br>fetched     | Inst (PC) = SLEEP                                                                                     | Inst (PC+1)                                        |              |              | Inst (PC      | +2)                    |                                              |
| Instruction {                | Inst (PC-1)                                                                                           | SLEEP                                              |              |              | Inst (PC      | +1)                    | Dummy Cycle                                  |
| 2: Tost = 102<br>3: When GLI | scillator mode assume<br>4Tosc (drawing not to s<br>NTD = 0 processor jum<br>s not available in these | scale). This delay will<br>ps to interrupt routing | e after wake | -up. If GLIN | ITD = 1, exec | ution will             | continue in line.                            |

# PIC17C4X

| ADDLW                    | ADD Literal to WREG                  |                      |       |                  |  |  |  |  |
|--------------------------|--------------------------------------|----------------------|-------|------------------|--|--|--|--|
| Syntax:                  | [label] A                            | DLW                  | k     |                  |  |  |  |  |
| Operands:                | $0 \le k \le 25$                     | 55                   |       |                  |  |  |  |  |
| Operation:               | (WREG) -                             | + k $\rightarrow$ (V | VREG) |                  |  |  |  |  |
| Status Affected:         | OV, C, DC                            | C, Z                 |       |                  |  |  |  |  |
| Encoding:                | 1011                                 | 0001                 | kkkk  | kkkk             |  |  |  |  |
| Description:             | The conten<br>8-bit literal<br>WREG. |                      |       |                  |  |  |  |  |
| Words:                   | 1                                    |                      |       |                  |  |  |  |  |
| Cycles:                  | 1                                    |                      |       |                  |  |  |  |  |
| Q Cycle Activity:        |                                      |                      |       |                  |  |  |  |  |
| Q1                       | Q2                                   | Q3                   | 3     | Q4               |  |  |  |  |
| Decode                   | Read<br>literal 'k'                  | Execu                |       | Vrite to<br>WREG |  |  |  |  |
| Example:                 | ADDLW                                | 0x15                 |       |                  |  |  |  |  |
| Before Instruc<br>WREG = |                                      |                      |       |                  |  |  |  |  |

| ADDWF                         | ADD WRE                         | EG to f                                                                                                                    |       |                       |  |  |  |  |
|-------------------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------|-------|-----------------------|--|--|--|--|
| Syntax:                       | [ <i>label</i> ] A[             | DDWF 1                                                                                                                     | f,d   |                       |  |  |  |  |
| Operands:                     | $0 \le f \le 255$ $d \in [0,1]$ | $\begin{array}{l} 0 \leq f \leq 255 \\ d \in \ [0,1] \end{array}$                                                          |       |                       |  |  |  |  |
| Operation:                    | (WREG) +                        | (WREG) + (f) $\rightarrow$ (dest)                                                                                          |       |                       |  |  |  |  |
| Status Affected:              | OV, C, DC                       | OV, C, DC, Z                                                                                                               |       |                       |  |  |  |  |
| Encoding:                     | 0000                            | 111d                                                                                                                       | ffff  | ffff                  |  |  |  |  |
| Description:                  | result is sto                   | Add WREG to register 'f'. If 'd' is 0 the result is stored in WREG. If 'd' is 1 the result is stored back in register 'f'. |       |                       |  |  |  |  |
| Words:                        | 1                               | 1                                                                                                                          |       |                       |  |  |  |  |
| Cycles:                       | 1                               |                                                                                                                            |       |                       |  |  |  |  |
| Q Cycle Activity:             |                                 |                                                                                                                            |       |                       |  |  |  |  |
| Q1                            | Q2                              | Q3                                                                                                                         |       | Q4                    |  |  |  |  |
| Decode                        | Read<br>register 'f'            | Execute                                                                                                                    | ·   · | /rite to<br>stination |  |  |  |  |
| Example:                      | ADDWF                           | REG, 0                                                                                                                     |       |                       |  |  |  |  |
| Before Instru<br>WREG<br>REG  | iction<br>= 0x17<br>= 0xC2      |                                                                                                                            |       |                       |  |  |  |  |
| After Instruct<br>WREG<br>REG | tion<br>= 0xD9<br>= 0xC2        |                                                                                                                            |       |                       |  |  |  |  |

After Instruction WREG = 0x25

## PIC17C4X

| BSF                                                                                                  | Bit Set f                                                          |         |      |  |                     |
|------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|---------|------|--|---------------------|
| Syntax:                                                                                              | [ <i>label</i> ] E                                                 | BSF f,b | )    |  |                     |
| Operands:                                                                                            | $\begin{array}{l} 0 \leq f \leq 25 \\ 0 \leq b \leq 7 \end{array}$ | 5       |      |  |                     |
| Operation:                                                                                           | $1 \rightarrow (f < b >$                                           | -)      |      |  |                     |
| Status Affected:                                                                                     | None                                                               |         |      |  |                     |
| Encoding:     1000     0bbb     ffff     ffff       Description:     Bit 'b' in register 'f' is set. |                                                                    |         |      |  | ffff                |
| Description:     Bit 'b' in register 'f' is set.       Words:     1                                  |                                                                    |         |      |  |                     |
| Words:                                                                                               | 1                                                                  |         |      |  |                     |
| Cycles:                                                                                              |                                                                    |         |      |  |                     |
| Q Cycle Activity:                                                                                    |                                                                    |         |      |  |                     |
| Q1                                                                                                   | Q2                                                                 | Q3      | 3    |  | Q4                  |
| Decode                                                                                               | Read<br>register 'f'                                               | Execu   | ute  |  | Write<br>gister 'f' |
| Example:                                                                                             | BSF                                                                | FLAG_RE | G, 7 |  |                     |
| After Instruct                                                                                       | EG= 0x0A                                                           |         |      |  |                     |

| BTF                                                                                                                                                                                                                                                                                                                        | SC                                                    | Bit Test, s                                                     | skip if Cle | ear    |                                |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-----------------------------------------------------------------|-------------|--------|--------------------------------|
| Synt                                                                                                                                                                                                                                                                                                                       | tax:                                                  | [ <i>label</i> ] B                                              | TFSC f,I    | b      |                                |
| Ope                                                                                                                                                                                                                                                                                                                        | rands:                                                | $0 \le f \le 253$ $0 \le b \le 7$                               | 5           |        |                                |
| Ope                                                                                                                                                                                                                                                                                                                        | ration:                                               | skip if (f <t< td=""><td>o&gt;) = 0</td><td></td><td></td></t<> | o>) = 0     |        |                                |
| Stat                                                                                                                                                                                                                                                                                                                       | us Affected:                                          | None                                                            |             |        |                                |
| Enc                                                                                                                                                                                                                                                                                                                        | oding:                                                | 1001                                                            | 1bbb        | ffff   | ffff                           |
| Description:       If bit 'b' in register 'f' is 0 then the new instruction is skipped.         If bit 'b' is 0 then the next instruction fetched during the current instruction cution is discarded, and a NOP is executed instead, making this a two-cycl instruction.         Words:       1         Cycles:       1(2) |                                                       |                                                                 |             |        | ction<br>Iction exe-<br>s exe- |
| Wor                                                                                                                                                                                                                                                                                                                        | ds:                                                   | 1                                                               |             |        |                                |
| Cycl                                                                                                                                                                                                                                                                                                                       | les:                                                  | 1(2)                                                            |             |        |                                |
| QC                                                                                                                                                                                                                                                                                                                         | ycle Activity:                                        |                                                                 |             |        |                                |
|                                                                                                                                                                                                                                                                                                                            | Q1                                                    | Q2                                                              | Q3          |        | Q4                             |
|                                                                                                                                                                                                                                                                                                                            | Decode                                                | Read<br>register 'f'                                            | Execu       | ite    | NOP                            |
| lf sk                                                                                                                                                                                                                                                                                                                      | ip:                                                   |                                                                 |             |        |                                |
|                                                                                                                                                                                                                                                                                                                            | Q1                                                    | Q2                                                              | Q3          |        | Q4                             |
|                                                                                                                                                                                                                                                                                                                            | Forced NOP                                            | NOP                                                             | Execu       | ite    | NOP                            |
| <u>Exa</u>                                                                                                                                                                                                                                                                                                                 | mple:                                                 | FALSE                                                           | BTFSC<br>:  | FLAG,1 |                                |
|                                                                                                                                                                                                                                                                                                                            | Before Instru<br>PC                                   |                                                                 | dress (HE   | RE)    |                                |
|                                                                                                                                                                                                                                                                                                                            | After Instructi<br>If FLAG<7<br>PC<br>If FLAG<7<br>PC | l> = 0;<br>= ac<br>l> = 1;                                      | ldress (TR  |        |                                |

# PIC17C4X

| TLWT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Table Late   | ch Write           |                | TSTFSZ           | Test f, sk      | ip if 0                                                                                                                                                                                                                                                                  |            |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------------|----------------|------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| Syntax:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | [label] T    | LWT t,f            |                | Syntax:          | [ label ]       | TSTFSZ f                                                                                                                                                                                                                                                                 |            |
| Operands:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0 ≤ f ≤ 255  | 5                  |                | Operands:        | 0 ≤ f ≤ 25      | 5                                                                                                                                                                                                                                                                        |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | t ∈ [0,1]    |                    |                | Operation:       | skip if f =     | 0                                                                                                                                                                                                                                                                        |            |
| Operation:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | If $t = 0$ , |                    |                | Status Affected: | None            |                                                                                                                                                                                                                                                                          |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |              | LAIL;              |                | Encoding:        | 0011            | 0011 fff                                                                                                                                                                                                                                                                 | f ffff     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ,            | LATH               |                | Description:     | If 'f' = 0, the | e next instructio                                                                                                                                                                                                                                                        | n, fetched |
| Status Affected:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | None         |                    |                |                  | -               |                                                                                                                                                                                                                                                                          |            |
| Encoding:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1010         | 01tx ff:           | ff ffff        |                  |                 |                                                                                                                                                                                                                                                                          |            |
| Description:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Data from fi | ile register 'f' i | s written into | Words:           | 1               | STFSZ f       0011     ffff       next instruction, fetched       urrent instruction execution       and an NOP is executed       a two-cycle instruction.       Q3     Q4       Execute     NOP       Q3     Q4       Execute     NOP       STFSZ     CNT       :     : |            |
| •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |              |                    |                | Cycles:          | 1 (2)           |                                                                                                                                                                                                                                                                          |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | -            | -                  |                | -                |                 |                                                                                                                                                                                                                                                                          |            |
| Syntax:[ label ] TLWT t,fOperands: $0 \le f \le 255$ t $\in [0,1]$ Operands: $0 \le f \le 255$ Operation:If t = 0,f $\rightarrow$ TBLATL;f $\rightarrow$ TBLATL;If t = 1,f $\rightarrow$ TBLATLf t = 1,f $\rightarrow$ TBLATHStatus Affected:NoneEncoding:101001txDescription:Data from file register 'f' is writtenIf t = 0; low byte is writtenIf t = 1; high byte is writtenIf t = 0; low byte is writtenIf t = 0; low byte is writtenIf t = 0; low byte is writtenQ1Q2 cycle Activity:Q1Q2 cycle Activity:Q1Q2 cycle Activity:If skip:Cycles:1Q1Q2Q3Q4DecodeRead<br>register 'f'Example:TLWTt=Before Instructiont, RAMBefore InstructionIf CNTt=BAM=DAM=DAM=DAM=DAM=DAM=DAM=DAM=DAM=DAM=DAM=DAM=DAM=DAM=DAM=DAM=DAM=DAM=DAM=DAM=DAM=DAM=DAM=DAM=DAM= | Q2           | Q3                 | Q4             |                  |                 |                                                                                                                                                                                                                                                                          |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | with TABLW   | T to transfer d    | lata from data | Decode           |                 | Execute                                                                                                                                                                                                                                                                  | NOP        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | •            | program mem        | iory.          |                  | register 'f'    |                                                                                                                                                                                                                                                                          |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |              |                    |                |                  | 02              | 03                                                                                                                                                                                                                                                                       | 04         |
| -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | -            |                    |                |                  |                 | 1                                                                                                                                                                                                                                                                        |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |              | 0.0                | <u>.</u>       | Everale:         |                 |                                                                                                                                                                                                                                                                          |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |              |                    |                | Example:         |                 |                                                                                                                                                                                                                                                                          |            |
| Decode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |              | Execute            |                |                  | ZERO :          |                                                                                                                                                                                                                                                                          |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |              |                    |                |                  |                 |                                                                                                                                                                                                                                                                          |            |
| Example:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | TLWT t       | E, RAM             |                |                  |                 |                                                                                                                                                                                                                                                                          |            |
| -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | uction       |                    |                |                  |                 | 00,                                                                                                                                                                                                                                                                      |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |              |                    |                |                  |                 | :00,                                                                                                                                                                                                                                                                     |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |              | (TBI ATH =         | 0x00)          | PC               | = Ac            | ddress (NZERO                                                                                                                                                                                                                                                            | )          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | _ 000000     |                    |                |                  |                 |                                                                                                                                                                                                                                                                          |            |
| After Instruc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | tion         |                    |                |                  |                 |                                                                                                                                                                                                                                                                          |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |              |                    | 0~00)          |                  |                 |                                                                                                                                                                                                                                                                          |            |
| IDLAI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | = 0X0007     |                    | ,              |                  |                 |                                                                                                                                                                                                                                                                          |            |
| Before Instru                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | uction       |                    |                |                  |                 |                                                                                                                                                                                                                                                                          |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |              |                    |                |                  |                 |                                                                                                                                                                                                                                                                          |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |              | (TBI ATH –         | 0x00)          |                  |                 |                                                                                                                                                                                                                                                                          |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | - 000000     | •                  | ,              |                  |                 |                                                                                                                                                                                                                                                                          |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |              |                    |                |                  |                 |                                                                                                                                                                                                                                                                          |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |              |                    |                |                  |                 |                                                                                                                                                                                                                                                                          |            |
| IBLAI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | = 0xB700     | •                  | ,              |                  |                 |                                                                                                                                                                                                                                                                          |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |              | (                  |                |                  |                 |                                                                                                                                                                                                                                                                          |            |

## Applicable Devices 42 R42 42A 43 R43 44

## 17.3 <u>Timing Parameter Symbology</u>

The timing parameter symbols have been created using one of the following formats:

- 1. TppS2ppS
- 2. TppS

| 2. 1990 |                                      |      |                           |  |
|---------|--------------------------------------|------|---------------------------|--|
| Т       |                                      |      |                           |  |
| F       | Frequency                            | T    | Time                      |  |
| Lowerc  | ase symbols (pp) and their meanings: |      |                           |  |
| рр      |                                      |      |                           |  |
| ad      | Address/Data                         | ost  | Oscillator Start-up Timer |  |
| al      | ALE                                  | pwrt | Power-up Timer            |  |
| сс      | Capture1 and Capture2                | rb   | PORTB                     |  |
| ck      | CLKOUT or clock                      | rd   | RD                        |  |
| dt      | Data in                              | rw   | RD or WR                  |  |
| in      | INT pin                              | tO   | TOCKI                     |  |
| io      | I/O port                             | t123 | TCLK12 and TCLK3          |  |
| mc      | MCLR                                 | wdt  | Watchdog Timer            |  |
| oe      | ŌĒ                                   | wr   | WR                        |  |
| os      | OSC1                                 |      |                           |  |
| Upperc  | ase symbols and their meanings:      |      |                           |  |
| S       |                                      |      |                           |  |
| D       | Driven                               | L    | Low                       |  |
| E       | Edge                                 | P    | Period                    |  |
| F       | Fall                                 | R    | Rise                      |  |
| н       | High                                 | V    | Valid                     |  |
| I       | Invalid (Hi-impedance)               | Z    | Hi-impedance              |  |

## Applicable Devices 42 R42 42A 43 R43 44

|           |       |                                                  | Standard C<br>Operating te                               |      |              | ns (ur | nless otherwise stated)                                                                                     |  |
|-----------|-------|--------------------------------------------------|----------------------------------------------------------|------|--------------|--------|-------------------------------------------------------------------------------------------------------------|--|
| DC CHARA  | CTERI | STICS                                            |                                                          | ·    | -40°C<br>0°C |        | ≤ +85°C for industrial and<br>≤ +70°C for commercial                                                        |  |
|           |       |                                                  | Operating voltage VDD range as described in Section 19.1 |      |              |        |                                                                                                             |  |
| Parameter |       |                                                  |                                                          |      |              |        |                                                                                                             |  |
| No.       | Sym   | Characteristic                                   | Min                                                      | Тур† | Max          | Units  | Conditions                                                                                                  |  |
|           |       | Output Low Voltage                               |                                                          |      |              |        |                                                                                                             |  |
| D080      | VOL   | I/O ports (except RA2 and RA3)                   |                                                          |      |              |        | IOL = VDD/1.250 mA                                                                                          |  |
|           |       |                                                  | _                                                        | _    | 0.1Vdd       | V      | $4.5V \le VDD \le 6.0V$                                                                                     |  |
|           |       |                                                  | _                                                        | _    | 0.1Vdd *     | V      | VDD = 2.5V                                                                                                  |  |
| D081      |       | with TTL buffer                                  | -                                                        | _    | 0.4          | V      | IOL = 6 mA, VDD = 4.5V<br>Note 6                                                                            |  |
| D082      |       | RA2 and RA3                                      | _                                                        | _    | 3.0          | V      | IOL = 60.0  mA, VDD = 6.0 V                                                                                 |  |
| D083      |       | OSC2/CLKOUT                                      | _                                                        | _    | 0.4          | V      | IOL = 1 mA, VDD = 4.5V                                                                                      |  |
| D084      |       | (RC and EC osc modes)                            | _                                                        | _    | 0.1VDD *     | V      | IOL = VDD/5 mA                                                                                              |  |
|           |       |                                                  |                                                          |      |              |        | (PIC17LC43/LC44 only)                                                                                       |  |
|           |       | Output High Voltage (Note 3)                     |                                                          |      |              |        |                                                                                                             |  |
| D090      | Vон   | I/O ports (except RA2 and RA3)                   |                                                          |      |              |        | Юн = -VDD/2.500 mA                                                                                          |  |
|           |       |                                                  | 0.9Vdd                                                   | _    | _            | V      | $4.5V \le VDD \le 6.0V$                                                                                     |  |
|           |       |                                                  | 0.9Vdd *                                                 | _    | -            | V      | VDD = 2.5V                                                                                                  |  |
| D091      |       | with TTL buffer                                  | 2.4                                                      | _    | _            | V      | IOH = -6.0 mA, VDD=4.5V<br>Note 6                                                                           |  |
| D092      |       | RA2 and RA3                                      | -                                                        | _    | 12           | V      | Pulled-up to externally applied voltage                                                                     |  |
| D093      |       | OSC2/CLKOUT                                      | 2.4                                                      | _    | _            | v      | IOH = -5  mA,  VDD = 4.5  V                                                                                 |  |
| D094      |       | (RC and EC osc modes)                            | 0.9Vdd *                                                 | _    | _            | V      | IOH = -VDD/5 mA                                                                                             |  |
|           |       | (,                                               |                                                          |      |              |        | (PIC17LC43/LC44 only)                                                                                       |  |
|           |       | Capacitive Loading Specs<br>on Output Pins       |                                                          |      |              |        |                                                                                                             |  |
| D100      | Cosc2 | OSC2/CLKOUT pin                                  | _                                                        | _    | 25           | pF     | In EC or RC osc modes<br>when OSC2 pin is outputting<br>CLKOUT.<br>external clock is used to<br>drive OSC1. |  |
| D101      | Сю    | All I/O pins and OSC2<br>(in RC mode)            | _                                                        | _    | 50           | pF     |                                                                                                             |  |
| D102      | CAD   | System Interface Bus<br>(PORTC, PORTD and PORTE) | -                                                        | _    | 50           | pF     | In Microprocessor or<br>Extended Microcontroller<br>mode                                                    |  |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

t These parameters are for design guidance only and are not tested, nor characterized.

Note 1: In RC oscillator configuration, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC17CXX devices be driven with external clock in RC mode.

2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.

3: Negative current is defined as coming out of the pin.

4: These specifications are for the programming of the on-chip program memory EPROM through the use of the table write instructions. The complete programming specifications can be found in: PIC17CXX Programming Specifications (Literature number DS30139).

5: The MCLR/VPP pin may be kept in this range at times other than programming, but is not recommended.

6: For TTL buffers, the better of the two specifications may be used.

## Applicable Devices 42 R42 42A 43 R43 44

#### FIGURE 19-5: TIMER0 CLOCK TIMINGS



### TABLE 19-5: TIMER0 CLOCK REQUIREMENTS

| Parameter<br>No. | Sym  | Characteristic         |                | Min                                            | Тур† | Max | Units | Conditions                            |
|------------------|------|------------------------|----------------|------------------------------------------------|------|-----|-------|---------------------------------------|
| 40               | Tt0H | T0CKI High Pulse Width | No Prescaler   | 0.5Tcy + 20 §                                  | -    | —   | ns    |                                       |
|                  |      |                        | With Prescaler | 10*                                            | -    | _   | ns    |                                       |
| 41               | Tt0L | T0CKI Low Pulse Width  | No Prescaler   | 0.5TCY + 20 §                                  | -    | —   | ns    |                                       |
|                  |      |                        | With Prescaler | 10*                                            | -    | —   | ns    |                                       |
| 42               | Tt0P | T0CKI Period           |                | Greater of:<br>20 ns or <u>Tcy + 40 §</u><br>N | -    | _   |       | N = prescale value<br>(1, 2, 4,, 256) |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

§ This specification ensured by design.

#### FIGURE 19-6: TIMER1, TIMER2, AND TIMER3 CLOCK TIMINGS



#### TABLE 19-6: TIMER1, TIMER2, AND TIMER3 CLOCK REQUIREMENTS

| Parameter |           |                                                               |                        | Тур |         |       |                                 |
|-----------|-----------|---------------------------------------------------------------|------------------------|-----|---------|-------|---------------------------------|
| No.       | Sym       | Characteristic                                                | Min                    | †   | Max     | Units | Conditions                      |
| 45        | Tt123H    | TCLK12 and TCLK3 high time                                    | 0.5TCY + 20 §          | -   | —       | ns    |                                 |
| 46        | Tt123L    | TCLK12 and TCLK3 low time                                     | 0.5Tcy + 20 §          | _   | —       | ns    |                                 |
| 47        | Tt123P    | TCLK12 and TCLK3 input period                                 | <u>Tcy + 40</u> §<br>N |     | —       |       | N = prescale value (1, 2, 4, 8) |
| 48        | TckE2tmrl | Delay from selected External Clock Edge to<br>Timer increment | 2Tosc §                |     | 6Tosc § |       |                                 |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

§ This specification ensured by design.

## 21.0 PACKAGING INFORMATION

## 21.1 40-Lead Ceramic CERDIP Dual In-line, and CERDIP Dual In-line with Window (600 mil)



|        | Pa     | ackage Group: ( | Ceramic CERDIP | Dual In-Line (C | DP)   |           |  |
|--------|--------|-----------------|----------------|-----------------|-------|-----------|--|
|        |        | Millimeters     |                | Inches          |       |           |  |
| Symbol | Min    | Мах             | Notes          | Min             | Мах   | Notes     |  |
| α      | 0°     | 10°             |                | 0°              | 10°   |           |  |
| А      | 4.318  | 5.715           |                | 0.170           | 0.225 |           |  |
| A1     | 0.381  | 1.778           |                | 0.015           | 0.070 |           |  |
| A2     | 3.810  | 4.699           |                | 0.150           | 0.185 |           |  |
| A3     | 3.810  | 4.445           |                | 0.150           | 0.175 |           |  |
| В      | 0.355  | 0.585           |                | 0.014           | 0.023 |           |  |
| B1     | 1.270  | 1.651           | Typical        | 0.050           | 0.065 | Typical   |  |
| С      | 0.203  | 0.381           | Typical        | 0.008           | 0.015 | Typical   |  |
| D      | 51.435 | 52.705          |                | 2.025           | 2.075 |           |  |
| D1     | 48.260 | 48.260          | Reference      | 1.900           | 1.900 | Reference |  |
| E      | 15.240 | 15.875          |                | 0.600           | 0.625 |           |  |
| E1     | 12.954 | 15.240          |                | 0.510           | 0.600 |           |  |
| e1     | 2.540  | 2.540           | Reference      | 0.100           | 0.100 | Reference |  |
| eA     | 14.986 | 16.002          | Typical        | 0.590           | 0.630 | Typical   |  |
| eB     | 15.240 | 18.034          |                | 0.600           | 0.710 |           |  |
| L      | 3.175  | 3.810           |                | 0.125           | 0.150 |           |  |
| Ν      | 40     | 40              |                | 40              | 40    |           |  |
| S      | 1.016  | 2.286           |                | 0.040           | 0.090 |           |  |
| S1     | 0.381  | 1.778           |                | 0.015           | 0.070 |           |  |

© 1996 Microchip Technology Inc.

## 21.2 <u>40-Lead Plastic Dual In-line (600 mil)</u>



|        |        | Package Gro | up: Plastic Dual | In-Line (PLA) |        |           |
|--------|--------|-------------|------------------|---------------|--------|-----------|
|        |        | Millimeters |                  |               | Inches |           |
| Symbol | Min    | Мах         | Notes            | Min           | Max    | Notes     |
| α      | 0°     | 10°         |                  | 0°            | 10°    |           |
| Α      | _      | 5.080       |                  | _             | 0.200  |           |
| A1     | 0.381  | _           |                  | 0.015         | _      |           |
| A2     | 3.175  | 4.064       |                  | 0.125         | 0.160  |           |
| В      | 0.355  | 0.559       |                  | 0.014         | 0.022  |           |
| B1     | 1.270  | 1.778       | Typical          | 0.050         | 0.070  | Typical   |
| С      | 0.203  | 0.381       | Typical          | 0.008         | 0.015  | Typical   |
| D      | 51.181 | 52.197      |                  | 2.015         | 2.055  |           |
| D1     | 48.260 | 48.260      | Reference        | 1.900         | 1.900  | Reference |
| E      | 15.240 | 15.875      |                  | 0.600         | 0.625  |           |
| E1     | 13.462 | 13.970      |                  | 0.530         | 0.550  |           |
| e1     | 2.489  | 2.591       | Typical          | 0.098         | 0.102  | Typical   |
| eA     | 15.240 | 15.240      | Reference        | 0.600         | 0.600  | Reference |
| eB     | 15.240 | 17.272      |                  | 0.600         | 0.680  |           |
| L      | 2.921  | 3.683       |                  | 0.115         | 0.145  |           |
| N      | 40     | 40          |                  | 40            | 40     |           |
| S      | 1.270  | _           |                  | 0.050         | _      |           |
| S1     | 0.508  | -           |                  | 0.020         | _      |           |

PIC16C7X Family of Devices

E.5

| Clock Memory Peripherals Features Clock Memory Peripherals Features Clock Memory Peripherals Features Features Clock Memory Clock Memor | $\begin{array}{ c c c c c c c c c c c c c c c c c c c$ | TMR0 — — — 4 4 13 3.0-6.0 Yes — 18-pin DIP, SOIC | IMR0           4         4         13         3.0-6.0         Yes         18-pin DIP, SOIC;           20-pin SSOP         20-pin SSOP         20-pin SSOP         20-pin SSOP         20-pin SSOP | TMR0,         1         SPI/I <sup>2</sup> C         -         5         8         22         2.5-6.0         Yes         28-pin SDIP, SOIC, SSOP           TMR1, TMR2         -         5         8         22         2.5-6.0         Yes         28-pin SDIP, SOIC, SSOP | TMR0, 2 SPI/I <sup>2</sup> C, - 5 11 22 3.0-6.0 Yes - 28-pin SDIP, SOIC<br>TMR1, TMR2 USART | TMR0, 2 SPI/I <sup>2</sup> C, 5 11 22 2.5-6.0 Yes Yes 28-pin SDIP, SOIC<br>TMR1, TMR2 USART | TMR0,         2         SPI/I <sup>2</sup> C,         Yes         8         12         33         3.0-6.0         Yes         -         40-pin DIP;           TMR1, TMR2         USART         12         33         3.0-6.0         Yes         -         40-pin DIP; | TMR0,         2         SPI/I <sup>2</sup> C,         Yes         8         12         33         2.5-6.0         Yes         40-pin DIP;           TMR1, TMR2         USART         12         33         2.5-6.0         Yes         44-pin PLCC, MQFP, TQFP | All PIC16/17 Family devices have Power-on Reset, selectable Watchdog Timer, selectable code protect and high I/O current capability. |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| C C C C C C C C C C C C C C C C C C C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | TMR0                                                   | TMR0                                             | TMR0                                                                                                                                                                                              | TMR0,<br>TMR1, TM                                                                                                                                                                                                                                                           | TMR0,<br>TMR1, TM                                                                           | TMR0,<br>TMR1, TM                                                                           | TMR0,<br>TMR1, TM                                                                                                                                                                                                                                                      | TMR0,<br>TMR1, TM                                                                                                                                                                                                                                              | All PIC16/17 Family devices have Power-on Reset, selectable Watchdog Timer, selectable c capability.                                 |
| -10 TOLISTO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 36 044                                                 | 36                                               | 89                                                                                                                                                                                                | 128                                                                                                                                                                                                                                                                         | 192                                                                                         | 192                                                                                         | 192                                                                                                                                                                                                                                                                    | 192                                                                                                                                                                                                                                                            | y device                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 512<br>512                                             | ź                                                | Ϋ́                                                                                                                                                                                                | 2K                                                                                                                                                                                                                                                                          | 44<br>A                                                                                     | 4<br>K                                                                                      | 4K                                                                                                                                                                                                                                                                     | 4<br>K                                                                                                                                                                                                                                                         | <sup>7</sup> Family                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 20 10                                                  | 20                                               | 20                                                                                                                                                                                                | 20                                                                                                                                                                                                                                                                          | 20                                                                                          | 20                                                                                          | 20                                                                                                                                                                                                                                                                     | 20                                                                                                                                                                                                                                                             | C16/17<br>vility.                                                                                                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | PIC16C710                                              | PIC16C71                                         | PIC16C711                                                                                                                                                                                         | PIC16C72                                                                                                                                                                                                                                                                    | PIC16C73                                                                                    | PIC16C73A <sup>(1)</sup>                                                                    | PIC16C74                                                                                                                                                                                                                                                               | PIC16C74A <sup>(1)</sup>                                                                                                                                                                                                                                       | All PIC16/<br>capability.                                                                                                            |

## PIC17C4X Product Identification System

To order or to obtain information, e.g., on pricing or delivery, please use the listed part numbers, and refer to the factory or the listed sales offices.

| PART NO. – XX X /XX XXX |                                                                                                                                                                                 | Examples                                                                                   |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|
| Pattern:                | QTP, SQTP, ROM Code (factory specified) or<br>Special Requirements. Blank for OTP and<br>Windowed devices                                                                       | a) PIC17C42 – 16/P<br>Commercial Temp.,<br>PDIP package,                                   |
| Package:                | P         = PDIP           JW         = Windowed CERDIP           P         = PDIP (600 mil)           PQ         = MQFP           PT         = TQFP           L         = PLCC | 16 MHZ,<br>normal VDD limits<br>b) PIC17LC44 – 08/PT<br>Commercial Temp.,<br>TQFP package, |
| Temperature Range:      | $\begin{array}{rcl} - & = 0^{\circ}C \text{ to } +70^{\circ}C \\ I & = -40^{\circ}C \text{ to } +85^{\circ}C \end{array}$                                                       | 8MHz,<br>extended VDD limits                                                               |
| Frequency<br>Range:     | 08 = 8 MHz<br>16 = 16 MHz<br>25 = 25 Mhz<br>33 = 33 Mhz                                                                                                                         | c) PIC17C43 – 25I/P<br>Industrial Temp.,<br>PDIP package,                                  |
| Device:                 | PIC17C44 : Standard Vdd range<br>PIC17C44T : (Tape and Reel)<br>PIC17LC44 : Extended Vdd range                                                                                  | 25 MHz,<br>normal VDD limits                                                               |

Sales and Support

Products supported by a preliminary Data Sheet may possibly have an errata sheet describing minor operational differences and recommended workarounds. To determine if an errata sheet exists for a particular device, please contact one of the following:

1. Your local Microchip sales office (see below)

2. The Microchip Corporate Literature Center U.S. FAX: (602) 786-7277

3. The Microchip's Bulletin Board, via your local CompuServe number (CompuServe membership NOT required).

Please specify which device, revision of silicon and Data Sheet (include Literature #) you are using.

For latest version information and upgrade kits for Microchip Development Tools, please call 1-800-755-2345 or 1-602-786-7302.

<sup>© 1996</sup> Microchip Technology Inc.



## WORLDWIDE SALES AND SERVICE

#### AMERICAS

**Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: 480-792-7627 Web Address: http://www.microchip.com

#### **Rocky Mountain**

2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7966 Fax: 480-792-7456

#### Atlanta

500 Sugar Mill Road, Suite 200B Atlanta, GA 30350 Tel: 770-640-0034 Fax: 770-640-0307

#### Boston

2 Lan Drive, Suite 120 Westford, MA 01886 Tel: 978-692-3848 Fax: 978-692-3821

#### Chicago

333 Pierce Road, Suite 180 Itasca, IL 60143 Tel: 630-285-0071 Fax: 630-285-0075

Dallas

4570 Westgrove Drive, Suite 160 Addison, TX 75001 Tel: 972-818-7423 Fax: 972-818-2924

Detroit Tri-Atria Office Building

32255 Northwestern Highway, Suite 190 Farmington Hills, MI 48334 Tel: 248-538-2250 Fax: 248-538-2260 Kokomo

## 2767 S. Albright Road

Kokomo, Indiana 46902 Tel: 765-864-8360 Fax: 765-864-8387 Los Angeles

18201 Von Karman, Suite 1090 Irvine, CA 92612

Tel: 949-263-1888 Fax: 949-263-1338 New York

150 Motor Parkway, Suite 202 Hauppauge, NY 11788 Tel: 631-273-5305 Fax: 631-273-5335 San Jose

Microchip Technology Inc. 2107 North First Street, Suite 590 San Jose, CA 95131 Tel: 408-436-7950 Fax: 408-436-7955

Toronto

6285 Northam Drive, Suite 108 Mississauga, Ontario L4V 1X5, Canada Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Australia

Microchip Technology Australia Pty Ltd Suite 22, 41 Rawson Street Epping 2121, NSW Australia

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 China - Beijing

Microchip Technology Consulting (Shanghai) Co., Ltd., Beijing Liaison Office Unit 915 Bei Hai Wan Tai Bldg. No. 6 Chaoyangmen Beidajie Beijing, 100027, No. China Tel: 86-10-85282100 Fax: 86-10-85282104

#### China - Chengdu

Microchip Technology Consulting (Shanghai) Co., Ltd., Chengdu Liaison Office Rm. 2401, 24th Floor, Ming Xing Financial Tower No. 88 TIDU Street Chengdu 610016, China Tel: 86-28-6766200 Fax: 86-28-6766599

#### China - Fuzhou

Microchip Technology Consulting (Shanghai) Co., Ltd., Fuzhou Liaison Office Unit 28F, World Trade Plaza No. 71 Wusi Road Fuzhou 350001, China Tel: 86-591-7503506 Fax: 86-591-7503521 China - Shanghai

Microchip Technology Consulting (Shanghai) Co., Ltd. Room 701, Bldg. B Far East International Plaza No. 317 Xian Xia Road Shanghai, 200051 Tel: 86-21-6275-5700 Fax: 86-21-6275-5060

#### China - Shenzhen

Microchip Technology Consulting (Shanghai) Co., Ltd., Shenzhen Liaison Office Rm. 1315, 13/F, Shenzhen Kerry Centre, Renminnan Lu Shenzhen 518001, China Tel: 86-755-2350361 Fax: 86-755-2366086 Hong Kong Microchip Technology Hongkong Ltd. Unit 901-6, Tower 2, Metroplaza

223 Hing Fong Road Kwai Fong, N.T., Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431

#### India

Microchip Technology Inc. India Liaison Office **Divvasree Chambers** 1 Floor, Wing A (A3/A4) No. 11, O'Shaugnessey Road Bangalore, 560 025, India Tel: 91-80-2290061 Fax: 91-80-2290062

#### Japan

Microchip Technology Japan K.K. Benex S-1 6F 3-18-20, Shinyokohama Kohoku-Ku, Yokohama-shi Kanagawa, 222-0033, Japan Tel: 81-45-471- 6166 Fax: 81-45-471-6122 Korea Microchip Technology Korea 168-1, Youngbo Bldg. 3 Floor Samsung-Dong, Kangnam-Ku Seoul, Korea 135-882 Tel: 82-2-554-7200 Fax: 82-2-558-5934 Singapore Microchip Technology Singapore Pte Ltd. 200 Middle Road #07-02 Prime Centre Singapore, 188980 Tel: 65-334-8870 Fax: 65-334-8850 Taiwan Microchip Technology Taiwan 11F-3, No. 207 Tung Hua North Road Taipei, 105, Taiwan Tel: 886-2-2717-7175 Fax: 886-2-2545-0139

#### EUROPE

Denmark

Microchip Technology Nordic ApS **Regus Business Centre** Lautrup hoj 1-3 Ballerup DK-2750 Denmark Tel: 45 4420 9895 Fax: 45 4420 9910 France Microchip Technology SARL Parc d'Activite du Moulin de Massy 43 Rue du Saule Trapu Batiment A - ler Etage 91300 Massy, France Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 Germany Microchip Technology GmbH

Gustav-Heinemann Ring 125 D-81739 Munich, Germany Tel: 49-89-627-144 0 Fax: 49-89-627-144-44 Italy

Microchip Technology SRL Centro Direzionale Colleoni Palazzo Taurus 1 V. Le Colleoni 1 20041 Agrate Brianza Milan, Italy Tel: 39-039-65791-1 Fax: 39-039-6899883

#### United Kinadom

Arizona Microchip Technology Ltd. 505 Eskdale Road Winnersh Triangle Wokingham Berkshire, England RG41 5TU Tel: 44 118 921 5869 Fax: 44-118 921-5820

01/18/02