# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0+                                                      |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 48MHz                                                                 |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART, USB, USB OTG               |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, LVD, POR, PWM, WDT     |
| Number of I/O              | 36                                                                    |
| Program Memory Size        | 128KB (128K × 8)                                                      |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 16К х 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V                                                          |
| Data Converters            | A/D - 16bit; D/A - 12bit                                              |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                    |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 48-VFQFN Exposed Pad                                                  |
| Supplier Device Package    | 48-QFN (7x7)                                                          |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mkl26z128vft4 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### Security and integrity modules

• 80-bit unique identification number per chip

#### **Ordering Information**

| Part Number   | Memory     |           | Maximum number of I\O's |
|---------------|------------|-----------|-------------------------|
|               | Flash (KB) | SRAM (KB) |                         |
| MKL26Z32VFM4  | 32         | 4         | 23                      |
| MKL26Z64VFM4  | 64         | 8         | 23                      |
| MKL26Z128VFM4 | 128        | 16        | 23                      |
| MKL26Z32VFT4  | 32         | 4         | 36                      |
| MKL26Z64VFT4  | 64         | 8         | 36                      |
| MKL26Z128VFT4 | 128        | 16        | 36                      |
| MKL26Z32VLH4  | 32         | 4         | 50                      |
| MKL26Z64VLH4  | 64         | 8         | 50                      |
| MKL26Z128VLH4 | 128        | 16        | 50                      |

#### **Related Resources**

| Туре                | Description                                                                                                                      | Resource                              |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|
| Selector Guide      | The Freescale Solution Advisor is a web-based tool that features interactive application wizards and a dynamic product selector. | Solution Advisor                      |
| Reference<br>Manual | The Reference Manual contains a comprehensive description of the structure and function (operation) of a device.                 | KL26P64M48SF5RM <sup>1</sup>          |
| Data Sheet          | The Data Sheet includes electrical characteristics and signal connections.                                                       | KL26P64M48SF5 <sup>1</sup>            |
| Chip Errata         | The chip mask set Errata provides additional or corrective information for a particular device mask set.                         | KINETIS_L_xN15J <sup>2</sup>          |
| Package             | Package dimensions are provided in package drawings.                                                                             | QFN 32-pin: 98ASA00473D <sup>1</sup>  |
| drawing             |                                                                                                                                  | QFN 48-pin: 98ASA00466D <sup>1</sup>  |
|                     |                                                                                                                                  | LQFP 64-pin: 98ASS23234W <sup>1</sup> |

1. To find the associated resource, go to http://www.freescale.com and perform a search using this term.

2. To find the associated resource, go to http://www.freescale.com and perform a search using this term with the "x" replaced by the revision of the device you are using.



| Symbol           | Description                                                                                           | Min. | Max.  | Unit | Notes |
|------------------|-------------------------------------------------------------------------------------------------------|------|-------|------|-------|
| V <sub>OL</sub>  | Output low voltage — Normal drive pad                                                                 |      |       |      | 1     |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OL</sub> = 5 mA                                   | _    | 0.5   | V    |       |
|                  | • $1.71 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}, \text{ I}_{\text{OL}} = 2.5 \text{ mA}$ | _    | 0.5   | V    |       |
| V <sub>OL</sub>  | Output low voltage — High drive pad                                                                   |      |       |      | 1     |
|                  | • 2.7 V $\leq$ V_{DD} $\leq$ 3.6 V, I_{OL} = 20 mA                                                    | -    | 0.5   | V    |       |
|                  | • $1.71 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}, \text{ I}_{\text{OL}} = 10 \text{ mA}$  | _    | 0.5   | V    |       |
| I <sub>OLT</sub> | Output low current total for all ports                                                                | —    | 100   | mA   |       |
| I <sub>IN</sub>  | Input leakage current (per pin) for full temperature range                                            | _    | 1     | μA   | 3     |
| I <sub>IN</sub>  | Input leakage current (per pin) at 25 °C                                                              | —    | 0.025 | μA   | 3     |
| I <sub>IN</sub>  | Input leakage current (total all pins) for full temperature range                                     | _    | 65    | μA   | 3     |
| I <sub>OZ</sub>  | Hi-Z (off-state) leakage current (per pin)                                                            | —    | 1     | μA   |       |
| R <sub>PU</sub>  | Internal pullup resistors                                                                             | 20   | 50    | kΩ   | 4     |

#### Table 7. Voltage and current operating behaviors (continued)

1. PTB0, PTB1, PTD6, and PTD7 I/O have both high drive and normal drive capability selected by the associated PTx\_PCRn[DSE] control bit. All other GPIOs are normal drive only.

- 2. The reset pin only contains an active pull down device when configured as the RESET signal or as a GPIO. When configured as a GPIO output, it acts as a pseudo open drain output.
- 3. Measured at  $V_{DD} = 3.6 V$

4. Measured at  $V_{DD}$  supply voltage =  $V_{DD}$  min and Vinput =  $V_{SS}$ 

## 2.2.4 Power mode transition operating behaviors

All specifications except  $t_{POR}$  and VLLSx $\rightarrow$ RUN recovery times in the following table assume this clock configuration:

- CPU and system clocks = 48 MHz
- Bus and flash clock = 24 MHz
- FEI clock mode

POR and VLLSx $\rightarrow$ RUN recovery use FEI clock mode at the default CPU and system frequency of 21 MHz, and a bus and flash clock frequency of 10.5 MHz.

| Symbol           | Description                                                                                                                                                       | Min. | Тур. | Max. | Unit | Notes |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|-------|
| t <sub>POR</sub> | After a POR event, amount of time from the point $V_{DD}$ reaches 1.8 V to execution of the first instruction across the operating temperature range of the chip. | _    |      | 300  | μs   | 1     |

 Table 8. Power mode transition operating behaviors





Figure 2. Run mode supply current vs. core frequency



application code. The reported emission level is the value of the maximum measured emission, rounded up to the next whole number, from among the measured orientations in each frequency range.

- 2.  $V_{DD} = 3.3 \text{ V}$ ,  $T_A = 25 \text{ °C}$ ,  $f_{OSC} = 8 \text{ MHz}$  (crystal),  $f_{SYS} = 48 \text{ MHz}$ ,  $f_{BUS} = 24 \text{ MHz}$
- 3. Specified according to Annex D of IEC Standard 61967-2, Measurement of Radiated Emissions TEM Cell and Wideband TEM Cell Method

## 2.2.7 Designing with radiated emissions in mind

To find application notes that provide guidance on designing your system to minimize interference from radiated emissions:

- 1. Go to www.freescale.com.
- 2. Perform a keyword search for "EMC design."

## 2.2.8 Capacitance attributes

#### Table 12. Capacitance attributes

| Symbol          | Description       | Min. | Max. | Unit |
|-----------------|-------------------|------|------|------|
| C <sub>IN</sub> | Input capacitance |      | 7    | pF   |

## 2.3 Switching specifications

## 2.3.1 Device clock specifications

Table 13. Device clock specifications

| Symbol               | Description                                            | Min. | Max. | Unit |
|----------------------|--------------------------------------------------------|------|------|------|
|                      | Normal run mode                                        |      |      |      |
| f <sub>SYS</sub>     | System and core clock                                  |      | 48   | MHz  |
| f <sub>BUS</sub>     | Bus clock                                              | _    | 24   | MHz  |
| f <sub>FLASH</sub>   | Flash clock                                            | _    | 24   | MHz  |
| f <sub>SYS_USB</sub> | System and core clock when Full Speed USB in operation | 20   | _    | MHz  |
| f <sub>LPTMR</sub>   | LPTMR clock                                            | _    | 24   | MHz  |
|                      | VLPR and VLPS modes <sup>1</sup>                       |      |      |      |
| f <sub>SYS</sub>     | System and core clock                                  | _    | 4    | MHz  |
| f <sub>BUS</sub>     | Bus clock                                              | _    | 1    | MHz  |
| f <sub>FLASH</sub>   | Flash clock                                            |      | 1    | MHz  |
| f <sub>LPTMR</sub>   | LPTMR clock <sup>2</sup>                               | _    | 24   | MHz  |



| Symbol                   | Description                                                     |                                                                                                | Min.                            | Тур.      | Max.    | Unit                  | Notes |
|--------------------------|-----------------------------------------------------------------|------------------------------------------------------------------------------------------------|---------------------------------|-----------|---------|-----------------------|-------|
| Δf <sub>dco_t</sub>      | Total deviation of t<br>frequency over vol                      | trimmed average DCO output<br>Itage and temperature                                            | —                               | +0.5/-0.7 | ± 3     | %f <sub>dco</sub>     | 1, 2  |
| ∆f <sub>dco_t</sub>      | Total deviation of t<br>frequency over fixe<br>range of 0–70 °C | rimmed average DCO output<br>ed voltage and temperature                                        | _                               | ± 0.4     | ± 1.5   | %f <sub>dco</sub>     | 1, 2  |
| f <sub>intf_ft</sub>     | Internal reference<br>factory trimmed at                        | frequency (fast clock) —<br>nominal V <sub>DD</sub> and 25 °C                                  |                                 | 4         | —       | MHz                   |       |
| ∆f <sub>intf_ft</sub>    | Frequency deviation (fast clock) over te<br>factory trimmed at  | on of internal reference clock<br>mperature and voltage —<br>nominal V <sub>DD</sub> and 25 °C | _                               | +1/-2     | ± 3     | %f <sub>intf_ft</sub> | 2     |
| f <sub>intf_t</sub>      | Internal reference<br>trimmed at nomina                         | frequency (fast clock) — user<br>al V <sub>DD</sub> and 25 °C                                  | 3                               |           | 5       | MHz                   |       |
| f <sub>loc_low</sub>     | Loss of external cl<br>RANGE = 00                               | ock minimum frequency —                                                                        | (3/5) x<br>f <sub>ints_t</sub>  |           | —       | kHz                   |       |
| f <sub>loc_high</sub>    | Loss of external cl<br>RANGE = 01, 10,                          | ock minimum frequency —<br>or 11                                                               | (16/5) x<br>f <sub>ints_t</sub> |           | —       | kHz                   |       |
|                          |                                                                 | FI                                                                                             | LL                              |           |         |                       |       |
| f <sub>fll_ref</sub>     | FLL reference free                                              | luency range                                                                                   | 31.25                           | _         | 39.0625 | kHz                   |       |
| f <sub>dco</sub>         | DCO output<br>frequency range                                   | Low range (DRS = 00)<br>640 × f <sub>fll ref</sub>                                             | 20                              | 20.97     | 25      | MHz                   | 3, 4  |
|                          |                                                                 | Mid range (DRS = 01)<br>$1280 \times f_{fll_ref}$                                              | 40                              | 41.94     | 48      | MHz                   |       |
| f <sub>dco_t_DMX3</sub>  | DCO output<br>frequency                                         | Low range (DRS = 00)<br>732 × f <sub>fll_ref</sub>                                             | _                               | 23.99     | _       | MHz                   | 5, 6  |
|                          |                                                                 | Mid range (DRS = 01)<br>$1464 \times f_{fll_ref}$                                              | _                               | 47.97     | _       | MHz                   |       |
| J <sub>cyc_fll</sub>     | FLL period jitter<br>• f <sub>VCO</sub> = 48 MI                 | Hz                                                                                             | _                               | 180       | —       | ps                    | 7     |
| t <sub>fll acquire</sub> | FLL target frequen                                              | ncy acquisition time                                                                           | _                               | _         | 1       | ms                    | 8     |
|                          | -                                                               | P                                                                                              | LL                              |           |         |                       |       |
| f <sub>vco</sub>         | VCO operating fre                                               | quency                                                                                         | 48.0                            | _         | 100     | MHz                   |       |
| I <sub>pll</sub>         | PLL operating curr<br>PLL at 96 M<br>2 MHz, VDI                 | rent<br>Hz (f <sub>osc_hi_1</sub> = 8 MHz, f <sub>pll_ref</sub> =<br>/ multiplier = 48)        | _                               | 1060      | _       | μΑ                    | 9     |
| I <sub>pll</sub>         | PLL operating curr<br>PLL at 48 M<br>2 MHz, VDIV                | rent<br>Hz (f <sub>osc_hi_1</sub> = 8 MHz, f <sub>pll_ref</sub> =<br>/ multiplier = 24)        | _                               | 600       | _       | μΑ                    | 9     |
| f <sub>pll_ref</sub>     | PLL reference free                                              | quency range                                                                                   | 2.0                             | _         | 4.0     | MHz                   |       |
| J <sub>cyc_pll</sub>     | PLL period jitter (F                                            | RMS)                                                                                           |                                 |           |         |                       | 10    |
|                          | • f <sub>vco</sub> = 48 MH                                      | z                                                                                              | _                               | 120       | —       | ps                    |       |
|                          | • f <sub>vco</sub> = 100 M                                      | Hz                                                                                             | —                               | 50        | —       | ps                    |       |



| Symbol                       | Description                                                                                            | Min. | Тур.            | Max. | Unit | Notes |
|------------------------------|--------------------------------------------------------------------------------------------------------|------|-----------------|------|------|-------|
|                              | • 24 MHz                                                                                               | _    | 1.5             | —    | mA   |       |
|                              | • 32 MHz                                                                                               |      |                 |      |      |       |
| IDDOSC                       | Supply current — high gain mode (HGO=1)                                                                |      |                 |      |      | 1     |
|                              | • 32 kHz                                                                                               | —    | 25              | _    | μA   |       |
|                              | • 4 MHz                                                                                                | —    | 400             | _    | μA   |       |
|                              | • 8 MHz (RANGE=01)                                                                                     | —    | 500             | _    | μA   |       |
|                              | • 16 MHz                                                                                               | —    | 2.5             | _    | mA   |       |
|                              | • 24 MHz                                                                                               | —    | 3               | _    | mA   |       |
|                              | • 32 MHz                                                                                               | —    | 4               | _    | mA   |       |
| C <sub>x</sub>               | EXTAL load capacitance                                                                                 | _    | _               | _    |      | 2, 3  |
| Cy                           | XTAL load capacitance                                                                                  | _    |                 | —    |      | 2, 3  |
| R <sub>F</sub>               | Feedback resistor — low-frequency, low-power mode (HGO=0)                                              | _    | _               |      | MΩ   | 2, 4  |
|                              | Feedback resistor — low-frequency, high-gain mode (HGO=1)                                              | —    | 10              | _    | MΩ   |       |
|                              | Feedback resistor — high-frequency, low-power mode (HGO=0)                                             | _    | _               | _    | MΩ   |       |
|                              | Feedback resistor — high-frequency, high-gain mode (HGO=1)                                             | _    | 1               |      | MΩ   |       |
| R <sub>S</sub>               | Series resistor — low-frequency, low-power mode (HGO=0)                                                | _    | —               |      | kΩ   |       |
|                              | Series resistor — low-frequency, high-gain mode (HGO=1)                                                | _    | 200             |      | kΩ   |       |
|                              | Series resistor — high-frequency, low-power mode (HGO=0)                                               | _    | _               |      | kΩ   |       |
|                              | Series resistor — high-frequency, high-gain<br>mode (HGO=1)                                            |      |                 |      |      |       |
|                              |                                                                                                        | _    | 0               | _    | kΩ   |       |
| V <sub>pp</sub> <sup>5</sup> | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — low-frequency, low-power mode<br>(HGO=0)  | _    | 0.6             |      | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — low-frequency, high-gain mode<br>(HGO=1)  | _    | V <sub>DD</sub> | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — high-frequency, low-power mode<br>(HGO=0) |      | 0.6             | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — high-frequency, high-gain mode<br>(HGO=1) | _    | V <sub>DD</sub> | _    | V    |       |

| Table 19. | <b>Oscillator DC electrical s</b> | pecifications ( | (continued) | 1 |
|-----------|-----------------------------------|-----------------|-------------|---|
|-----------|-----------------------------------|-----------------|-------------|---|

V<sub>DD</sub>=3.3 V, Temperature =25 °C
 See crystal or resonator manufacturer's recommendation



### 3.4.1.1 Flash timing specifications — program and erase

The following specifications represent the amount of time the internal charge pumps are active and do not include command overhead.

| Symbol                | Description                        | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|------------------------------------|------|------|------|------|-------|
| t <sub>hvpgm4</sub>   | Longword Program high-voltage time | _    | 7.5  | 18   | μs   |       |
| t <sub>hversscr</sub> | Sector Erase high-voltage time     | _    | 13   | 113  | ms   | 1     |
| t <sub>hversall</sub> | Erase All high-voltage time        | _    | 52   | 452  | ms   | 1     |

Table 21. NVM program/erase timing specifications

1. Maximum time based on expectations at cycling end-of-life.

#### 3.4.1.2 Flash timing specifications — commands Table 22. Flash command timing specifications

| Symbol                | Description                                      | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|--------------------------------------------------|------|------|------|------|-------|
| t <sub>rd1sec1k</sub> | Read 1s Section execution time (flash sector)    | —    | —    | 60   | μs   | 1     |
| t <sub>pgmchk</sub>   | Program Check execution time                     | —    |      | 45   | μs   | 1     |
| t <sub>rdrsrc</sub>   | t <sub>rdrsrc</sub> Read Resource execution time |      | —    | 30   | μs   | 1     |
| t <sub>pgm4</sub>     | Program Longword execution time                  | —    | 65   | 145  | μs   | —     |
| t <sub>ersscr</sub>   | Erase Flash Sector execution time                | —    | 14   | 114  | ms   | 2     |
| t <sub>rd1all</sub>   | Read 1s All Blocks execution time                | —    | —    | 1.8  | ms   | —     |
| t <sub>rdonce</sub>   | Read Once execution time                         | —    | —    | 25   | μs   | 1     |
| t <sub>pgmonce</sub>  | Program Once execution time                      | —    | 65   | —    | μs   | —     |
| t <sub>ersall</sub>   | Erase All Blocks execution time                  | —    | 88   | 650  | ms   | 2     |
| t <sub>vfykey</sub>   | Verify Backdoor Access Key execution time        | —    | —    | 30   | μs   | 1     |

1. Assumes 25 MHz flash clock frequency.

2. Maximum times for erase parameters based on expectations at cycling end-of-life.

#### 3.4.1.3 Flash high voltage current behaviors Table 23. Flash high voltage current behaviors

| Symbol              | Description                                                              | Min. | Тур. | Max. | Unit |
|---------------------|--------------------------------------------------------------------------|------|------|------|------|
| I <sub>DD_PGM</sub> | Average current adder during high voltage<br>flash programming operation | —    | 2.5  | 6.0  | mA   |
| I <sub>DD_ERS</sub> | Average current adder during high voltage flash erase operation          |      | 1.5  | 4.0  | mA   |



| Symbol            | Description                       | Conditions                                                       | Min.   | Typ. <sup>1</sup> | Max.             | Unit | Notes |
|-------------------|-----------------------------------|------------------------------------------------------------------|--------|-------------------|------------------|------|-------|
| V <sub>ADIN</sub> | Input voltage                     | 16-bit differential mode                                         | VREFL  | _                 | 31/32 *<br>VREFH | V    | _     |
|                   |                                   | All other modes                                                  | VREFL  | _                 | VREFH            |      |       |
| C <sub>ADIN</sub> | Input                             | 16-bit mode                                                      | _      | 8                 | 10               | pF   | _     |
|                   | capacitance                       | <ul> <li>8-bit / 10-bit / 12-bit<br/>modes</li> </ul>            | —      | 4                 | 5                |      |       |
| R <sub>ADIN</sub> | Input series<br>resistance        |                                                                  | —      | 2                 | 5                | kΩ   | _     |
| R <sub>AS</sub>   | Analog source                     | 13-bit / 12-bit modes                                            |        |                   |                  |      | 4     |
|                   | resistance<br>(external)          | f <sub>ADCK</sub> < 4 MHz                                        | —      | _                 | 5                | kΩ   |       |
| f <sub>ADCK</sub> | ADC conversion<br>clock frequency | ≤ 13-bit mode                                                    | 1.0    | _                 | 18.0             | MHz  | 5     |
| f <sub>ADCK</sub> | ADC conversion<br>clock frequency | 16-bit mode                                                      | 2.0    |                   | 12.0             | MHz  | 5     |
| C <sub>rate</sub> | ADC conversion                    | ≤ 13-bit modes                                                   |        |                   |                  |      | 6     |
|                   | rate                              | No ADC hardware averaging                                        | 20.000 | —                 | 818.330          | Ksps |       |
|                   |                                   | Continuous conversions<br>enabled, subsequent<br>conversion time |        |                   |                  |      |       |
| C <sub>rate</sub> | ADC conversion                    | 16-bit mode                                                      |        |                   |                  |      | 6     |
|                   | rate                              | No ADC hardware averaging                                        | 37.037 | —                 | 461.467          | Ksps |       |
|                   |                                   | Continuous conversions<br>enabled, subsequent<br>conversion time |        |                   |                  |      |       |

| Table 25. | 16-bit ADC | operating | conditions | (continued) | ) |
|-----------|------------|-----------|------------|-------------|---|
|-----------|------------|-----------|------------|-------------|---|

- 1. Typical values assume  $V_{DDA}$  = 3.0 V, Temp = 25 °C,  $f_{ADCK}$  = 1.0 MHz, unless otherwise stated. Typical values are for reference only, and are not tested in production.
- 2. DC potential difference.
- For packages without dedicated VREFH and VREFL pins, V<sub>REFH</sub> is internally tied to V<sub>DDA</sub>, and V<sub>REFL</sub> is internally tied to V<sub>SSA</sub>.
- 4. This resistance is external to MCU. To achieve the best results, the analog source resistance must be kept as low as possible. The results in this data sheet were derived from a system that had < 8 Ω analog source resistance. The R<sub>AS</sub>/C<sub>AS</sub> time constant should be kept to < 1 ns.</p>
- 5. To use the maximum ADC conversion clock frequency, CFG2[ADHSC] must be set and CFG1[ADLPC] must be clear.
- 6. For guidelines and examples of conversion rate calculation, download the ADC calculator tool.



#### Peripheral operating requirements and behaviors



Figure 6. ADC input impedance equivalency diagram

## 3.6.1.2 16-bit ADC electrical characteristics

| Symbol               | Description                    | Conditions <sup>1</sup>     | Min.         | Typ. <sup>2</sup> | Max.            | Unit             | Notes                |
|----------------------|--------------------------------|-----------------------------|--------------|-------------------|-----------------|------------------|----------------------|
| I <sub>DDA_ADC</sub> | Supply current                 |                             | 0.215        | —                 | 1.7             | mA               | 3                    |
|                      | ADC                            | • ADLPC = 1, ADHSC =        | 1.2          | 2.4               | 3.9             | MHz              | t <sub>ADACK</sub> = |
|                      | asynchronous<br>clock source   | 0                           | 2.4          | 4.0               | 6.1             | MHz              | 1/f <sub>ADACK</sub> |
|                      |                                | • ADLPC = 1, ADHSC =        | 3.0          | 5.2               | 7.3             | MHz              |                      |
| f <sub>ADACK</sub>   |                                | • ADLPC = 0, ADHSC = 0      | 4.4          | 6.2               | 9.5             | MHz              |                      |
|                      |                                | • ADLPC = 0, ADHSC = 1      |              |                   |                 |                  |                      |
|                      | Sample Time                    | See Reference Manual chapte | r for sample | times             |                 |                  |                      |
| TUE                  | Total unadjusted               | 12-bit modes                | —            | ±4                | ±6.8            | LSB <sup>4</sup> | 5                    |
|                      | error                          | 12-bit modes                | —            | ±1.4              | ±2.1            |                  |                      |
| DNL                  | Differential non-<br>linearity | 12-bit modes                | —            | ±0.7              | -1.1 to<br>+1.9 | LSB <sup>4</sup> | 5                    |
|                      |                                | <li>&lt;12-bit modes</li>   | _            | ±0.2              | -0.3 to 0.5     |                  |                      |

| Table 26. | 16-bit ADC | characteristics | (V <sub>REFH</sub> = | $V_{DDA}$ , | $V_{REFL} = V$ | V <sub>SSA</sub> ) |
|-----------|------------|-----------------|----------------------|-------------|----------------|--------------------|
|-----------|------------|-----------------|----------------------|-------------|----------------|--------------------|



#### Peripheral operating requirements and behaviors

- 1. All accuracy numbers assume the ADC is calibrated with V<sub>REFH</sub> = V<sub>DDA</sub>
- 2. Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 2.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.
- 3. The ADC supply current depends on the ADC conversion clock speed, conversion rate and ADC\_CFG1[ADLPC] (low power). For lowest power operation, ADC\_CFG1[ADLPC] must be set, the ADC\_CFG2[ADHSC] bit must be clear with 1 MHz ADC conversion clock speed.
- 4. 1 LSB =  $(V_{\text{REFH}} V_{\text{REFL}})/2^{N}$
- 5. ADC conversion clock < 16 MHz, Max hardware averaging (AVGE = %1, AVGS = %11)
- 6. Input data is 100 Hz sine wave. ADC conversion clock < 12 MHz.
- 7. Input data is 1 kHz sine wave. ADC conversion clock < 12 MHz.
- 8. ADC conversion clock < 3 MHz







Typical ADC 16-bit Single-Ended ENOB vs ADC Clock





| Symbol             | Description                                         | Min.                  | Тур. | Max.            | Unit             |
|--------------------|-----------------------------------------------------|-----------------------|------|-----------------|------------------|
| V <sub>DD</sub>    | Supply voltage                                      | 1.71                  | _    | 3.6             | V                |
| I <sub>DDHS</sub>  | Supply current, High-speed mode (EN=1, PMODE=1)     | —                     | —    | 200             | μA               |
| I <sub>DDLS</sub>  | Supply current, low-speed mode (EN=1, PMODE=0)      | _                     | _    | 20              | μA               |
| V <sub>AIN</sub>   | Analog input voltage                                | $V_{SS} - 0.3$        | _    | V <sub>DD</sub> | V                |
| V <sub>AIO</sub>   | Analog input offset voltage                         | _                     | _    | 20              | mV               |
| V <sub>H</sub>     | Analog comparator hysteresis <sup>1</sup>           |                       |      |                 |                  |
|                    | <ul> <li>CR0[HYSTCTR] = 00</li> </ul>               | —                     | 5    | —               | mV               |
|                    | • CR0[HYSTCTR] = 01                                 | _                     | 10   | _               | mV               |
|                    | • CR0[HYSTCTR] = 10                                 | _                     | 20   | _               | mV               |
|                    | <ul> <li>CR0[HYSTCTR] = 11</li> </ul>               | —                     | 30   | _               | mV               |
| V <sub>CMPOh</sub> | Output high                                         | V <sub>DD</sub> – 0.5 | _    | _               | V                |
| V <sub>CMPOI</sub> | Output low                                          | _                     | _    | 0.5             | V                |
| t <sub>DHS</sub>   | Propagation delay, high-speed mode (EN=1, PMODE=1)  | 20                    | 50   | 200             | ns               |
| t <sub>DLS</sub>   | Propagation delay, low-speed mode (EN=1, PMODE=0)   | 80                    | 250  | 600             | ns               |
|                    | Analog comparator initialization delay <sup>2</sup> | _                     | _    | 40              | μs               |
| I <sub>DAC6b</sub> | 6-bit DAC current adder (enabled)                   | _                     | 7    | —               | μA               |
| INL                | 6-bit DAC integral non-linearity                    | -0.5                  | —    | 0.5             | LSB <sup>3</sup> |
| DNL                | 6-bit DAC differential non-linearity                | -0.3                  |      | 0.3             | LSB              |

### 3.6.2 CMP and 6-bit DAC electrical specifications Table 27. Comparator and 6-bit DAC electrical specifications

1. Typical hysteresis is measured with input voltage range limited to 0.6 to  $V_{DD}$ -0.6 V.

 Comparator initialization delay is defined as the time between software writes to change control inputs (Writes to CMP\_DACCR[DACEN], CMP\_DACCR[VRSEL], CMP\_DACCR[VOSEL], CMP\_MUXCR[PSEL], and CMP\_MUXCR[MSEL]) and the comparator output settling to a stable level.

3. 1 LSB = V<sub>reference</sub>/64



Peripheral operating requirements and behaviors

### 3.6.3.2 12-bit DAC operating behaviors Table 29. 12-bit DAC operating behaviors

| Symbol                | Description                                                                            | Min.                      | Тур.     | Max.              | Unit   | Notes |
|-----------------------|----------------------------------------------------------------------------------------|---------------------------|----------|-------------------|--------|-------|
| I <sub>DDA_DACL</sub> | Supply current — low-power mode                                                        | _                         | —        | 250               | μΑ     |       |
| I <sub>DDA_DACH</sub> | Supply current — high-speed mode                                                       | _                         | —        | 900               | μΑ     |       |
| t <sub>DACLP</sub>    | Full-scale settling time (0x080 to 0xF7F) —<br>low-power mode                          | —                         | 100      | 200               | μs     | 1     |
| t <sub>DACHP</sub>    | Full-scale settling time (0x080 to 0xF7F) — high-power mode                            | _                         | 15       | 30                | μs     | 1     |
| t <sub>CCDACLP</sub>  | Code-to-code settling time (0xBF8 to<br>0xC08) — low-power mode and high-speed<br>mode | _                         | 0.7      | 1                 | μs     | 1     |
| V <sub>dacoutl</sub>  | DAC output voltage range low — high-<br>speed mode, no load, DAC set to 0x000          |                           | —        | 100               | mV     |       |
| V <sub>dacouth</sub>  | DAC output voltage range high — high-<br>speed mode, no load, DAC set to 0xFFF         | V <sub>DACR</sub><br>-100 | _        | V <sub>DACR</sub> | mV     |       |
| INL                   | Integral non-linearity error — high speed mode                                         | _                         | _        | ±8                | LSB    | 2     |
| DNL                   | Differential non-linearity error — V <sub>DACR</sub> > 2<br>V                          | _                         | _        | ±1                | LSB    | 3     |
| DNL                   | Differential non-linearity error — V <sub>DACR</sub> = VREF_OUT                        | _                         | _        | ±1                | LSB    | 4     |
| VOFFSET               | Offset error                                                                           | —                         | ±0.4     | ±0.8              | %FSR   | 5     |
| E <sub>G</sub>        | Gain error                                                                             | —                         | ±0.1     | ±0.6              | %FSR   | 5     |
| PSRR                  | Power supply rejection ratio, $V_{DDA} \ge 2.4 V$                                      | 60                        | —        | 90                | dB     |       |
| T <sub>CO</sub>       | Temperature coefficient offset voltage                                                 | —                         | 3.7      | _                 | μV/C   | 6     |
| T <sub>GE</sub>       | Temperature coefficient gain error                                                     | _                         | 0.000421 | _                 | %FSR/C |       |
| Rop                   | Output resistance (load = $3 \text{ k}\Omega$ )                                        | _                         | —        | 250               | Ω      |       |
| SR                    | Slew rate -80h $\rightarrow$ F7Fh $\rightarrow$ 80h                                    |                           |          |                   | V/µs   |       |
|                       | <ul> <li>High power (SP<sub>HP</sub>)</li> </ul>                                       | 1.2                       | 1.7      | —                 |        |       |
|                       | • Low power (SP <sub>LP</sub> )                                                        | 0.05                      | 0.12     | —                 |        |       |
| BW                    | 3dB bandwidth                                                                          |                           |          |                   | kHz    |       |
|                       | • High power (SP <sub>HP</sub> )                                                       | 550                       | _        | —                 |        |       |
|                       | <ul> <li>Low power (SP<sub>LP</sub>)</li> </ul>                                        | 40                        | _        | —                 |        |       |

1. Settling within  $\pm 1$  LSB

2. The INL is measured for 0 + 100 mV to  $V_{DACR}$  –100 mV

3. The DNL is measured for 0 + 100 mV to  $V_{\text{DACR}}$  –100 mV

4. The DNL is measured for 0 + 100 mV to  $V_{DACR}$  –100 mV with  $V_{DDA}$  > 2.4 V 5. Calculated by a best fit curve from  $V_{SS}$  + 100 mV to  $V_{DACR}$  – 100 mV

6. V<sub>DDA</sub> = 3.0 V, reference select set for V<sub>DDA</sub> (DACx\_CO:DACRFS = 1), high power mode (DACx\_CO:LPEN = 0), DAC set to 0x800, temperature range is across the full range of the device

34



| Num. | Symbol          | Description                   | Min. | Max.                     | Unit | Note |
|------|-----------------|-------------------------------|------|--------------------------|------|------|
| 8    | t <sub>v</sub>  | Data valid (after SPSCK edge) | —    | 52                       | ns   | —    |
| 9    | t <sub>HO</sub> | Data hold time (outputs)      | 0    | _                        | ns   |      |
| 10   | t <sub>RI</sub> | Rise time input               | —    | t <sub>periph</sub> - 25 | ns   |      |
|      | t <sub>FI</sub> | Fall time input               |      |                          |      |      |
| 11   | t <sub>RO</sub> | Rise time output              | —    | 36                       | ns   |      |
|      | t <sub>FO</sub> | Fall time output              |      |                          |      |      |

Table 32. SPI master mode timing on slew rate enabled pads (continued)

- 1. For SPI0  $f_{periph}$  is the bus clock ( $f_{BUS}$ ). For SPI1  $f_{periph}$  is the system clock ( $f_{SYS}$ ).
- 2.  $t_{periph} = 1/f_{periph}$



1. If configured as an output.

2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

#### Figure 13. SPI master mode timing (CPHA = 0)



| Num. | Symbol              | Description                    | Min.                     | Max.                     | Unit                | Note |
|------|---------------------|--------------------------------|--------------------------|--------------------------|---------------------|------|
| 1    | f <sub>op</sub>     | Frequency of operation         | 0                        | f <sub>periph</sub> /4   | Hz                  | 1    |
| 2    | t <sub>SPSCK</sub>  | SPSCK period                   | 4 x t <sub>periph</sub>  | _                        | ns                  | 2    |
| 3    | t <sub>Lead</sub>   | Enable lead time               | 1                        | _                        | t <sub>periph</sub> | —    |
| 4    | t <sub>Lag</sub>    | Enable lag time                | 1                        | _                        | t <sub>periph</sub> |      |
| 5    | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>periph</sub> - 30 | _                        | ns                  |      |
| 6    | t <sub>SU</sub>     | Data setup time (inputs)       | 2                        | _                        | ns                  | —    |
| 7    | t <sub>HI</sub>     | Data hold time (inputs)        | 7                        | _                        | ns                  |      |
| 8    | t <sub>a</sub>      | Slave access time              | —                        | t <sub>periph</sub>      | ns                  | 3    |
| 9    | t <sub>dis</sub>    | Slave MISO disable time        | —                        | t <sub>periph</sub>      | ns                  | 4    |
| 10   | t <sub>v</sub>      | Data valid (after SPSCK edge)  | —                        | 122                      | ns                  | —    |
| 11   | t <sub>HO</sub>     | Data hold time (outputs)       | 0                        | _                        | ns                  |      |
| 12   | t <sub>RI</sub>     | Rise time input                | —                        | t <sub>periph</sub> - 25 | ns                  | —    |
|      | t <sub>FI</sub>     | Fall time input                |                          |                          |                     |      |
| 13   | t <sub>RO</sub>     | Rise time output               | —                        | 36                       | ns                  | —    |
|      | t <sub>FO</sub>     | Fall time output               | 1                        |                          |                     |      |

Table 34. SPI slave mode timing on slew rate enabled pads

1. For SPI0  $f_{periph}$  is the bus clock ( $f_{BUS}$ ). For SPI1  $f_{periph}$  is the system clock ( $f_{SYS}$ ).

- 2.  $t_{periph} = 1/f_{periph}$
- 3. Time to data active from high-impedance state
- 4. Hold time to high-impedance state







| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |
| S1   | I2S_MCLK cycle time                                               | 62.5 | —    | ns          |
| S2   | I2S_MCLK pulse width high/low                                     | 45%  | 55%  | MCLK period |
| S3   | I2S_TX_BCLK/I2S_RX_BCLK cycle time (output)                       | 250  | —    | ns          |
| S4   | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low                      | 45%  | 55%  | BCLK period |
| S5   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output valid   | _    | 45   | ns          |
| S6   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output invalid |      | -    | ns          |
| S7   | I2S_TX_BCLK to I2S_TXD valid                                      | —    | 45   | ns          |
| S8   | I2S_TX_BCLK to I2S_TXD invalid                                    |      | —    | ns          |
| S9   | I2S_RXD/I2S_RX_FS input setup before<br>I2S_RX_BCLK               |      | -    | ns          |
| S10  | I2S_RXD/I2S_RX_FS input hold after I2S_RX_BCLK                    | 0    | —    | ns          |

# Table 38. I2S/SAI master mode timing in VLPR, VLPW, and VLPS modes<br/>(full voltage range)



Figure 20. I2S/SAI timing — master modes

# Table 39.I2S/SAI slave mode timing in VLPR, VLPW, and VLPS modes (full<br/>voltage range)

| Num. | Characteristic                             | Min. | Max. | Unit |
|------|--------------------------------------------|------|------|------|
|      | Operating voltage                          | 1.71 | 3.6  | V    |
| S11  | I2S_TX_BCLK/I2S_RX_BCLK cycle time (input) | 250  |      | ns   |



| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
| S12  | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low (input)              | 45%  | 55%  | MCLK period |
| S13  | I2S_TX_FS/I2S_RX_FS input setup before<br>I2S_TX_BCLK/I2S_RX_BCLK | 30   | -    | ns          |
| S14  | I2S_TX_FS/I2S_RX_FS input hold after<br>I2S_TX_BCLK/I2S_RX_BCLK   |      | _    | ns          |
| S15  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output valid                     | —    |      | ns          |
| S16  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid                   | 0    | —    | ns          |
| S17  | I2S_RXD setup before I2S_RX_BCLK                                  | 30   | —    | ns          |
| S18  | I2S_RXD hold after I2S_RX_BCLK                                    |      | —    | ns          |
| S19  | I2S_TX_FS input assertion to I2S_TXD output valid <sup>1</sup>    | —    | 72   | ns          |

# Table 39. I2S/SAI slave mode timing in VLPR, VLPW, and VLPS modes (full voltage range) (continued)

1. Applies to first bit in each frame and only if the TCR4[FSE] bit is clear





## 3.9 Human-machine interfaces (HMI)

## 3.9.1 TSI electrical specifications

#### Table 40. TSI electrical specifications

| Symbol   | Description                         | Min. | Тур. | Max. | Unit |
|----------|-------------------------------------|------|------|------|------|
| TSI_RUNF | Fixed power consumption in run mode | _    | 100  | _    | μA   |



| Symbol    | Description                                                                        | Min. | Тур. | Max. | Unit |
|-----------|------------------------------------------------------------------------------------|------|------|------|------|
| TSI_RUNV  | Variable power consumption in run mode (depends on oscillator's current selection) | 1.0  |      | 128  | μA   |
| TSI_EN    | Power consumption in enable mode                                                   | —    | 100  | _    | μA   |
| TSI_DIS   | Power consumption in disable mode                                                  |      | 1.2  | _    | μA   |
| TSI_TEN   | TSI analog enable time                                                             | —    | 66   | _    | μs   |
| TSI_CREF  | TSI reference capacitor                                                            | —    | 1.0  | _    | pF   |
| TSI_DVOLT | Voltage variation of VP & VM around nominal values                                 | 0.19 |      | 1.03 | V    |

### Table 40. TSI electrical specifications (continued)

# 4 Dimensions

## 4.1 Obtaining package dimensions

Package dimensions are provided in package drawings.

To find a package drawing, go to **freescale.com** and perform a keyword search for the drawing's document number:

| If you want the drawing for this package | Then use this document number |  |  |
|------------------------------------------|-------------------------------|--|--|
| 32-pin QFN                               | 98ASA00473D                   |  |  |
| 48-pin QFN                               | 98ASA00466D                   |  |  |
| 64-pin LQFP                              | 98ASS23234W                   |  |  |

# 5 Pinout

# 5.1 KL26 Signal Multiplexing and Pin Assignments

The following table shows the signals available on each pin and the locations of these pins on the devices supported by this document. The Port Control Module is responsible for selecting which ALT functionality is available on each pin.

| 64<br>LQFP | 48<br>QFN | 32<br>QFN | Pin Name | Default                             | ALT0                                | ALT1  | ALT2      | ALT3     | ALT4           | ALT5      | ALT6             | ALT7    |
|------------|-----------|-----------|----------|-------------------------------------|-------------------------------------|-------|-----------|----------|----------------|-----------|------------------|---------|
| 1          | -         | 1         | PTE0     | DISABLED                            |                                     | PTE0  | SPI1_MISO | UART1_TX | RTC_<br>CLKOUT | CMP0_OUT  | I2C1_SDA         |         |
| 2          | _         | _         | PTE1     | DISABLED                            |                                     | PTE1  | SPI1_MOSI | UART1_RX |                | SPI1_MISO | I2C1_SCL         |         |
| 3          | 1         | _         | VDD      | VDD                                 | VDD                                 |       |           |          |                |           |                  |         |
| 4          | 2         | 2         | VSS      | VSS                                 | VSS                                 |       |           |          |                |           |                  |         |
| 5          | 3         | 3         | USB0_DP  | USB0_DP                             | USB0_DP                             |       |           |          |                |           |                  |         |
| 6          | 4         | 4         | USB0_DM  | USB0_DM                             | USB0_DM                             |       |           |          |                |           |                  |         |
| 7          | 5         | 5         | VOUT33   | VOUT33                              | VOUT33                              |       |           |          |                |           |                  |         |
| 8          | 6         | 6         | VREGIN   | VREGIN                              | VREGIN                              |       |           |          |                |           |                  |         |
| 9          | 7         | -         | PTE20    | ADC0_DP0/<br>ADC0_SE0               | ADC0_DP0/<br>ADC0_SE0               | PTE20 |           | TPM1_CH0 | UART0_TX       |           |                  |         |
| 10         | 8         | -         | PTE21    | ADC0_DM0/<br>ADC0_SE4a              | ADC0_DM0/<br>ADC0_SE4a              | PTE21 |           | TPM1_CH1 | UART0_RX       |           |                  |         |
| 11         | -         | -         | PTE22    | ADC0_DP3/<br>ADC0_SE3               | ADC0_DP3/<br>ADC0_SE3               | PTE22 |           | TPM2_CH0 | UART2_TX       |           |                  |         |
| 12         | _         | _         | PTE23    | ADC0_DM3/<br>ADC0_SE7a              | ADC0_DM3/<br>ADC0_SE7a              | PTE23 |           | TPM2_CH1 | UART2_RX       |           |                  |         |
| 13         | 9         | 7         | VDDA     | VDDA                                | VDDA                                |       |           |          |                |           |                  |         |
| 14         | 10        | _         | VREFH    | VREFH                               | VREFH                               |       |           |          |                |           |                  |         |
| 15         | 11        | _         | VREFL    | VREFL                               | VREFL                               |       |           |          |                |           |                  |         |
| 16         | 12        | 8         | VSSA     | VSSA                                | VSSA                                |       |           |          |                |           |                  |         |
| 17         | 13        | -         | PTE29    | CMP0_IN5/<br>ADC0_SE4b              | CMP0_IN5/<br>ADC0_SE4b              | PTE29 |           | TPM0_CH2 | TPM_CLKIN0     |           |                  |         |
| 18         | 14        | 9         | PTE30    | DAC0_OUT/<br>ADC0_SE23/<br>CMP0_IN4 | DAC0_OUT/<br>ADC0_SE23/<br>CMP0_IN4 | PTE30 |           | TPM0_CH3 | TPM_CLKIN1     |           |                  |         |
| 19         | _         | _         | PTE31    | DISABLED                            |                                     | PTE31 |           | TPM0_CH4 |                |           |                  |         |
| 20         | 15        | _         | PTE24    | DISABLED                            |                                     | PTE24 |           | TPM0_CH0 |                | I2C0_SCL  |                  |         |
| 21         | 16        | _         | PTE25    | DISABLED                            |                                     | PTE25 |           | TPM0_CH1 |                | I2C0_SDA  |                  |         |
| 22         | 17        | 10        | PTA0     | SWD_CLK                             | TSI0_CH1                            | PTA0  |           | TPM0_CH5 |                |           |                  | SWD_CLK |
| 23         | 18        | 11        | PTA1     | DISABLED                            | TSI0_CH2                            | PTA1  | UART0_RX  | TPM2_CH0 |                |           |                  |         |
| 24         | 19        | 12        | PTA2     | DISABLED                            | TSI0_CH3                            | PTA2  | UART0_TX  | TPM2_CH1 |                |           |                  |         |
| 25         | 20        | 13        | PTA3     | SWD_DIO                             | TSI0_CH4                            | PTA3  | I2C1_SCL  | TPM0_CH0 |                |           |                  | SWD_DIO |
| 26         | 21        | 14        | PTA4     | NMI_b                               | TSI0_CH5                            | PTA4  | I2C1_SDA  | TPM0_CH1 |                |           |                  | NMI_b   |
| 27         | -         | -         | PTA5     | DISABLED                            |                                     | PTA5  | USB_CLKIN | TPM0_CH2 |                |           | I2S0_TX_<br>BCLK |         |
| 28         | -         | -         | PTA12    | DISABLED                            |                                     | PTA12 |           | TPM1_CH0 |                |           | I2S0_TXD0        |         |
| 29         | -         | -         | PTA13    | DISABLED                            |                                     | PTA13 |           | TPM1_CH1 |                |           | I2S0_TX_FS       |         |
| 30         | 22        | 15        | VDD      | VDD                                 | VDD                                 |       |           |          |                |           |                  |         |
| 31         | 23        | 16        | VSS      | VSS                                 | VSS                                 |       |           |          |                |           |                  |         |
| 32         | 24        | 17        | PTA18    | EXTAL0                              | EXTAL0                              | PTA18 |           | UART1_RX | TPM_CLKIN0     |           |                  |         |
| 33         | 25        | 18        | PTA19    | XTALO                               | XTALO                               | PTA19 |           | UART1_TX | TPM_CLKIN1     |           | LPTMR0_<br>ALT1  |         |

Kinetis KL26 Sub-Family, Rev5 08/2014.



Figure 22. KL26 64-pin LQFP pinout diagram





## 8.4 Definition: Rating

A *rating* is a minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure:

- Operating ratings apply during operation of the chip.
- *Handling ratings* apply when the chip is not powered.

## 8.4.1 Example

This is an example of an operating rating:

| Symbol          | Description               | Min. | Max. | Unit |
|-----------------|---------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply voltage | -0.3 | 1.2  | V    |

## 8.5 Result of exceeding a rating

