Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M0+ | | Core Size | 32-Bit Single-Core | | Speed | 48MHz | | Connectivity | I <sup>2</sup> C, LINbus, SPI, UART/USART, USB, USB OTG | | Peripherals | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, LVD, POR, PWM, WDT | | Number of I/O | 50 | | Program Memory Size | 64KB (64K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 8K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V | | Data Converters | A/D - 16bit; D/A - 12bit | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 105°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-LQFP | | Supplier Device Package | 64-LQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mkl26z64vlh4 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### Security and integrity modules • 80-bit unique identification number per chip #### **Ordering Information** | Part Number | Memory | | Maximum number of I\O's | |---------------|------------|-----------|-------------------------| | | Flash (KB) | SRAM (KB) | | | MKL26Z32VFM4 | 32 | 4 | 23 | | MKL26Z64VFM4 | 64 | 8 | 23 | | MKL26Z128VFM4 | 128 | 16 | 23 | | MKL26Z32VFT4 | 32 | 4 | 36 | | MKL26Z64VFT4 | 64 | 8 | 36 | | MKL26Z128VFT4 | 128 | 16 | 36 | | MKL26Z32VLH4 | 32 | 4 | 50 | | MKL26Z64VLH4 | 64 | 8 | 50 | | MKL26Z128VLH4 | 128 | 16 | 50 | #### **Related Resources** | Туре | Description | Resource | |---------------------|----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------| | Selector Guide | The Freescale Solution Advisor is a web-based tool that features interactive application wizards and a dynamic product selector. | Solution Advisor | | Reference<br>Manual | The Reference Manual contains a comprehensive description of the structure and function (operation) of a device. | KL26P64M48SF5RM <sup>1</sup> | | Data Sheet | The Data Sheet includes electrical characteristics and signal connections. | KL26P64M48SF5 <sup>1</sup> | | Chip Errata | The chip mask set Errata provides additional or corrective information for a particular device mask set. | KINETIS_L_xN15J <sup>2</sup> | | Package | Package dimensions are provided in package drawings. | QFN 32-pin: 98ASA00473D1 | | drawing | | QFN 48-pin: 98ASA00466D <sup>1</sup> | | | | LQFP 64-pin: 98ASS23234W <sup>1</sup> | - 1. To find the associated resource, go to http://www.freescale.com and perform a search using this term. - 2. To find the associated resource, go to http://www.freescale.com and perform a search using this term with the "x" replaced by the revision of the device you are using. Table 7. Voltage and current operating behaviors (continued) | Symbol | Description | Min. | Max. | Unit | Notes | |------------------|--------------------------------------------------------------------------------------|------|-------|------|-------| | V <sub>OL</sub> | Output low voltage — Normal drive pad | | | | 1 | | | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OL} = 5 \text{ mA}$ | _ | 0.5 | V | | | | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OL</sub> = 2.5 mA | _ | 0.5 | V | | | V <sub>OL</sub> | Output low voltage — High drive pad | | | | 1 | | | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OL} = 20 \text{ mA}$ | _ | 0.5 | V | | | | • 1.71 V ≤ V <sub>DD</sub> ≤ 2.7 V, I <sub>OL</sub> = 10 mA | _ | 0.5 | V | | | I <sub>OLT</sub> | Output low current total for all ports | _ | 100 | mA | | | I <sub>IN</sub> | Input leakage current (per pin) for full temperature range | _ | 1 | μA | 3 | | I <sub>IN</sub> | Input leakage current (per pin) at 25 °C | _ | 0.025 | μΑ | 3 | | I <sub>IN</sub> | Input leakage current (total all pins) for full temperature range | _ | 65 | μA | 3 | | l <sub>OZ</sub> | Hi-Z (off-state) leakage current (per pin) | _ | 1 | μΑ | | | R <sub>PU</sub> | Internal pullup resistors | 20 | 50 | kΩ | 4 | <sup>1.</sup> PTB0, PTB1, PTD6, and PTD7 I/O have both high drive and normal drive capability selected by the associated PTx\_PCRn[DSE] control bit. All other GPIOs are normal drive only. #### 2.2.4 Power mode transition operating behaviors All specifications except $t_{POR}$ and VLLSx $\rightarrow$ RUN recovery times in the following table assume this clock configuration: - CPU and system clocks = 48 MHz - Bus and flash clock = 24 MHz - FEI clock mode POR and VLLSx→RUN recovery use FEI clock mode at the default CPU and system frequency of 21 MHz, and a bus and flash clock frequency of 10.5 MHz. Table 8. Power mode transition operating behaviors | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|-------| | t <sub>POR</sub> | After a POR event, amount of time from the point $V_{DD}$ reaches 1.8 V to execution of the first instruction across the operating temperature range of the chip. | _ | _ | 300 | μs | 1 | <sup>2.</sup> The reset pin only contains an active pull down device when configured as the RESET signal or as a GPIO. When configured as a GPIO output, it acts as a pseudo open drain output. <sup>3.</sup> Measured at V<sub>DD</sub> = 3.6 V <sup>4.</sup> Measured at V<sub>DD</sub> supply voltage = V<sub>DD</sub> min and Vinput = V<sub>SS</sub> Table 9. Power consumption operating behaviors (continued) | Symbol | Description | Temp. | Тур. | Max | Unit | Note | |-----------------------|----------------------------------------------|-----------|-------|-------|------|------| | | | at 85 °C | 21.13 | 39.13 | μΑ | | | | | at 105 °C | 45.85 | 85.45 | μΑ | | | I <sub>DD_LLS</sub> | Low leakage stop mode current at 3.0 | at 25 °C | 1.98 | 2.65 | μΑ | _ | | | V | at 50 °C | 3.13 | 4.35 | μΑ | | | | | at 70 °C | 5.65 | 8.34 | μΑ | | | | | at 85 °C | 9.58 | 14.29 | μΑ | | | | | at 105 °C | 20.52 | 31.74 | μΑ | | | I <sub>DD_VLLS3</sub> | Very low-leakage stop mode 3 current | at 25 °C | 1.46 | 2.06 | μΑ | _ | | | at 3.0 V | at 50 °C | 2.29 | 3.22 | μΑ | | | | | at 70 °C | 4.10 | 5.90 | μΑ | | | | | at 85 °C | 6.93 | 10.02 | μΑ | | | | | at 105 °C | 14.80 | 22.12 | μΑ | [ | | I <sub>DD_VLLS1</sub> | Very low-leakage stop mode 1 current at 3.0V | at 25 °C | 0.71 | 1.20 | μΑ | _ | | | | at 50 °C | 1.10 | 1.71 | μΑ | | | | | at 70 °C | 2.09 | 3.03 | μΑ | | | | | at 85 °C | 3.80 | 5.42 | μΑ | | | | | at 105 °C | 8.84 | 12.98 | μΑ | | | I <sub>DD_VLLS0</sub> | Very low-leakage stop mode 0 current | at 25 °C | 0.40 | 0.88 | μΑ | _ | | | (SMC_STOPCTRL[PORPO] = 0) at 3.0 V | at 50 °C | 0.80 | 1.40 | μΑ | | | | 3.0 V | at 70 °C | 1.79 | 2.72 | μΑ | | | | | at 85 °C | 3.50 | 5.10 | μΑ | 1 | | | | at 105 °C | 8.54 | 12.63 | μA | | | I <sub>DD_VLLS0</sub> | Very low-leakage stop mode 0 current | at 25 °C | 0.23 | 0.69 | μA | 7 | | | (SMC_STOPCTRL[PORPO] = 1) at 3.0 V | at 50 °C | 0.61 | 1.19 | μA | 1 | | | 3.0 V | at 70 °C | 1.59 | 2.50 | μA | | | | | at 85 °C | 3.30 | 4.89 | μA | | | | | at 105 °C | 8.36 | 12.41 | μA | 1 | - 1. The analog supply current is the sum of the active or disabled current for each of the analog modules on the device. See each module's specification for its supply current. - 2. MCG configured for PEE mode. CoreMark benchmark compiled using IAR 6.40 with optimization level high, optimized for balanced. - 3. MCG configured for FEI mode. - 4. Incremental current consumption from peripheral activity is not included. - 5. MCG configured for BLPI mode. CoreMark benchmark compiled using IAR 6.40 with optimization level high, optimized for balanced. - 6. MCG configured for BLPI mode. - 7. No brownout. Figure 5. Serial wire data timing # 3.2 System modules There are no specifications necessary for the device's system modules. #### 3.3 Clock modules # 3.3.1 MCG specifications Table 18. MCG specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-------------------------|------------------------------------------------------------------------------------------------------------------------|-------|--------|---------|-------------------|-------| | f <sub>ints_ft</sub> | Internal reference frequency (slow clock) — factory trimmed at nominal V <sub>DD</sub> and 25 °C | _ | 32.768 | _ | kHz | | | f <sub>ints_t</sub> | Internal reference frequency (slow clock) — user trimmed | 31.25 | _ | 39.0625 | kHz | | | $\Delta_{fdco\_res\_t}$ | Resolution of trimmed average DCO output frequency at fixed voltage and temperature — using C3[SCTRIM] and C4[SCFTRIM] | _ | ± 0.3 | ± 0.6 | %f <sub>dco</sub> | 1 | Table 18. MCG specifications (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-----------------------|---------------------------------------|--------|------|-------------------------------------|------|-------| | J <sub>acc_pll</sub> | PLL accumulated jitter over 1µs (RMS) | | | | | 10 | | | • f <sub>vco</sub> = 48 MHz | _ | 1350 | _ | ps | | | | • f <sub>vco</sub> = 100 MHz | _ | 600 | _ | ps | | | D <sub>lock</sub> | Lock entry frequency tolerance | ± 1.49 | _ | ± 2.98 | % | | | D <sub>unl</sub> | Lock exit frequency tolerance | ± 4.47 | _ | ± 5.97 | % | | | t <sub>pll_lock</sub> | Lock detector detection time | _ | _ | 150 × 10 <sup>-6</sup><br>+ 1075(1/ | S | 11 | | l | | | | f <sub>pll_ref</sub> ) | | | - This parameter is measured with the internal reference (slow clock) being used as a reference to the FLL (FEI clock mode). - 2. The deviation is relative to the factory trimmed frequency at nominal V<sub>DD</sub> and 25 °C, f<sub>ints ft</sub>. - 3. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32 = 0. - 4. The resulting system clock frequencies must not exceed their maximum specified values. The DCO frequency deviation $(\Delta f_{dco-t})$ over voltage and temperature must be considered. - 5. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32 = 1. - 6. The resulting clock frequency must not exceed the maximum specified clock frequency of the device. - 7. This specification is based on standard deviation (RMS) of period or frequency. - 8. This specification applies to any time the FLL reference source or reference divider is changed, trim value is changed, DMX32 bit is changed, DRS bits are changed, or changing from FLL disabled (BLPE, BLPI) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running. - 9. Excludes any oscillator currents that are also consuming power while PLL is in operation. - 10. This specification was obtained using a Freescale developed PCB. PLL jitter is dependent on the noise characteristics of each PCB and results will vary. - 11. This specification applies to any time the PLL VCO divider or reference divider is changed, or changing from PLL disabled (BLPE, BLPI) to PLL enabled (PBE, PEE). If a crystal/resonator is being used as the reference, this specification assumes it is already running. #### 3.3.2 Oscillator electrical specifications # 3.3.2.1 Oscillator DC electrical specifications Table 19. Oscillator DC electrical specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |--------------------|-----------------------------------------|------|------|------|------|-------| | $V_{DD}$ | Supply voltage | 1.71 | _ | 3.6 | V | | | I <sub>DDOSC</sub> | Supply current — low-power mode (HGO=0) | | | | | 1 | | | • 32 kHz | _ | 500 | _ | nA | | | | • 4 MHz | _ | 200 | _ | μΑ | | | | • 8 MHz (RANGE=01) | _ | 300 | _ | μA | | | | • 16 MHz | _ | 950 | _ | μA | | | | | _ | 1.2 | _ | mA | | Table 19. Oscillator DC electrical specifications (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |------------------------------|--------------------------------------------------------------------------------------------------|------|-----------------|------|------|-------| | | • 24 MHz | _ | 1.5 | _ | mA | | | | • 32 MHz | | | | | | | I <sub>DDOSC</sub> | Supply current — high gain mode (HGO=1) | | | | | 1 | | | • 32 kHz | _ | 25 | _ | μA | | | | • 4 MHz | _ | 400 | _ | μΑ | | | | • 8 MHz (RANGE=01) | _ | 500 | _ | μA | | | | • 16 MHz | _ | 2.5 | _ | mA | | | | • 24 MHz | _ | 3 | _ | mA | | | | • 32 MHz | _ | 4 | _ | mA | | | C <sub>x</sub> | EXTAL load capacitance | _ | _ | _ | | 2, 3 | | Су | XTAL load capacitance | _ | _ | _ | | 2, 3 | | R <sub>F</sub> | Feedback resistor — low-frequency, low-power mode (HGO=0) | _ | _ | _ | ΜΩ | 2, 4 | | | Feedback resistor — low-frequency, high-gain mode (HGO=1) | _ | 10 | _ | ΜΩ | | | | Feedback resistor — high-frequency, low-power mode (HGO=0) | _ | _ | _ | ΜΩ | | | | Feedback resistor — high-frequency, high-gain mode (HGO=1) | _ | 1 | _ | ΜΩ | | | R <sub>S</sub> | Series resistor — low-frequency, low-power mode (HGO=0) | _ | _ | _ | kΩ | | | | Series resistor — low-frequency, high-gain mode (HGO=1) | _ | 200 | _ | kΩ | | | | Series resistor — high-frequency, low-power mode (HGO=0) | _ | _ | _ | kΩ | | | | Series resistor — high-frequency, high-gain mode (HGO=1) | | | | | | | | | _ | 0 | _ | kΩ | | | V <sub>pp</sub> <sup>5</sup> | Peak-to-peak amplitude of oscillation (oscillator mode) — low-frequency, low-power mode (HGO=0) | _ | 0.6 | _ | V | | | | Peak-to-peak amplitude of oscillation (oscillator mode) — low-frequency, high-gain mode (HGO=1) | _ | V <sub>DD</sub> | _ | V | | | | Peak-to-peak amplitude of oscillation (oscillator mode) — high-frequency, low-power mode (HGO=0) | _ | 0.6 | _ | V | | | | Peak-to-peak amplitude of oscillation (oscillator mode) — high-frequency, high-gain mode (HGO=1) | _ | V <sub>DD</sub> | _ | V | | <sup>1.</sup> $V_{DD}$ =3.3 V, Temperature =25 °C 2. See crystal or resonator manufacturer's recommendation Table 25. 16-bit ADC operating conditions (continued) | Symbol | Description | Conditions | Min. | Typ. <sup>1</sup> | Max. | Unit | Notes | |-------------------|--------------------------------|------------------------------------------------------------|--------|-------------------|------------------|------|-------| | $V_{ADIN}$ | Input voltage | 16-bit differential mode | VREFL | _ | 31/32 *<br>VREFH | V | _ | | | | All other modes | VREFL | _ | VREFH | | | | $C_{ADIN}$ | Input | 16-bit mode | _ | 8 | 10 | pF | _ | | | capacitance | 8-bit / 10-bit / 12-bit<br>modes | _ | 4 | 5 | | | | R <sub>ADIN</sub> | Input series resistance | | _ | 2 | 5 | kΩ | _ | | R <sub>AS</sub> | Analog source | 13-bit / 12-bit modes | | | | | 4 | | | resistance<br>(external) | f <sub>ADCK</sub> < 4 MHz | _ | _ | 5 | kΩ | | | f <sub>ADCK</sub> | ADC conversion clock frequency | ≤ 13-bit mode | 1.0 | _ | 18.0 | MHz | 5 | | f <sub>ADCK</sub> | ADC conversion clock frequency | 16-bit mode | 2.0 | _ | 12.0 | MHz | 5 | | $C_{\text{rate}}$ | ADC conversion | ≤ 13-bit modes | | | | | 6 | | | rate | No ADC hardware averaging | 20.000 | _ | 818.330 | Ksps | | | | | Continuous conversions enabled, subsequent conversion time | | | | | | | C <sub>rate</sub> | ADC conversion | 16-bit mode | | | | | 6 | | | rate | No ADC hardware averaging | 37.037 | _ | 461.467 | Ksps | | | | | Continuous conversions enabled, subsequent conversion time | | | | | | - 1. Typical values assume $V_{DDA}$ = 3.0 V, Temp = 25 °C, $f_{ADCK}$ = 1.0 MHz, unless otherwise stated. Typical values are for reference only, and are not tested in production. - 2. DC potential difference. - 3. For packages without dedicated VREFH and VREFL pins, $V_{REFH}$ is internally tied to $V_{DDA}$ , and $V_{REFL}$ is internally tied to $V_{SSA}$ . - 4. This resistance is external to MCU. To achieve the best results, the analog source resistance must be kept as low as possible. The results in this data sheet were derived from a system that had < 8 $\Omega$ analog source resistance. The $R_{AS}/C_{AS}$ time constant should be kept to < 1 ns. - 5. To use the maximum ADC conversion clock frequency, CFG2[ADHSC] must be set and CFG1[ADLPC] must be clear. - 6. For guidelines and examples of conversion rate calculation, download the ADC calculator tool. Figure 6. ADC input impedance equivalency diagram #### 3.6.1.2 16-bit ADC electrical characteristics Table 26. 16-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ ) | Symbol | Description | Conditions <sup>1</sup> | Min. | Typ. <sup>2</sup> | Max. | Unit | Notes | |----------------------|--------------------------------|-----------------------------|--------------|-------------------|-----------------|------------------|----------------------| | I <sub>DDA_ADC</sub> | Supply current | | 0.215 | _ | 1.7 | mA | 3 | | | ADC | • ADLPC = 1, ADHSC = | 1.2 | 2.4 | 3.9 | MHz | t <sub>ADACK</sub> = | | | asynchronous<br>clock source | 0 | 2.4 | 4.0 | 6.1 | MHz | 1/f <sub>ADACK</sub> | | | Clock Source | • ADLPC = 1, ADHSC = 1 | 3.0 | 5.2 | 7.3 | MHz | | | f <sub>ADACK</sub> | | • ADLPC = 0, ADHSC = 0 | 4.4 | 6.2 | 9.5 | MHz | | | | | • ADLPC = 0, ADHSC = 1 | | | | | | | | Sample Time | See Reference Manual chapte | r for sample | times | | | | | TUE | Total unadjusted | 12-bit modes | _ | ±4 | ±6.8 | LSB <sup>4</sup> | 5 | | | error | • <12-bit modes | _ | ±1.4 | ±2.1 | | | | DNL | Differential non-<br>linearity | 12-bit modes | _ | ±0.7 | -1.1 to<br>+1.9 | LSB <sup>4</sup> | 5 | | | , | • <12-bit modes | _ | ±0.2 | -0.3 to 0.5 | | | Table 26. 16-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ ) (continued) | Symbol | Description | Conditions <sup>1</sup> | Min. | Typ. <sup>2</sup> | Max. | Unit | Notes | |---------------------|---------------------------------|-------------------------------------------------|------|------------------------|-----------------|------------------|------------------------------------------------------------------| | INL | Integral non-<br>linearity | 12-bit modes | _ | ±1.0 | -2.7 to<br>+1.9 | LSB <sup>4</sup> | 5 | | | | • <12-bit modes | _ | ±0.5 | -0.7 to | | | | | | | | | +0.5 | | | | $E_FS$ | Full-scale error | 12-bit modes | _ | -4 | -5.4 | LSB <sup>4</sup> | V <sub>ADIN</sub> = | | | | <12-bit modes | _ | -1.4 | -1.8 | | V <sub>DDA</sub> <sup>5</sup> | | $E_Q$ | Quantization | 16-bit modes | _ | -1 to 0 | _ | LSB <sup>4</sup> | | | | error | • ≤13-bit modes | _ | _ | ±0.5 | | | | ENOB | Effective number of bits | 16-bit differential mode | 12.8 | 14.5 | _ | bits | 6 | | | Of Dits | • Avg = 32 | 11.9 | 13.8 | _ | bits | | | | | • Avg = 4 | | | | | | | | | 40.1% | 12.2 | 13.9 | _ | bits | | | | | 16-bit single-ended mode | 11.4 | 13.1 | _ | bits | | | | | • Avg = 32 | | | | | | | | | • Avg = 4 | | | | | | | SINAD | Signal-to-noise plus distortion | See ENOB | 6.02 | 2 × ENOB + | 1.76 | dB | | | THD | Total harmonic | 16-bit differential mode | _ | -94 | _ | dB | 7 | | | distortion | • Avg = 32 | | 0.5 | | -ID | | | | | 40 leit aim als souds dones de | _ | -85 | _ | dB | | | | | 16-bit single-ended mode | | | | | | | | | • Avg = 32 | | | | | | | SFDR | Spurious free | 16-bit differential mode | 82 | 95 | _ | dB | 7 | | | dynamic range | • Avg = 32 | 70 | | | l In | | | | | 10 hit simple anded made | 78 | 90 | _ | dB | | | | | 16-bit single-ended mode | | | | | | | | | • Avg = 32 | | | | | | | E <sub>IL</sub> | Input leakage error | | | $I_{In} \times R_{AS}$ | | mV | I <sub>In</sub> =<br>leakage<br>current | | | | | | | | | (refer to<br>the MCU's<br>voltage<br>and<br>current<br>operating | | | | | | I | ı | | ratings) | | | Temp sensor slope | Across the full temperature range of the device | 1.55 | 1.62 | 1.69 | mV/°C | 8 | | V <sub>TEMP25</sub> | Temp sensor voltage | 25 °C | 706 | 716 | 726 | mV | 8 | #### Peripheral operating requirements and behaviors Figure 9. Typical hysteresis vs. Vin level (VDD = 3.3 V, PMODE = 0) #### 3.8.3 SPI switching specifications The Serial Peripheral Interface (SPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The following tables provide timing characteristics for classic SPI timing modes. See the SPI chapter of the chip's Reference Manual for information about the modified transfer formats used for communicating with slower peripheral devices. All timing is shown with respect to $20\%~V_{DD}$ and $80\%~V_{DD}$ thresholds, unless noted, as well as input signal transitions of 3 ns and a 30 pF maximum load on all SPI pins. | Table 31. | SPI master | mode timing | on slew rate | e disabled pads | |-----------|------------|-------------|--------------|-----------------| |-----------|------------|-------------|--------------|-----------------| | Num. | Symbol | Description | Min. | Max. | Unit | Note | |------|----------------------------------------------------|-------------------------------|---------------------------|--------------------------|--------------------|------| | 1 | f <sub>op</sub> | Frequency of operation | f <sub>periph</sub> /2048 | f <sub>periph</sub> /2 | Hz | 1 | | 2 | t <sub>SPSCK</sub> | SPSCK period | 2 x t <sub>periph</sub> | 2048 x | ns | 2 | | | | | | t <sub>periph</sub> | | | | 3 | t <sub>Lead</sub> | Enable lead time | 1/2 | _ | t <sub>SPSCK</sub> | _ | | 4 | t <sub>Lag</sub> | Enable lag time | 1/2 | _ | t <sub>SPSCK</sub> | _ | | 5 | t <sub>WSPSCK</sub> Clock (SPSCK) high or low time | | t <sub>periph</sub> - 30 | 1024 x | ns | _ | | | | | | t <sub>periph</sub> | | | | 6 | t <sub>SU</sub> | Data setup time (inputs) | 18 | _ | ns | _ | | 7 | t <sub>HI</sub> | Data hold time (inputs) | 0 | _ | ns | _ | | 8 | t <sub>v</sub> | Data valid (after SPSCK edge) | _ | 15 | ns | _ | | 9 | t <sub>HO</sub> | Data hold time (outputs) | 0 | _ | ns | _ | | 10 | t <sub>RI</sub> | Rise time input | _ | t <sub>periph</sub> - 25 | ns | _ | | | t <sub>Fl</sub> | Fall time input | | | | | | 11 | t <sub>RO</sub> | Rise time output | _ | 25 | ns | _ | | | t <sub>FO</sub> | Fall time output | | | | | <sup>1.</sup> For SPI0 $f_{periph}$ is the bus clock ( $f_{BUS}$ ). For SPI1 $f_{periph}$ is the system clock ( $f_{SYS}$ ). Table 32. SPI master mode timing on slew rate enabled pads | Num. | Symbol | Description | Min. | Max. | Unit | Note | |------|--------------------|--------------------------------|---------------------------|-------------------------------|--------------------|------| | 1 | f <sub>op</sub> | Frequency of operation | f <sub>periph</sub> /2048 | f <sub>periph</sub> /2 | Hz | 1 | | 2 | t <sub>SPSCK</sub> | SPSCK period | 2 x t <sub>periph</sub> | 2048 x<br>t <sub>periph</sub> | ns | 2 | | 3 | t <sub>Lead</sub> | Enable lead time | 1/2 | _ | t <sub>SPSCK</sub> | _ | | 4 | t <sub>Lag</sub> | Enable lag time | 1/2 | _ | t <sub>SPSCK</sub> | _ | | 5 | twspsck | Clock (SPSCK) high or low time | t <sub>periph</sub> - 30 | 1024 x<br>t <sub>periph</sub> | ns | _ | | 6 | t <sub>SU</sub> | Data setup time (inputs) | 96 | _ | ns | _ | | 7 | t <sub>HI</sub> | Data hold time (inputs) | 0 | _ | ns | _ | <sup>2.</sup> $t_{periph} = 1/f_{periph}$ | Table 32. | SPI master mode timing | on slew rate enabled | pads (continued) | |------------|--------------------------|-----------------------|-------------------------------| | I able JE. | or i master mode tilling | OII SIEW TALE CHADICU | Daus (Continu <del>c</del> u) | | Num. | Symbol | Description | Min. | Max. | Unit | Note | |------|-----------------|-------------------------------|------|--------------------------|------|------| | 8 | t <sub>v</sub> | Data valid (after SPSCK edge) | _ | 52 | ns | _ | | 9 | t <sub>HO</sub> | Data hold time (outputs) | 0 | _ | ns | _ | | 10 | t <sub>RI</sub> | Rise time input | _ | t <sub>periph</sub> - 25 | ns | _ | | | t <sub>FI</sub> | Fall time input | | | | | | 11 | t <sub>RO</sub> | Rise time output | _ | 36 | ns | _ | | | t <sub>FO</sub> | Fall time output | | | | | - 1. For SPI0 $f_{periph}$ is the bus clock ( $f_{BUS}$ ). For SPI1 $f_{periph}$ is the system clock ( $f_{SYS}$ ). - 2. $t_{periph} = 1/f_{periph}$ - 1. If configured as an output. 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB. Figure 13. SPI master mode timing (CPHA = 0) # 3.8.6.1 Normal Run, Wait and Stop mode performance over the full operating voltage range This section provides the operating performance over the full operating voltage for the device in Normal Run, Wait and Stop modes. | Num. | Characteristic | Min. | Max. | Unit | |------|-------------------------------------------------------------------|------|------|-------------| | | Operating voltage | 1.71 | 3.6 | V | | S1 | I2S_MCLK cycle time | 40 | _ | ns | | S2 | I2S_MCLK (as an input) pulse width high/low | 45% | 55% | MCLK period | | S3 | I2S_TX_BCLK/I2S_RX_BCLK cycle time (output) | 80 | _ | ns | | S4 | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low | 45% | 55% | BCLK period | | S5 | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output valid | _ | 15.5 | ns | | S6 | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output invalid | 0 | _ | ns | | S7 | I2S_TX_BCLK to I2S_TXD valid | _ | 19 | ns | | S8 | I2S_TX_BCLK to I2S_TXD invalid | 0 | _ | ns | | S9 | I2S_RXD/I2S_RX_FS input setup before I2S_RX_BCLK | 26 | _ | ns | | S10 | I2S_RXD/I2S_RX_FS input hold after I2S_RX_BCLK | 0 | _ | ns | Table 36. I2S/SAI master mode timing Figure 18. I2S/SAI timing — master modes Table 38. I2S/SAI master mode timing in VLPR, VLPW, and VLPS modes (full voltage range) | Num. | Characteristic | Min. | Max. | Unit | |------|-------------------------------------------------------------------|------|------|-------------| | | Operating voltage | 1.71 | 3.6 | V | | S1 | I2S_MCLK cycle time | 62.5 | _ | ns | | S2 | I2S_MCLK pulse width high/low | 45% | 55% | MCLK period | | S3 | I2S_TX_BCLK/I2S_RX_BCLK cycle time (output) | 250 | _ | ns | | S4 | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low | 45% | 55% | BCLK period | | S5 | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output valid | _ | 45 | ns | | S6 | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output invalid | | _ | ns | | S7 | I2S_TX_BCLK to I2S_TXD valid | _ | 45 | ns | | S8 | I2S_TX_BCLK to I2S_TXD invalid | | _ | ns | | S9 | I2S_RXD/I2S_RX_FS input setup before I2S_RX_BCLK | | _ | ns | | S10 | I2S_RXD/I2S_RX_FS input hold after I2S_RX_BCLK | 0 | _ | ns | Figure 20. I2S/SAI timing — master modes Table 39. I2S/SAI slave mode timing in VLPR, VLPW, and VLPS modes (full voltage range) | Num. | Characteristic | Min. | Max. | Unit | |------|--------------------------------------------|------|------|------| | | Operating voltage | 1.71 | 3.6 | V | | S11 | I2S_TX_BCLK/I2S_RX_BCLK cycle time (input) | 250 | _ | ns | Table 39. I2S/SAI slave mode timing in VLPR, VLPW, and VLPS modes (full voltage range) (continued) | Num. | Characteristic | Min. | Max. | Unit | |------|----------------------------------------------------------------|------|------|-------------| | S12 | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low (input) | 45% | 55% | MCLK period | | S13 | I2S_TX_FS/I2S_RX_FS input setup before I2S_TX_BCLK/I2S_RX_BCLK | 30 | _ | ns | | S14 | I2S_TX_FS/I2S_RX_FS input hold after I2S_TX_BCLK/I2S_RX_BCLK | | _ | ns | | S15 | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output valid | _ | | ns | | S16 | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid | 0 | _ | ns | | S17 | I2S_RXD setup before I2S_RX_BCLK | 30 | _ | ns | | S18 | I2S_RXD hold after I2S_RX_BCLK | | _ | ns | | S19 | I2S_TX_FS input assertion to I2S_TXD output valid1 | _ | 72 | ns | 1. Applies to first bit in each frame and only if the TCR4[FSE] bit is clear Figure 21. I2S/SAI timing — slave modes # 3.9 Human-machine interfaces (HMI) # 3.9.1 TSI electrical specifications Table 40. TSI electrical specifications | Symbol | Description | Min. | Тур. | Max. | Unit | |----------|-------------------------------------|------|------|------|------| | TSI_RUNF | Fixed power consumption in run mode | _ | 100 | _ | μΑ | | 64 | 48 | 32 | Pin Name | Default | ALT0 | ALT1 | ALT2 | ALT3 | ALT4 | ALT5 | ALT6 | ALT7 | |------|-----|-----|-------------------|-----------|-----------|-------------------|-----------|----------|----------|-----------|------|------| | LQFP | QFN | QFN | | | | | | | | | | | | 62 | 46 | 30 | PTD5 | ADC0_SE6b | ADC0_SE6b | PTD5 | SPI1_SCK | UART2_TX | TPM0_CH5 | | | | | 63 | 47 | 31 | PTD6/<br>LLWU_P15 | ADC0_SE7b | ADC0_SE7b | PTD6/<br>LLWU_P15 | SPI1_MOSI | UARTO_RX | | SPI1_MISO | | | | 64 | 48 | 32 | PTD7 | DISABLED | | PTD7 | SPI1_MISO | UART0_TX | | SPI1_MOSI | | | # 5.2 KL26 pinouts The following figures show the pinout diagrams for the devices supported by this document. Many signals may be multiplexed onto a single pin. To determine what signals can be used on which pin, see KL26 Signal Multiplexing and Pin Assignments. Figure 24. KL26 32-pin QFN pinout diagram # 6 Ordering parts # 6.1 Determining valid orderable parts Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to **freescale.com** and perform a part number search for the following device numbers: PKL26 and MKL26 # 7 Part identification # 8 Terminology and guidelines ## 8.1 Definition: Operating requirement An *operating requirement* is a specified value or range of values for a technical characteristic that you must guarantee during operation to avoid incorrect operation and possibly decreasing the useful life of the chip. #### **8.1.1 Example** This is an example of an operating requirement: | Symbol | Description | Min. | Max. | Unit | |----------|---------------------------|------|------|------| | $V_{DD}$ | 1.0 V core supply voltage | 0.9 | 1.1 | V | # 8.2 Definition: Operating behavior Unless otherwise specified, an *operating behavior* is a specified value or range of values for a technical characteristic that are guaranteed during operation if you meet the operating requirements and any other specified conditions. ### 8.3 Definition: Attribute An *attribute* is a specified value or range of values for a technical characteristic that are guaranteed, regardless of whether you meet the operating requirements. ## 8.3.1 Example This is an example of an attribute: | Symbol | Description | Min. | Max. | Unit | |--------|---------------------------------|------|------|------| | CIN_D | Input capacitance: digital pins | _ | 7 | pF | # 8.6 Relationship between ratings and operating requirements # 8.7 Guidelines for ratings and operating requirements Follow these guidelines for ratings and operating requirements: - Never exceed any of the chip's ratings. - During normal operation, don't exceed any of the chip's operating requirements. - If you must exceed an operating requirement at times other than during normal operation (for example, during power sequencing), limit the duration as much as possible. ## 8.8 Definition: Typical value A typical value is a specified value for a technical characteristic that: - Lies within the range of values specified by the operating behavior - Given the typical manufacturing process, is representative of that characteristic during operation when you meet the typical-value conditions or other specified conditions Typical values are provided as design guidelines and are neither tested nor guaranteed. Table 41. Typical value conditions | Symbol | Description | Value | Unit | |----------------|----------------------|-------|------| | T <sub>A</sub> | Ambient temperature | 25 | °C | | $V_{DD}$ | 3.3 V supply voltage | 3.3 | V | # 9 Revision history The following table provides a revision history for this document. Table 42. Revision history | Rev. No. | Date | Substantial Changes | |----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | 3/2014 | Updated the front page and restructured the chapters | | 4 | 5/2014 | <ul> <li>Updated Power consumption operating behaviors</li> <li>Updated USB electrical specifications</li> <li>Updated Definition: Operating behavior</li> </ul> | | 5 | 08/2014 | <ul> <li>Updated related source in the front page</li> <li>Updated Power consumption operating behaviors</li> <li>Updated the note in USB electrical specifications</li> </ul> |