

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 20MHz                                                                     |
| Connectivity               | -                                                                         |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                     |
| Number of I/O              | 17                                                                        |
| Program Memory Size        | 3.5KB (2K x 14)                                                           |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 128 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 5.5V                                                               |
| Data Converters            | A/D 12x10b                                                                |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 20-UFQFN Exposed Pad                                                      |
| Supplier Device Package    | 20-UQFN (4x4)                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f1507-e-gz |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





| Address            | Name                   | Bit 7         | Bit 6         | Bit 5          | Bit 4         | Bit 3          | Bit 2          | Bit 1   | Bit 0    | Value on<br>POR, BOR | Value on all<br>other<br>Resets |
|--------------------|------------------------|---------------|---------------|----------------|---------------|----------------|----------------|---------|----------|----------------------|---------------------------------|
| Bank 2             |                        |               |               |                |               |                |                |         |          |                      |                                 |
| 10Ch               | LATA                   | —             | —             | LATA5          | LATA4         | _              | LATA2          | LATA1   | LATA0    | xx -xxx              | uu -uuu                         |
| 10Dh               | LATB                   | LATB7         | LATB6         | LATB5          | LATB4         |                |                | _       | —        | xxxx                 | uuuu                            |
| 10Eh               | LATC                   | LATC7         | LATC6         | LATC5          | LATC4         | LATC3          | LATC2          | LATC1   | LATC0    | XXXX XXXX            | uuuu uuuu                       |
| 10Fh<br>to<br>115h | _                      | Unimplemen    | ted           |                |               |                |                |         |          | -                    | _                               |
| 116h               | BORCON                 | SBOREN        | BORFS         | —              | _             |                |                | —       | BORRDY   | 10q                  | uuu                             |
| 117h               | FVRCON                 | FVREN         | FVRRDY        | TSEN           | TSRNG         |                |                | ADF∖    | /R<1:0>  | 0q0000               | 0q0000                          |
| 118h<br>to<br>11Ch | _                      | Unimplemen    | Jnimplemented |                |               |                |                |         |          |                      | _                               |
| 11Dh               | APFCON                 | _             | _             | _              | _             | —              | —              | CLC1SEL | NCO1SEL  | 00                   | 00                              |
| 11Eh               | _                      | Unimplemented |               |                |               |                |                |         |          | -                    | _                               |
| 11Fh               | -                      | Unimplemen    | Unimplemented |                |               |                |                |         |          |                      | —                               |
| Bank 3             |                        |               |               |                |               |                |                |         |          |                      |                                 |
| 18Ch               | ANSELA                 | —             | —             | -              | ANSA4         |                | ANSA2          | ANSA1   | ANSA0    | 1 -111               | 1 -111                          |
| 18Dh               | ANSELB                 | _             | —             | ANSB5          | ANSB4         | _              | _              | —       | _        | 11                   | 11                              |
| 18Eh               | ANSELC                 | ANSC7         | ANSC6         | —              | —             | ANSC3          | ANSC2          | ANSC1   | ANSC0    | 11 1111              | 11 1111                         |
| 18Fh               | _                      | Unimplemen    | ted           |                |               |                |                |         |          | —                    | —                               |
| 190h               | _                      | Unimplemen    | ted           |                |               |                |                |         |          | —                    | —                               |
| 191h               | PMADRL                 | Flash Progra  | m Memory A    | ddress Regis   | ter Low Byte  |                |                |         |          | 0000 0000            | 0000 0000                       |
| 192h               | PMADRH                 | (2)           | Flash Progra  | Im Memory A    | ddress Regis  | ster High Byte | 9              |         |          | 1000 0000            | 1000 0000                       |
| 193h               | PMDATL                 | Flash Progra  | m Memory R    | ead Data Reg   | gister Low By | te             |                |         |          | xxxx xxxx            | uuuu uuuu                       |
| 194h               | PMDATH                 | _             | _             | Flash Progra   | am Memory F   | Read Data Re   | egister High I | Byte    |          | xx xxxx              | uu uuuu                         |
| 195h               | PMCON1                 | (2)           | CFGS          | LWLO           | FREE          | WRERR          | WREN           | WR      | RD       | 1000 x000            | 1000 q000                       |
| 196h               | PMCON2                 | Flash Progra  | m Memory C    | ontrol Registe | er 2          |                |                |         |          | 0000 0000            | 0000 0000                       |
| 197h               | VREGCON <sup>(1)</sup> | _             | _             | _              | _             | _              | _              | VREGPM  | Reserved | 01                   | 01                              |
| 198h<br>to<br>19Fh | —                      | Unimplemen    | Jnimplemented |                |               |                |                |         |          |                      | _                               |

| TABLE 3-5: S | SPECIAL FUNCTION REGISTER S | SUMMARY ( | CONTINUED) |
|--------------|-----------------------------|-----------|------------|
|--------------|-----------------------------|-----------|------------|

 x = unknown, u = unchanged, q = value depends on condition, - = unimplemented, r = reserved. Shaded locations are unimplemented, read as '0'.
 PIC16F1507 only.
 Unimplemented, read as '1'. Legend: Note 1: 2:

|                   |                 |               |                                                    |                             |               |            | •      | ,       |        |                      |                                 |
|-------------------|-----------------|---------------|----------------------------------------------------|-----------------------------|---------------|------------|--------|---------|--------|----------------------|---------------------------------|
| Address           | Name            | Bit 7         | Bit 6                                              | Bit 5                       | Bit 4         | Bit 3      | Bit 2  | Bit 1   | Bit 0  | Value on<br>POR, BOR | Value on all<br>other<br>Resets |
| Bank 3            | 1               |               |                                                    |                             |               |            |        |         |        |                      |                                 |
| F8Ch<br>—<br>FE3h | —               | Unimplemen    | ited                                               |                             |               |            |        |         |        | -                    | -                               |
| FE4h              | STATUS_<br>SHAD | —             | —                                                  | -                           | _             | -          | Z_SHAD | DC_SHAD | C_SHAD | xxx                  | uuu                             |
| FE5h              | WREG_<br>SHAD   | Working Reg   | Working Register Shadow                            |                             |               |            |        |         |        |                      | uuuu uuuu                       |
| FE6h              | BSR_<br>SHAD    | -             | -                                                  | Bank Select Register Shadow |               |            |        |         |        | x xxxx               | u uuuu                          |
| FE7h              | PCLATH_<br>SHAD | -             | Program Counter Latch High Register Shadow         |                             |               |            |        |         |        | -xxx xxxx            | uuuu uuuu                       |
| FE8h              | FSR0L_<br>SHAD  | Indirect Data | Indirect Data Memory Address 0 Low Pointer Shadow  |                             |               |            |        |         |        |                      | uuuu uuuu                       |
| FE9h              | FSR0H_<br>SHAD  | Indirect Data | a Memory Add                                       | lress 0 High                | Pointer Shad  | ow         |        |         |        | XXXX XXXX            | uuuu uuuu                       |
| FEAh              | FSR1L_<br>SHAD  | Indirect Data | a Memory Add                                       | Iress 1 Low F               | Pointer Shado | w          |        |         |        | XXXX XXXX            | uuuu uuuu                       |
| FEBh              | FSR1H_<br>SHAD  | Indirect Data | Indirect Data Memory Address 1 High Pointer Shadow |                             |               |            |        |         |        | XXXX XXXX            | uuuu uuuu                       |
| FECh              | _               | Unimplemen    | ited                                               |                             |               |            |        |         |        | _                    | _                               |
| FEDh              | STKPTR          | _             | —                                                  | -                           | Current Sta   | ck Pointer |        |         |        | 1 1111               | 1 1111                          |
| FEEh              | TOSL            | Top-of-Stack  | Low byte                                           |                             |               |            |        |         |        | XXXX XXXX            | uuuu uuuu                       |
| FEFh              | TOSH            | _             | Top-of-Stack                                       | High byte                   |               |            |        |         |        | -xxx xxxx            | -uuu uuuu                       |

**TABLE 3-5:** SPECIAL FUNCTION REGISTER SUMMARY (CONTINUED)

 x = unknown, u = unchanged, g = value depends on condition, - = unimplemented, r = reserved. Shaded locations are unimplemented, read as '0'.
 PIC16F1507 only.
 Unimplemented, read as '1'. Legend: : Note 1:

2:

#### 3.6.2 LINEAR DATA MEMORY

The linear data memory is the region from FSR address 0x2000 to FSR address 0x29AF. This region is a virtual region that points back to the 80-byte blocks of GPR memory in all the banks.

Unimplemented memory reads as 0x00. Use of the linear data memory region allows buffers to be larger than 80 bytes because incrementing the FSR beyond one bank will go directly to the GPR memory of the next bank.

The 16 bytes of common memory are not included in the linear data memory region.

FIGURE 3-10: LINEAR DATA MEMORY MAP



#### 3.6.3 PROGRAM FLASH MEMORY

To make constant data access easier, the entire program Flash memory is mapped to the upper half of the FSR address space. When the MSb of FSRnH is set, the lower 15 bits are the address in program memory which will be accessed through INDF. Only the lower eight bits of each memory location is accessible via INDF. Writing to the program Flash memory cannot be accomplished via the FSR/INDF interface. All instructions that access program Flash memory via the FSR/INDF interface will require one additional instruction cycle to complete.





|                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | R/P-1                                                                            | U-1             | R/P-1                   | R/P-1               | R/P-1         | U-1   |  |  |  |
|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-----------------|-------------------------|---------------------|---------------|-------|--|--|--|
|                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | LVP <sup>(1)</sup>                                                               | _               | LPBOR                   | BORV <sup>(2)</sup> | STVREN        | _     |  |  |  |
|                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | bit 13                                                                           |                 | ·                       |                     |               | bit 8 |  |  |  |
|                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                  |                 |                         |                     |               |       |  |  |  |
| U-1                                 | U-1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | U-1                                                                              | U-1             | U-1                     | U-1                 | R/P-1         | R/P-1 |  |  |  |
| —                                   | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | _                                                                                | —               | —                       | —                   | WRT<          | :1:0> |  |  |  |
| bit 7                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                  |                 |                         |                     |               | bit 0 |  |  |  |
|                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                  |                 |                         |                     |               |       |  |  |  |
| Legend:                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                  |                 |                         |                     |               |       |  |  |  |
| R = Read                            | lable bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | P = Programr                                                                     | nable bit       | U = Unimplen            | nented bit, read    | l as '1'      |       |  |  |  |
| '0' = Bit is                        | cleared                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | '1' = Bit is set                                                                 |                 | -n = Value wh           | en blank or aft     | er Bulk Erase |       |  |  |  |
| bit 12<br>bit 11<br>bit 10<br>bit 9 | LVP: Low-Voltage Programming Enable bit <sup>(1)</sup><br>1 = Low-voltage programming enabled<br>0 = High-voltage on MCLR must be used for programming<br>Unimplemented: Read as '1'<br>LPBOR: Low-Power BOR Enable bit<br>1 = Low-Power Brown-out Reset is disabled<br>0 = Low-Power Brown-out Reset is enabled<br>BORV: Brown-Out Reset Voltage Selection bit <sup>(2)</sup><br>1 = Brown-Out Reset voltage (VBOR), low trip point selected<br>0 = Brown-out Reset voltage (VBOR), high trip point selected<br>STVREN: Stack Overflow/Underflow Reset Enable bit |                                                                                  |                 |                         |                     |               |       |  |  |  |
|                                     | 1 = Stack Ove<br>0 = Stack Ove                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | erflow or Under<br>erflow or Under                                               | flow will cause | a Reset<br>ause a Reset |                     |               |       |  |  |  |
| bit 8-2                             | Unimplemen                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ted: Read as '                                                                   | 1'              |                         |                     |               |       |  |  |  |
| bit 1-0                             | WRT<1:0>: Flash Memory Self-Write Protection bits<br>2 kW Flash memory (PIC16(L)F1507 only):<br>11 = Write protection off<br>10 = 000h to 1FFh write-protected, 200h to 7FFh may be modified<br>01 = 000h to 3FFh write-protected, 400h to 7FFh may be modified<br>00 = 000h to 7FFh write-protected, no addresses may be modified                                                                                                                                                                                                                                 |                                                                                  |                 |                         |                     |               |       |  |  |  |
| Note 1:                             | The LVP bit canne                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | he LVP bit cannot be programmed to '0' when Programming mode is entered via LVP. |                 |                         |                     |               |       |  |  |  |

## REGISTER 4-2: CONFIG2: CONFIGURATION WORD 2

2: See VBOR parameter for specific trip point voltages.

| U-0                               | U-0                                                                                                                                                                                                                                         | U-0               | R-0/q  | U-0            | U-0                | R-0/q            | R-0/q     |  |  |
|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------|----------------|--------------------|------------------|-----------|--|--|
|                                   | _                                                                                                                                                                                                                                           | —                 | HFIOFR | _              |                    | LFIOFR           | HFIOFS    |  |  |
| bit 7                             |                                                                                                                                                                                                                                             |                   |        |                |                    |                  | bit 0     |  |  |
|                                   |                                                                                                                                                                                                                                             |                   |        |                |                    |                  |           |  |  |
| Legend:                           |                                                                                                                                                                                                                                             |                   |        |                |                    |                  |           |  |  |
| R = Readable bit W = Writable bit |                                                                                                                                                                                                                                             |                   | bit    | U = Unimplem   | nented bit, read a | as '0'           |           |  |  |
| u = Bit is unchanged x = Bit is u |                                                                                                                                                                                                                                             |                   | own    | -n/n = Value a | t POR and BOR      | Value at all oth | er Resets |  |  |
| '1' = Bit is set                  |                                                                                                                                                                                                                                             | '0' = Bit is clea | red    | q = Conditiona |                    |                  |           |  |  |
| bit 7-5<br>bit 4                  | bit 7-5 Unimplemented: Read as '0'<br>bit 4 HFIOFR: High-Frequency Internal Oscillator Ready bit<br>1 = HFINTOSC is ready<br>0 = HFINTOSC is not ready                                                                                      |                   |        |                |                    |                  |           |  |  |
| bit 3-2                           | Unimplement                                                                                                                                                                                                                                 | ed: Read as '0'   |        |                |                    |                  |           |  |  |
| bit 1                             | bit 1 LFIOFR: Low-Frequency Internal Oscillator Ready bit<br>1 = LFINTOSC is ready<br>0 = LFINTOSC is not ready                                                                                                                             |                   |        |                |                    |                  |           |  |  |
| bit 0                             | <ul> <li>HFIOFS: High-Frequency Internal Oscillator Stable bit</li> <li>1 = HFINTOSC 16 MHz Oscillator is stable and is driving the INTOSC</li> <li>0 = HFINTOSC 16 MHz is not stable, the Start-up Oscillator is driving INTOSC</li> </ul> |                   |        |                |                    |                  |           |  |  |

#### **REGISTER 5-2:** OSCSTAT: OSCILLATOR STATUS REGISTER

| TABLE 5-3: | SUMMARY OF REGISTERS | ASSOCIATED WITH | <b>CLOCK SOURCES</b> |
|------------|----------------------|-----------------|----------------------|
|            |                      |                 |                      |

| Name    | Bit 7 | Bit 6 | Bit 5 | Bit 4  | Bit 3 | Bit 2 | Bit 1    | Bit 0  | Register<br>on Page |
|---------|-------|-------|-------|--------|-------|-------|----------|--------|---------------------|
| OSCCON  |       |       | IRCF  | <3:0>  |       | —     | SCS<1:0> |        | 49                  |
| OSCSTAT | _     |       | _     | HFIOFR | _     | _     | LFIOFR   | HFIOFS | 50                  |

Legend: — = unimplemented location, read as '0'. Shaded cells are not used by clock sources.

#### TABLE 5-4: SUMMARY OF CONFIGURATION WORD WITH CLOCK SOURCES

| Name    | Bits | Bit -/7 | Bit -/6 | Bit 13/5 | Bit 12/4  | Bit 11/3 | Bit 10/2   | Bit 9/1 | Bit 8/0 | Register<br>on Page |
|---------|------|---------|---------|----------|-----------|----------|------------|---------|---------|---------------------|
|         | 13:8 | _       | _       |          |           | CLKOUTEN | BOREN<1:0> |         | —       | 20                  |
| CONFIGT | 7:0  | CP      | MCLRE   | PWRTE    | WDTE<1:0> |          | —          | FOSC    | C<1:0>  | 38                  |

Legend: — = unimplemented location, read as '0'. Shaded cells are not used by clock sources.

#### 6.4 Low-Power Brown-Out Reset (LPBOR)

The Low-Power Brown-out Reset (LPBOR) operates like the BOR to detect low voltage conditions on the VDD pin. When too low of a voltage is detected, the device is held in Reset. When this occurs, a register bit (BOR) is changed to indicate that a BOR Reset has occurred. The BOR bit in PCON is used for both BOR and the LPBOR. Refer to Register 6-2.

The LPBOR voltage threshold (Lapboard) has a wider tolerance than the BOR (Vpor), but requires much less current (LPBOR current) to operate. The LPBOR is intended for use when the BOR is configured as disabled (BOREN = 00) or disabled in Sleep mode (BOREN = 10).

Refer to Figure 6-1 to see how the LPBOR interacts with other modules.

#### 6.4.1 ENABLING LPBOR

The LPBOR is controlled by the LPBOR bit of Configuration Words. When the device is erased, the LPBOR module defaults to disabled.

## 6.5 MCLR

The  $\overline{\text{MCLR}}$  is an optional external input that can reset the device. The  $\overline{\text{MCLR}}$  function is controlled by the MCLRE bit of Configuration Words and the LVP bit of Configuration Words (Table 6-2).

## TABLE 6-2: MCLR CONFIGURATION

| MCLRE | LVP | MCLR     |
|-------|-----|----------|
| 0     | 0   | Disabled |
| 1     | 0   | Enabled  |
| x     | 1   | Enabled  |

## 6.5.1 MCLR ENABLED

When  $\overline{\text{MCLR}}$  is enabled and the pin is held low, the device is held in Reset. The  $\overline{\text{MCLR}}$  pin is connected to VDD through an internal weak pull-up.

The device has a noise filter in the  $\overline{\text{MCLR}}$  Reset path. The filter will detect and ignore small pulses.

#### **Note:** A Reset does not drive the MCLR pin low.

## 6.5.2 MCLR DISABLED

When MCLR is disabled, the pin functions as a general purpose input and the internal weak pull-up is under software control. See **Section 11.3 "PORTA Registers"** for more information.

## 6.6 Watchdog Timer (WDT) Reset

The Watchdog Timer generates a Reset if the firmware does not issue a CLRWDT instruction within the time-out period. The TO and PD bits in the STATUS register are changed to indicate the WDT Reset. See **Section 9.0 "Watchdog Timer (WDT)**" for more information.

## 6.7 RESET Instruction

A RESET instruction will cause a device Reset. The  $\overline{RI}$  bit in the PCON register will be set to '0'. See Table 6-4 for default conditions after a RESET instruction has occurred.

## 6.8 Stack Overflow/Underflow Reset

The device can reset when the Stack Overflows or Underflows. The STKOVF or STKUNF bits of the PCON register indicate the Reset condition. These Resets are enabled by setting the STVREN bit in Configuration Words. See **Section 3.5.2 "Overflow/Underflow Reset"** for more information.

## 6.9 Programming Mode Exit

Upon exit of Programming mode, the device will behave as if a POR had just occurred.

## 6.10 Power-Up Timer

The Power-up Timer optionally delays device execution after a BOR or POR event. This timer is typically used to allow VDD to stabilize before allowing the device to start running.

The Power-up Timer is controlled by the  $\overline{\text{PWRTE}}$  bit of Configuration Words.

## 6.11 Start-up Sequence

Upon the release of a POR or BOR, the following must occur before the device will begin executing:

- 1. Power-up Timer runs to completion (if enabled).
- 2. MCLR must be released (if enabled).

The total time-out will vary based on oscillator configuration and Power-up Timer configuration. See **Section 5.0 "Oscillator Module"** for more information.

The Power-up Timer runs independently of MCLR Reset. If MCLR is kept low long enough, the Power-up Timer will expire. Upon bringing MCLR high, the device will begin execution after 10 FOSS cycles (see Figure 6-3). This is useful for testing purposes or to synchronize more than one device operating in parallel.

## 8.3 Register Definitions: Voltage Regulator Control

## **REGISTER 8-1:** VREGCON: VOLTAGE REGULATOR CONTROL REGISTER<sup>(1)</sup>

| U-0         | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0/0 | R/W-1/1  |  |  |
|-------------|-----|-----|-----|-----|-----|---------|----------|--|--|
|             | —   | —   | —   | —   | —   | VREGPM  | Reserved |  |  |
| bit 7 bit 0 |     |     |     |     |     |         |          |  |  |
|             |     |     |     |     |     |         |          |  |  |
| I a manual. |     |     |     |     |     |         |          |  |  |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

| bit 1 | VREGPM: Voltage Regulator Power Mode Selection bit       |
|-------|----------------------------------------------------------|
|       | 1 = Low-Power Sleep mode enabled in Sleep <sup>(2)</sup> |

- Draws lowest current in Sleep, slower wake-up
  - 0 = Normal Power mode enabled in Sleep<sup>(2)</sup>
     Draws higher current in Sleep, faster wake-up
- bit 0 **Reserved:** Read as '1'. Maintain this bit set.

Note 1: PIC16F1507 only.

2: See Section 25.0 "Electrical Specifications".

| Name   | Bit 7   | Bit 6  | Bit 5  | Bit 4  | Bit 3     | Bit 2  | Bit 1  | Bit 0  | Register on<br>Page |
|--------|---------|--------|--------|--------|-----------|--------|--------|--------|---------------------|
| INTCON | GIE     | PEIE   | TMR0IE | INTE   | IOCIE     | TMR0IF | INTF   | IOCIF  | 64                  |
| IOCAF  | —       | —      | IOCAF5 | IOCAF4 | IOCAF3    | IOCAF2 | IOCAF1 | IOCAF0 | 110                 |
| IOCAN  | —       | —      | IOCAN5 | IOCAN4 | IOCAN3    | IOCAN2 | IOCAN1 | IOCAN0 | 110                 |
| IOCAP  | —       | —      | IOCAP5 | IOCAP4 | IOCAP3    | IOCAP2 | IOCAP1 | IOCAP0 | 110                 |
| IOCBF  | IOCBF7  | IOCBF6 | IOCBF5 | IOCBF4 | —         | —      | —      | —      | 111                 |
| IOCBN  | IOCBN7  | IOCBN6 | IOCBN5 | IOCBN4 | _         | _      | _      | _      | 111                 |
| IOCBP  | IOCBP7  | IOCBP6 | IOCBP5 | IOCBP4 | _         | _      | _      | _      | 111                 |
| PIE1   | TMR1GIE | ADIE   | _      | _      | _         | _      | TMR2IE | TMR1IE | 65                  |
| PIE2   | —       | —      | —      | —      | —         | NCO1IE | —      | —      | 66                  |
| PIE3   | —       | —      | —      | —      | —         | —      | CLC2IE | CLC1IE | 67                  |
| PIR1   | TMR1GIF | ADIF   | —      | —      | —         | —      | TMR2IF | TMR1IF | 68                  |
| PIR2   | —       | —      | —      | —      | —         | NCO1IF | —      | —      | 69                  |
| PIR3   | —       | _      | _      | _      | _         | —      | CLC2IF | CLC1IF | 70                  |
| STATUS | —       | —      | —      | TO     | PD        | Z      | DC     | С      | 17                  |
| WDTCON | —       | —      |        | V      | VDTPS<4:0 | >      |        | SWDTEN | 77                  |

#### TABLE 8-1: SUMMARY OF REGISTERS ASSOCIATED WITH POWER-DOWN MODE

Legend: — = unimplemented, read as '0'. Shaded cells are not used in Power-Down mode.

| Name   | Bit 7  | Bit 6  | Bit 5        | Bit 4 | Bit 3 | Bit 2 | Bit 1    | Bit 0  | Register<br>on Page |
|--------|--------|--------|--------------|-------|-------|-------|----------|--------|---------------------|
| OSCCON | —      |        | IRCF         | <3:0> |       | —     | SCS<1:0> |        | 49                  |
| PCON   | STKOVF | STKUNF | _            | RWDT  | RMCLR | RI    | POR      | BOR    | 57                  |
| STATUS | —      | —      | -            | TO    | PD    | Z     | DC       | С      | 17                  |
| WDTCON | _      | _      | — WDTPS<4:0> |       |       |       |          | SWDTEN | 77                  |

Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by Watchdog Timer.

#### TABLE 9-4: SUMMARY OF CONFIGURATION WORD WITH WATCHDOG TIMER

| Name    | Bits | Bit -/7 | Bit -/6 | Bit 13/5 | Bit 12/4 | Bit 11/3 | Bit 10/2 | Bit 9/1 | Bit 8/0 | Register<br>on Page |
|---------|------|---------|---------|----------|----------|----------|----------|---------|---------|---------------------|
|         | 13:8 | —       | —       | —        | —        | CLKOUTEN | BORE     | N<1:0>  | _       | 20                  |
| CONFIGT | 7:0  | CP      | MCLRE   | PWRTE    | WDT      | E<1:0>   | — FOSC   |         | <1:0>   | 38                  |

Legend: — = unimplemented location, read as '0'. Shaded cells are not used by Watchdog Timer.

## 10.2.4 WRITING TO FLASH PROGRAM MEMORY

Program memory is programmed using the following steps:

- 1. Load the address in PMADRH:PMADRL of the row to be programmed.
- 2. Load each write latch with data.
- 3. Initiate a programming operation.
- 4. Repeat steps 1 through 3 until all data is written.

Before writing to program memory, the word(s) to be written must be erased or previously unwritten. Program memory can only be erased one row at a time. No automatic erase occurs upon the initiation of the write.

Program memory can be written one or more words at a time. The maximum number of words written at one time is equal to the number of write latches. See Figure 10-5 (row writes to program memory with 16 write latches) for more details.

The write latches are aligned to the Flash row address boundary defined by the upper 10-bits of PMADRH:PMADRL, (PMADRH<6:0>:PMADRL<7:5>) with the lower five bits of PMADRL, (PMADRL<7:0>) determining the write latch being loaded. Write operations do not cross these boundaries. At the completion of a program memory write operation, the data in the write latches is reset to contain 0x3FFF. The following steps should be completed to load the write latches and program a row of program memory. These steps are divided into two parts. First, each write latch is loaded with data from the PMDATH:PMDATL using the unlock sequence with LWLO = 1. When the last word to be loaded into the write latch is ready, the LWLO bit is cleared and the unlock sequence executed. This initiates the programming operation, writing all the latches into Flash program memory.

| Note: | The special unlock sequence is required       |
|-------|-----------------------------------------------|
|       | to load a write latch with data or initiate a |
|       | Flash programming operation. If the           |
|       | unlock sequence is interrupted, writing to    |
|       | the latches or program memory will not be     |
|       | initiated.                                    |

- 1. Set the WREN bit of the PMCON1 register.
- 2. Clear the CFGS bit of the PMCON1 register.
- Set the LWLO bit of the PMCON1 register. When the LWLO bit of the PMCON1 register is '1', the write sequence will only load the write latches and will not initiate the write to Flash program memory.
- 4. Load the PMADRH:PMADRL register pair with the address of the location to be written.
- 5. Load the PMDATH:PMDATL register pair with the program memory data to be written.
- Execute the unlock sequence (Section 10.2.2 "Flash Memory Unlock Sequence"). The write latch is now loaded.
- 7. Increment the PMADRH:PMADRL register pair to point to the next location.
- 8. Repeat steps 5 through 7 until all but the last write latch has been loaded.
- Clear the LWLO bit of the PMCON1 register. When the LWLO bit of the PMCON1 register is '0', the write sequence will initiate the write to Flash program memory.
- 10. Load the PMDATH:PMDATL register pair with the program memory data to be written.
- Execute the unlock sequence (Section 10.2.2 "Flash Memory Unlock Sequence"). The entire program memory latch content is now written to Flash program memory.
- Note: The program memory write latches are reset to the blank state (0x3FFF) at the completion of every write or erase operation. As a result, it is not necessary to load all the program memory write latches. Unloaded latches will remain in the blank state.

An example of the complete write sequence is shown in Example 10-3. The initial address is loaded into the PMADRH:PMADRL register pair; the data is loaded using indirect addressing.

## 10.5 Write Verify

It is considered good programming practice to verify that program memory writes agree with the intended value. Since program memory is stored as a full page then the stored program memory contents are compared with the intended data stored in RAM after the last write is complete.

FIGURE 10-8: FLASH PROGRAM MEMORY VERIFY FLOWCHART



### 10.6 Register Definitions: Flash Program Memory Control

## REGISTER 10-1: PMDATL: PROGRAM MEMORY DATA LOW BYTE REGISTER

| R/W-x/u              | R/W-x/u | R/W-x/u              | R/W-x/u | R/W-x/u           | R/W-x/u              | R/W-x/u             | R/W-x/u |
|----------------------|---------|----------------------|---------|-------------------|----------------------|---------------------|---------|
|                      |         |                      | PMDA    | AT<7:0>           |                      |                     |         |
| bit 7                |         |                      |         |                   |                      |                     | bit 0   |
|                      |         |                      |         |                   |                      |                     |         |
| Legend:              |         |                      |         |                   |                      |                     |         |
| R = Readable bit     |         | W = Writable bit     |         | U = Unimpleme     | nted bit, read as '0 | ,                   |         |
| u = Bit is unchanged | d       | x = Bit is unknown   |         | -n/n = Value at F | POR and BOR/Valu     | ue at all other Res | sets    |
| '1' = Bit is set     |         | '0' = Bit is cleared |         |                   |                      |                     |         |

bit 7-0

PMDAT<7:0>: Read/write value for Least Significant bits of program memory

## REGISTER 10-2: PMDATH: PROGRAM MEMORY DATA HIGH BYTE REGISTER

| U-0   | U-0 | R/W-x/u | R/W-x/u     | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u |  |
|-------|-----|---------|-------------|---------|---------|---------|---------|--|
| —     | —   |         | PMDAT<13:8> |         |         |         |         |  |
| bit 7 |     |         |             |         |         |         | bit 0   |  |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

#### bit 7-6 Unimplemented: Read as '0'

bit 5-0 PMDAT<13:8>: Read/write value for Most Significant bits of program memory

#### REGISTER 10-3: PMADRL: PROGRAM MEMORY ADDRESS LOW BYTE REGISTER

| R/W-0/0    | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 |
|------------|---------|---------|---------|---------|---------|---------|---------|
| PMADR<7:0> |         |         |         |         |         |         |         |
| bit 7      |         |         |         |         |         |         | bit 0   |
|            |         |         |         |         |         |         |         |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0

PMADR<7:0>: Specifies the Least Significant bits for program memory address

#### REGISTER 10-4: PMADRH: PROGRAM MEMORY ADDRESS HIGH BYTE REGISTER

| U-1   | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0     | R/W-0/0 | R/W-0/0 | R/W-0/0 |
|-------|---------|---------|---------|-------------|---------|---------|---------|
| (1)   |         |         |         | PMADR<14:8> | >       |         |         |
| bit 7 |         |         |         |             |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7 Unimplemented: Read as '1'

bit 6-0 PMADR<14:8>: Specifies the Most Significant bits for program memory address

Note 1: Unimplemented, read as '1'.

## 11.4 Register Definitions: PORTA

#### REGISTER 11-2: PORTA: PORTA REGISTER

| U-0                                     | R/W-x/x           | R/W-x/x                                                                                 | R-x/x                                                                                                        | R/W-x/x                                                                                                                  | R/W-x/x                                                                                                                                                                                                                                                                                                           | R/W-x/x                                                                                                                                                                                                                                                                                                                                        |  |
|-----------------------------------------|-------------------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| —                                       | RA5               | RA4                                                                                     | RA3                                                                                                          | RA2                                                                                                                      | RA1                                                                                                                                                                                                                                                                                                               | RA0                                                                                                                                                                                                                                                                                                                                            |  |
|                                         |                   |                                                                                         |                                                                                                              |                                                                                                                          |                                                                                                                                                                                                                                                                                                                   | bit 0                                                                                                                                                                                                                                                                                                                                          |  |
|                                         |                   |                                                                                         |                                                                                                              |                                                                                                                          |                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                |  |
|                                         |                   |                                                                                         |                                                                                                              |                                                                                                                          |                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                |  |
| R = Readable bit W                      |                   | W = Writable bit                                                                        |                                                                                                              | U = Unimplemented bit, read as '0'                                                                                       |                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                |  |
| u = Bit is unchanged x = Bit is unknown |                   | nown                                                                                    | -n/n = Value at POR and BOR/Value at all other Resets                                                        |                                                                                                                          |                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                |  |
|                                         | '0' = Bit is clea | ared                                                                                    |                                                                                                              |                                                                                                                          |                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                |  |
|                                         | U-0<br>—          | U-0 R/W-x/x<br>— RA5<br>Dit W = Writable<br>anged x = Bit is unkr<br>'0' = Bit is clear | U-0 R/W-x/x R/W-x/x<br>— RA5 RA4<br>Dit W = Writable bit<br>anged x = Bit is unknown<br>'0' = Bit is cleared | U-0R/W-x/xR/W-x/xR-x/x—RA5RA4RA3DitW = Writable bitU = Unimplerangedx = Bit is unknown-n/n = Value a'0' = Bit is cleared | U-0       R/W-x/x       R/W-x/x       R-x/x       R/W-x/x         —       RA5       RA4       RA3       RA2         Dit       W = Writable bit       U = Unimplemented bit, read         anged       x = Bit is unknown       -n/n = Value at POR and BOR         '0' = Bit is cleared       '0' = Bit is cleared | U-0       R/W-x/x       R/W-x/x       R-x/x       R/W-x/x       R/W-x/x         —       RA5       RA4       RA3       RA2       RA1         Dit       W = Writable bit       U = Unimplemented bit, read as '0'         anged       x = Bit is unknown       -n/n = Value at POR and BOR/Value at all o         '0' = Bit is cleared       '0' |  |

| bit 7-6 | Unimplemented: Read | d as '0' |
|---------|---------------------|----------|
|         |                     |          |

bit 5-0 RA<5:0>: PORTA I/O Value bits<sup>(1)</sup>

1 = Port pin is <u>></u> Vін

0 = Port pin is <u><</u> Vı∟

**Note 1:** Writes to PORTA are actually written to corresponding LATA register. Reads from PORTA register is return of actual I/O pin values.

## REGISTER 11-3: TRISA: PORTA TRI-STATE REGISTER

| U-0   | U-0 | R/W-1/1 | R/W-1/1 | U-1 | R/W-1/1 | R/W-1/1 | R/W-1/1 |
|-------|-----|---------|---------|-----|---------|---------|---------|
| —     | —   | TRISA5  | TRISA4  | (1) | TRISA2  | TRISA1  | TRISA0  |
| bit 7 |     |         |         |     |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

| bit 7-6 | Unimplemented: Read as '0'                                                                                                                         |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 5-4 | <b>TRISA&lt;5:4&gt;:</b> PORTA Tri-State Control bit<br>1 = PORTA pin configured as an input (tri-stated)<br>0 = PORTA pin configured as an output |
| bit 3   | Unimplemented: Read as '1'                                                                                                                         |
| bit 2-0 | <b>TRISA&lt;2:0&gt;:</b> PORTA Tri-State Control bit<br>1 = PORTA pin configured as an input (tri-stated)<br>0 = PORTA pin configured as an output |

Note 1: Unimplemented, read as '1'.

| R/W-0/0          | R/W-0/   | 0 R/W-0/0               | R/W-0/0            | U-0              | U-0              | U-0              | U-0          |
|------------------|----------|-------------------------|--------------------|------------------|------------------|------------------|--------------|
|                  | TRIG     | SEL<3:0> <sup>(1)</sup> |                    | _                | —                | —                | —            |
| bit 7            |          |                         |                    |                  |                  | •                | bit 0        |
|                  |          |                         |                    |                  |                  |                  |              |
| Legend:          |          |                         |                    |                  |                  |                  |              |
| R = Readable     | e bit    | W = Writable            | bit                | U = Unimpler     | mented bit, read | d as '0'         |              |
| u = Bit is unc   | hanged   | x = Bit is unkr         | iown               | -n/n = Value     | at POR and BO    | R/Value at all o | other Resets |
| '1' = Bit is set | t        | '0' = Bit is clea       | ared               |                  |                  |                  |              |
|                  |          |                         |                    |                  |                  |                  |              |
| bit 7-4          | TRIGSEL  | .<3:0>: Auto-Conve      | ersion Triager     | Selection bits(1 | 1)               |                  |              |
|                  | 0000 =   | No auto-conversio       | n trigger selec    | ted              |                  |                  |              |
|                  | 0001 =   | Reserved                |                    |                  |                  |                  |              |
|                  | 0010 =   | Reserved                |                    |                  |                  |                  |              |
|                  | 0011 =   | Timer0 – T0 overf       | low <sup>(2)</sup> |                  |                  |                  |              |
|                  | 0100 =   | Timer1 – T1 overf       | low <sup>(2)</sup> |                  |                  |                  |              |
|                  | 0101 =   | Timer2 – T2 matcl       | h                  |                  |                  |                  |              |
|                  | 0110 =   | Reserved                |                    |                  |                  |                  |              |
|                  | 0111 =   | Reserved                |                    |                  |                  |                  |              |
|                  | 1000 =   | CLC1 – LC1_out          |                    |                  |                  |                  |              |
|                  | 1001 =   | CLC2 – LC2_out          |                    |                  |                  |                  |              |
|                  | 1010 =   | Reserved                |                    |                  |                  |                  |              |
|                  | 1011 =   | Reserved                |                    |                  |                  |                  |              |
|                  | 1100 =   | Reserved                |                    |                  |                  |                  |              |
|                  | 1101 =   | Reserved                |                    |                  |                  |                  |              |
|                  | 1110 =   | Reserved                |                    |                  |                  |                  |              |
|                  | 1111 =   | Reserved                |                    |                  |                  |                  |              |
| bit 3-0          | Unimpler | mented: Read as '       | 0'                 |                  |                  |                  |              |
|                  |          | adaa aaaaitiya taa      |                    |                  |                  |                  |              |

## REGISTER 15-3: ADCON2: ADC CONTROL REGISTER 2

**Note 1:** This is a rising edge sensitive input for all sources.

**2:** Signal also sets its corresponding interrupt flag.

#### 20.1.5 CLCx SETUP STEPS

The following steps should be followed when setting up the CLCx:

- Disable CLCx by clearing the LCxEN bit.
- Select desired inputs using CLCxSEL0 and CLCxSEL1 registers (See Table 20-3).
- · Clear any associated ANSEL bits.
- Set all TRIS bits associated with inputs.
- · Clear all TRIS bits associated with outputs.
- Enable the chosen inputs through the four gates using CLCxGLS0, CLCxGLS1, CLCxGLS2, and CLCxGLS3 registers.
- Select the gate output polarities with the LCxPOLy bits of the CLCxPOL register.
- Select the desired logic function with the LCxMODE<2:0> bits of the CLCxCON register.
- Select the desired polarity of the logic output with the LCxPOL bit of the CLCxPOL register. (This step may be combined with the previous gate output polarity step).
- If driving a device, set the LCxOE bit in the CLCxCON register and also clear the TRIS bit corresponding to that output.
- If interrupts are desired, configure the following bits:
  - Set the LCxINTP bit in the CLCxCON register for rising event.
  - Set the LCxINTN bit in the CLCxCON register or falling event.
  - Set the CLCxIE bit of the associated PIE registers.
  - Set the GIE and PEIE bits of the INTCON register.
- Enable the CLCx by setting the LCxEN bit of the CLCxCON register.

## 20.2 CLCx Interrupts

An interrupt will be generated upon a change in the output value of the CLCx when the appropriate interrupt enables are set. A rising edge detector and a falling edge detector are present in each CLC for this purpose.

The CLCxIF bit of the associated PIR registers will be set when either edge detector is triggered and its associated enable bit is set. The LCxINTP enables rising edge interrupts and the LCxINTN bit enables falling edge interrupts. Both are located in the CLCxCON register.

To fully enable the interrupt, set the following bits:

- LCxON bit of the CLCxCON register
- · CLCxIE bit of the associated PIE registers
- LCxINTP bit of the CLCxCON register (for a rising edge detection)
- LCxINTN bit of the CLCxCON register (for a falling edge detection)
- PEIE and GIE bits of the INTCON register

The CLCxIF bit of the associated PIR registers, must be cleared in software as part of the interrupt service. If another edge is detected while this flag is being cleared, the flag will still be set at the end of the sequence.

## 20.3 Output Mirror Copies

Mirror copies of all LCxCON output bits are contained in the CLCxDATA register. Reading this register reads the outputs of all CLCs simultaneously. This prevents any reading skew introduced by testing or reading the CLCxOUT bits in the individual CLCxCON registers.

## 20.4 Effects of a Reset

The CLCxCON register is cleared to zero as the result of a Reset. All other selection and gating values remain unchanged.

## 20.5 Operation During Sleep

The CLC module operates independently from the system clock and will continue to run during Sleep, provided that the input sources selected remain active.

The HFINTOSC remains active during Sleep when the CLC module is enabled and the HFINTOSC is selected as an input source, regardless of the system clock source selected.

In other words, if the HFINTOSC is simultaneously selected as the system clock and as a CLC input source, when the CLC is enabled, the CPU will go idle during Sleep, but the CLC will continue to operate and the HFINTOSC will remain active.

This will have a direct effect on the Sleep mode current.

## 21.9 Register Definitions: NCOx Control Registers

#### REGISTER 21-1: NCOxCON: NCOx CONTROL REGISTER

| R/W-0/0                                                                                                                                   | R/W-0/0                                                                                                                               | R-0/0                                                         | R/W-0/0 | U-0             | U-0                | U-0                | R/W-0/0  |
|-------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|---------|-----------------|--------------------|--------------------|----------|
| NxEN                                                                                                                                      | NxOE                                                                                                                                  | NxOUT                                                         | NxPOL   | —               | _                  | —                  | NxPFM    |
| bit 7                                                                                                                                     | •                                                                                                                                     | -                                                             |         |                 |                    | •                  | bit 0    |
|                                                                                                                                           |                                                                                                                                       |                                                               |         |                 |                    |                    |          |
| Legend:                                                                                                                                   |                                                                                                                                       |                                                               |         |                 |                    |                    |          |
| R = Readable b                                                                                                                            | bit                                                                                                                                   | W = Writable b                                                | it      | U = Unimpleme   | ented bit, read as | s 'O'              |          |
| u = Bit is uncha                                                                                                                          | nged                                                                                                                                  | x = Bit is unkno                                              | wn      | -n/n = Value at | POR and BOR/\      | /alue at all other | r Resets |
| '1' = Bit is set                                                                                                                          |                                                                                                                                       | '0' = Bit is clear                                            | red     |                 |                    |                    |          |
|                                                                                                                                           |                                                                                                                                       |                                                               |         |                 |                    |                    |          |
| bit 7                                                                                                                                     | bit 7 NxEN: NCOx Enable bit<br>1 = NCOx module is enabled<br>0 = NCOx module is disabled                                              |                                                               |         |                 |                    |                    |          |
| bit 6                                                                                                                                     | NxOE: NCOx (<br>1 = NCOx outp<br>0 = NCOx outp                                                                                        | Output Enable bi<br>out pin is enabled<br>out pin is disabled | t<br>1  |                 |                    |                    |          |
| bit 5 NxOUT: NCOx Output bit<br>1 = NCOx output is high<br>0 = NCOx output is low                                                         |                                                                                                                                       |                                                               |         |                 |                    |                    |          |
| bit 4 NxPOL: NCOx Polarity bit<br>1 = NCOx output signal is active low (inverted)<br>0 = NCOx output signal is active high (non-inverted) |                                                                                                                                       |                                                               |         |                 |                    |                    |          |
| bit 3-1                                                                                                                                   | Unimplemente                                                                                                                          | ed: Read as '0'                                               |         |                 |                    |                    |          |
| bit 0                                                                                                                                     | bit 0 NxPFM: NCOx Pulse Frequency Mode bit<br>1 = NCOx operates in Pulse Frequency mode<br>0 = NCOx operates in Fixed Duty Cycle mode |                                                               |         |                 |                    |                    |          |

#### REGISTER 21-2: NCOxCLK: NCOx INPUT CLOCK CONTROL REGISTER

| R/W-0/0 | R/W-0/0          | R/W-0/0 | U-0 | U-0 | U-0 | R/W-0/0 | R/W-0/0 |
|---------|------------------|---------|-----|-----|-----|---------|---------|
|         | NxPWS<2:0>(1, 2) | )       | —   | —   | —   | NxCK    | S<1:0>  |
| bit 7   |                  |         |     |     |     |         | bit 0   |
|         |                  |         |     |     |     |         |         |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-5 NxPWS<2:0>: NCOx Output Pulse Width Select bits<sup>(1, 2)</sup> 111 = 128 NCOx clock periods 110 = 64 NCOx clock periods

- 101 = 32 NCOx clock periods 100 = 16 NCOx clock periods
  - 011 = 8 NCOx clock periods 010 = 4 NCOx clock periods 001 = 2 NCOx clock periods
- 000 = 1 NCOx clock periods
- bit 4-2 Unimplemented: Read as '0'
- bit 1-0 NxCKS<1:0>: NCOx Clock Source Select bits
  - 11 = NCO1CLK pin
  - 10 = LC1\_out
  - 01 = Fosc
  - 00 = HFINTOSC (16 MHz)

Note 1: NxPWS applies only when operating in Pulse Frequency mode.

2: If NCOx pulse width is greater than NCO\_overflow period, operation is indeterminate.

.

## 22.0 COMPLEMENTARY WAVEFORM GENERATOR (CWG) MODULE

The Complementary Waveform Generator (CWG) produces a complementary waveform with dead-band delay from a selection of input sources.

The CWG module has the following features:

- Selectable dead-band clock source control
- · Selectable input sources
- · Output enable control
- · Output polarity control
- Dead-band control with independent 6-bit rising and falling edge dead-band counters
- Auto-shutdown control with:
- Selectable shutdown sources
- Auto-restart enable
- Auto-shutdown pin override control

#### 22.1 Fundamental Operation

The CWG generates two output waveforms from the selected input source.

The off-to-on transition of each output can be delayed from the on-to-off transition of the other output, thereby, creating a time delay immediately where neither output is driven. This is referred to as dead time and is covered in **Section 22.5 "Dead-Band Control"**. A typical operating waveform, with dead band, generated from a single input signal is shown in Figure 22-2.

It may be necessary to guard against the possibility of circuit faults or a feedback event arriving too late or not at all. In this case, the active drive must be terminated before the Fault condition causes damage. This is referred to as auto-shutdown and is covered in **Section 22.9 "Auto-Shutdown Control"**.

## 22.2 Clock Source

The CWG module allows the following clock sources to be selected:

- Fosc (system clock)
- HFINTOSC (16 MHz only)

The clock sources are selected using the G1CS0 bit of the CWGxCON0 register (Register 22-1).

## 22.3 Selectable Input Sources

The CWG generates the output waveforms from the input sources in Table 22-1.

#### TABLE 22-1: SELECTABLE INPUT SOURCES

| Source Peripheral | Signal Name |
|-------------------|-------------|
| PWM1              | PWM1_out    |
| PWM2              | PWM2_out    |
| PWM3              | PWM3_out    |
| PWM4              | PWM4_out    |
| NCO1              | NCO1_out    |
| CLC1              | LC1_out     |

The input sources are selected using the GxIS<2:0> bits in the CWGxCON1 register (Register 22-2).

## 22.4 Output Control

Immediately after the CWG module is enabled, the complementary drive is configured with both CWGxA and CWGxB drives cleared.

#### 22.4.1 OUTPUT ENABLES

Each CWG output pin has individual output enable control. Output enables are selected with the GxOEA and GxOEB bits of the CWGxCON0 register. When an output enable control is cleared, the module asserts no control over the pin. When an output enable is set, the override value or active PWM waveform is applied to the pin per the port priority selection. The output pin enables are dependent on the module enable bit, GxEN. When GxEN is cleared, CWG output enables and CWG drive levels have no effect.

#### 22.4.2 POLARITY CONTROL

The polarity of each CWG output can be selected independently. When the output polarity bit is set, the corresponding output is active-high. Clearing the output polarity bit configures the corresponding output as active-low. However, polarity does not affect the override levels. Output polarity is selected with the GxPOLA and GxPOLB bits of the CWGxCON0 register.

## 22.10 Operation During Sleep

The CWG module operates independently from the system clock and will continue to run during Sleep, provided that the clock and input sources selected remain active.

The HFINTOSC remains active during Sleep, provided that the CWG module is enabled, the input source is active, and the HFINTOSC is selected as the clock source, regardless of the system clock source selected.

In other words, if the HFINTOSC is simultaneously selected as the system clock and the CWG clock source, when the CWG is enabled and the input source is active, the CPU will go idle during Sleep, but the CWG will continue to operate and the HFINTOSC will remain active.

This will have a direct effect on the Sleep mode current.

## 22.11 Configuring the CWG

The following steps illustrate how to properly configure the CWG to ensure a synchronous start:

- Ensure that the TRIS control bits corresponding to CWGxA and CWGxB are set so that both are configured as inputs.
- 2. Clear the GxEN bit, if not already cleared.
- 3. Set desired dead-band times with the CWGxDBR and CWGxDBF registers.
- 4. Setup the following controls in CWGxCON2 auto-shutdown register:
  - · Select desired shutdown source.
  - Select both output overrides to the desired levels (this is necessary even if not using auto-shutdown because start-up will be from a shutdown state).
  - Set the GxASE bit and clear the GxARSEN bit.
- 5. Select the desired input source using the CWGxCON1 register.
- 6. Configure the following controls in CWGxCON0 register:
  - · Select desired clock source.
  - Select the desired output polarities.
  - Set the output enables for the outputs to be used.
- 7. Set the GxEN bit.
- Clear TRIS control bits corresponding to CWGxA and CWGxB to be used to configure those pins as outputs.
- If auto-restart is to be used, set the GxARSEN bit and the GxASE bit will be cleared automatically. Otherwise, clear the GxASE bit to start the CWG.

#### 22.11.1 PIN OVERRIDE LEVELS

The levels driven to the output pins, while the shutdown input is true, are controlled by the GxASDLA and GxASDLB bits of the CWGxCON1 register (Register 22-3). GxASDLA controls the CWG1A override level and GxASDLB controls the CWG1B override level. The control bit logic level corresponds to the output logic drive level while in the shutdown state. The polarity control does not apply to the override level.

### 22.11.2 AUTO-SHUTDOWN RESTART

After an auto-shutdown event has occurred, there are two ways to have resume operation:

- · Software controlled
- Auto-restart

The restart method is selected with the GxARSEN bit of the CWGxCON2 register. Waveforms of software controlled and automatic restarts are shown in Figure 22-5 and Figure 22-6.

#### 22.11.2.1 Software Controlled Restart

When the GxARSEN bit of the CWGxCON2 register is cleared, the CWG must be restarted after an auto-shut-down event by software.

Clearing the shutdown state requires all selected shutdown inputs to be low, otherwise the GxASE bit will remain set. The overrides will remain in effect until the first rising edge event after the GxASE bit is cleared. The CWG will then resume operation.

#### 22.11.2.2 Auto-Restart

When the GxARSEN bit of the CWGxCON2 register is set, the CWG will restart from the auto-shutdown state automatically.

The GxASE bit will clear automatically when all shutdown sources go low. The overrides will remain in effect until the first rising edge event after the GxASE bit is cleared. The CWG will then resume operation.

| LSLF             | Logical Left Shift                                                                                                                                                                                                                  |  |  |  |  |  |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ]LSLF f{,d}                                                                                                                                                                                                          |  |  |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                                                                                                   |  |  |  |  |  |  |
| Operation:       | $(f<7>) \rightarrow C$<br>$(f<6:0>) \rightarrow dest<7:1>$<br>$0 \rightarrow dest<0>$                                                                                                                                               |  |  |  |  |  |  |
| Status Affected: | C, Z                                                                                                                                                                                                                                |  |  |  |  |  |  |
| Description:     | The contents of register 'f' are shifted<br>one bit to the left through the Carry flag.<br>A '0' is shifted into the LSb. If 'd' is '0',<br>the result is placed in W. If 'd' is '1', the<br>result is stored back in register 'f'. |  |  |  |  |  |  |
|                  | C ← register f ← 0                                                                                                                                                                                                                  |  |  |  |  |  |  |

| LSRF             | Logical Right Shift                                                                                                                                                                                                                  |  |  |  |  |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ]LSRF f{,d}                                                                                                                                                                                                           |  |  |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                                                                                                    |  |  |  |  |  |  |
| Operation:       | $\begin{array}{l} 0 \rightarrow \text{dest<7>} \\ (\text{f<7:1>}) \rightarrow \text{dest<6:0>}, \\ (\text{f<0>}) \rightarrow \text{C}, \end{array}$                                                                                  |  |  |  |  |  |  |
| Status Affected: | C, Z                                                                                                                                                                                                                                 |  |  |  |  |  |  |
| Description:     | The contents of register 'f' are shifted<br>one bit to the right through the Carry<br>flag. A '0' is shifted into the MSb. If 'd' is<br>'0', the result is placed in W. If 'd' is '1',<br>the result is stored back in register 'f'. |  |  |  |  |  |  |
|                  | 0 → register f → C                                                                                                                                                                                                                   |  |  |  |  |  |  |

| MOVF              | Move f                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Syntax:           | [ <i>label</i> ] MOVF f,d                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |
| Operands:         | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |
| Operation:        | $(f) \rightarrow (dest)$                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |
| Status Affected:  | Z                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
| Description:      | The contents of register f is moved to<br>a destination dependent upon the<br>status of d. If $d = 0$ ,<br>destination is W register. If $d = 1$ , the<br>destination is file register f itself. $d = 1$<br>is useful to test a file register since<br>status flag Z is affected. |  |  |  |  |  |  |  |
| Words:            | 1                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
| Cycles:           | 1                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
| Example:          | MOVF FSR, 0                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |
| After Instruction |                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |

Instruction W = value in FSR register Z = 1





| TAB | LE | 25-12: | CC | ONF | IGUR/ | ATIC | )N I | LOGIC | CEL | L (CI | LC) | CHARACTERIS | <b>FICS</b> |
|-----|----|--------|----|-----|-------|------|------|-------|-----|-------|-----|-------------|-------------|
|     |    |        |    | -   |       |      |      |       |     |       |     |             |             |

| Standard Operating Conditions (unless otherwise stated) |         |                                             |      |          |      |          |                          |  |  |  |
|---------------------------------------------------------|---------|---------------------------------------------|------|----------|------|----------|--------------------------|--|--|--|
| Param.<br>No.                                           | Sym.    | Characteristic                              | Min. | Тур†     | Max. | Units    | Conditions               |  |  |  |
| CLC01*                                                  | TCLCIN  | CLC input time                              |      | 7        | _    | ns       |                          |  |  |  |
| CLC02*                                                  | TCLC    | CLC module input to output propagation time | _    | 24<br>12 |      | ns<br>ns | VDD = 1.8V<br>VDD > 3.6V |  |  |  |
| CLC03*                                                  | TCLCOUT | CLC output time Rise Time                   |      | OS18     |      |          | (Note 1)                 |  |  |  |
|                                                         |         | Fall Time                                   |      | OS19     | _    |          | (Note 1)                 |  |  |  |
| CLC04*                                                  | FCLCMAX | CLC maximum switching frequency             |      | 45       | —    | MHz      |                          |  |  |  |
| * These parameters are characterized but not tested     |         |                                             |      |          |      |          |                          |  |  |  |

These parameters are characterized but not tested.

Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance t only and are not tested.

Note 1:See Table 25-9 for OS18 and OS19 rise and fall times.